xref: /rk3399_ARM-atf/lib/psci/psci_stat.c (revision c283e05af1b7a287cd8edee53603c6d015330aff)
1532ed618SSoby Mathew /*
204c1db1eSdp-arm  * Copyright (c) 2016-2017, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #include <assert.h>
8532ed618SSoby Mathew #include <debug.h>
9532ed618SSoby Mathew #include <platform.h>
10532ed618SSoby Mathew #include <platform_def.h>
11532ed618SSoby Mathew #include "psci_private.h"
12532ed618SSoby Mathew 
13532ed618SSoby Mathew #ifndef PLAT_MAX_PWR_LVL_STATES
14532ed618SSoby Mathew #define PLAT_MAX_PWR_LVL_STATES 2
15532ed618SSoby Mathew #endif
16532ed618SSoby Mathew 
17532ed618SSoby Mathew /* Following structure is used for PSCI STAT */
18532ed618SSoby Mathew typedef struct psci_stat {
19532ed618SSoby Mathew 	u_register_t residency;
20532ed618SSoby Mathew 	u_register_t count;
21532ed618SSoby Mathew } psci_stat_t;
22532ed618SSoby Mathew 
23532ed618SSoby Mathew /*
24532ed618SSoby Mathew  * Following is used to keep track of the last cpu
25532ed618SSoby Mathew  * that goes to power down in non cpu power domains.
26532ed618SSoby Mathew  */
27532ed618SSoby Mathew static int last_cpu_in_non_cpu_pd[PSCI_NUM_NON_CPU_PWR_DOMAINS] = {-1};
28532ed618SSoby Mathew 
29532ed618SSoby Mathew /*
30532ed618SSoby Mathew  * Following are used to store PSCI STAT values for
31532ed618SSoby Mathew  * CPU and non CPU power domains.
32532ed618SSoby Mathew  */
33532ed618SSoby Mathew static psci_stat_t psci_cpu_stat[PLATFORM_CORE_COUNT]
34532ed618SSoby Mathew 				[PLAT_MAX_PWR_LVL_STATES];
35532ed618SSoby Mathew static psci_stat_t psci_non_cpu_stat[PSCI_NUM_NON_CPU_PWR_DOMAINS]
36532ed618SSoby Mathew 				[PLAT_MAX_PWR_LVL_STATES];
37532ed618SSoby Mathew 
38532ed618SSoby Mathew /*
39532ed618SSoby Mathew  * This functions returns the index into the `psci_stat_t` array given the
40532ed618SSoby Mathew  * local power state and power domain level. If the platform implements the
41532ed618SSoby Mathew  * `get_pwr_lvl_state_idx` pm hook, then that will be used to return the index.
42532ed618SSoby Mathew  */
43532ed618SSoby Mathew static int get_stat_idx(plat_local_state_t local_state, int pwr_lvl)
44532ed618SSoby Mathew {
45532ed618SSoby Mathew 	int idx;
46532ed618SSoby Mathew 
47532ed618SSoby Mathew 	if (psci_plat_pm_ops->get_pwr_lvl_state_idx == NULL) {
48532ed618SSoby Mathew 		assert(PLAT_MAX_PWR_LVL_STATES == 2);
49532ed618SSoby Mathew 		if (is_local_state_retn(local_state))
50532ed618SSoby Mathew 			return 0;
51532ed618SSoby Mathew 
52532ed618SSoby Mathew 		assert(is_local_state_off(local_state));
53532ed618SSoby Mathew 		return 1;
54532ed618SSoby Mathew 	}
55532ed618SSoby Mathew 
56532ed618SSoby Mathew 	idx = psci_plat_pm_ops->get_pwr_lvl_state_idx(local_state, pwr_lvl);
57532ed618SSoby Mathew 	assert((idx >= 0) && (idx < PLAT_MAX_PWR_LVL_STATES));
58532ed618SSoby Mathew 	return idx;
59532ed618SSoby Mathew }
60532ed618SSoby Mathew 
61532ed618SSoby Mathew /*******************************************************************************
62532ed618SSoby Mathew  * This function is passed the target local power states for each power
63532ed618SSoby Mathew  * domain (state_info) between the current CPU domain and its ancestors until
64532ed618SSoby Mathew  * the target power level (end_pwrlvl).
65532ed618SSoby Mathew  *
66532ed618SSoby Mathew  * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
67532ed618SSoby Mathew  * updates the `last_cpu_in_non_cpu_pd[]` with last power down cpu id.
68532ed618SSoby Mathew  *
69532ed618SSoby Mathew  * This function will only be invoked with data cache enabled and while
70532ed618SSoby Mathew  * powering down a core.
71532ed618SSoby Mathew  ******************************************************************************/
72532ed618SSoby Mathew void psci_stats_update_pwr_down(unsigned int end_pwrlvl,
73532ed618SSoby Mathew 			const psci_power_state_t *state_info)
74532ed618SSoby Mathew {
75*c283e05aSEtienne Carriere 	unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
76532ed618SSoby Mathew 
77532ed618SSoby Mathew 	assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
78532ed618SSoby Mathew 	assert(state_info);
79532ed618SSoby Mathew 
80532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
81532ed618SSoby Mathew 
82532ed618SSoby Mathew 	for (lvl = PSCI_CPU_PWR_LVL + 1; lvl <= end_pwrlvl; lvl++) {
83532ed618SSoby Mathew 
84532ed618SSoby Mathew 		/* Break early if the target power state is RUN */
85532ed618SSoby Mathew 		if (is_local_state_run(state_info->pwr_domain_state[lvl]))
86532ed618SSoby Mathew 			break;
87532ed618SSoby Mathew 
88532ed618SSoby Mathew 		/*
89532ed618SSoby Mathew 		 * The power domain is entering a low power state, so this is
90532ed618SSoby Mathew 		 * the last CPU for this power domain
91532ed618SSoby Mathew 		 */
92532ed618SSoby Mathew 		last_cpu_in_non_cpu_pd[parent_idx] = cpu_idx;
93532ed618SSoby Mathew 
94532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
95532ed618SSoby Mathew 	}
96532ed618SSoby Mathew 
97532ed618SSoby Mathew }
98532ed618SSoby Mathew 
99532ed618SSoby Mathew /*******************************************************************************
100532ed618SSoby Mathew  * This function updates the PSCI STATS(residency time and count) for CPU
101532ed618SSoby Mathew  * and NON-CPU power domains.
102532ed618SSoby Mathew  * It is called with caches enabled and locks acquired(for NON-CPU domain)
103532ed618SSoby Mathew  ******************************************************************************/
104532ed618SSoby Mathew void psci_stats_update_pwr_up(unsigned int end_pwrlvl,
10504c1db1eSdp-arm 			const psci_power_state_t *state_info)
106532ed618SSoby Mathew {
107*c283e05aSEtienne Carriere 	unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
108*c283e05aSEtienne Carriere 	int stat_idx;
109532ed618SSoby Mathew 	plat_local_state_t local_state;
110532ed618SSoby Mathew 	u_register_t residency;
111532ed618SSoby Mathew 
112532ed618SSoby Mathew 	assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
113532ed618SSoby Mathew 	assert(state_info);
114532ed618SSoby Mathew 
115532ed618SSoby Mathew 	/* Get the index into the stats array */
116532ed618SSoby Mathew 	local_state = state_info->pwr_domain_state[PSCI_CPU_PWR_LVL];
117532ed618SSoby Mathew 	stat_idx = get_stat_idx(local_state, PSCI_CPU_PWR_LVL);
118532ed618SSoby Mathew 
11904c1db1eSdp-arm 	/* Call into platform interface to calculate residency. */
12004c1db1eSdp-arm 	residency = plat_psci_stat_get_residency(PSCI_CPU_PWR_LVL,
12104c1db1eSdp-arm 	    state_info, cpu_idx);
122532ed618SSoby Mathew 
123532ed618SSoby Mathew 	/* Update CPU stats. */
124532ed618SSoby Mathew 	psci_cpu_stat[cpu_idx][stat_idx].residency += residency;
125532ed618SSoby Mathew 	psci_cpu_stat[cpu_idx][stat_idx].count++;
126532ed618SSoby Mathew 
127532ed618SSoby Mathew 	/*
128532ed618SSoby Mathew 	 * Check what power domains above CPU were off
129532ed618SSoby Mathew 	 * prior to this CPU powering on.
130532ed618SSoby Mathew 	 */
131532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
132532ed618SSoby Mathew 	for (lvl = PSCI_CPU_PWR_LVL + 1; lvl <= end_pwrlvl; lvl++) {
133532ed618SSoby Mathew 		local_state = state_info->pwr_domain_state[lvl];
134532ed618SSoby Mathew 		if (is_local_state_run(local_state)) {
135532ed618SSoby Mathew 			/* Break early */
136532ed618SSoby Mathew 			break;
137532ed618SSoby Mathew 		}
138532ed618SSoby Mathew 
139532ed618SSoby Mathew 		assert(last_cpu_in_non_cpu_pd[parent_idx] != -1);
140532ed618SSoby Mathew 
14104c1db1eSdp-arm 		/* Call into platform interface to calculate residency. */
14204c1db1eSdp-arm 		residency = plat_psci_stat_get_residency(lvl, state_info,
14304c1db1eSdp-arm 		    last_cpu_in_non_cpu_pd[parent_idx]);
144532ed618SSoby Mathew 
145532ed618SSoby Mathew 		/* Initialize back to reset value */
146532ed618SSoby Mathew 		last_cpu_in_non_cpu_pd[parent_idx] = -1;
147532ed618SSoby Mathew 
148532ed618SSoby Mathew 		/* Get the index into the stats array */
149532ed618SSoby Mathew 		stat_idx = get_stat_idx(local_state, lvl);
150532ed618SSoby Mathew 
151532ed618SSoby Mathew 		/* Update non cpu stats */
152532ed618SSoby Mathew 		psci_non_cpu_stat[parent_idx][stat_idx].residency += residency;
153532ed618SSoby Mathew 		psci_non_cpu_stat[parent_idx][stat_idx].count++;
154532ed618SSoby Mathew 
155532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
156532ed618SSoby Mathew 	}
157532ed618SSoby Mathew 
158532ed618SSoby Mathew }
159532ed618SSoby Mathew 
160532ed618SSoby Mathew /*******************************************************************************
161532ed618SSoby Mathew  * This function returns the appropriate count and residency time of the
162532ed618SSoby Mathew  * local state for the highest power level expressed in the `power_state`
163532ed618SSoby Mathew  * for the node represented by `target_cpu`.
164532ed618SSoby Mathew  ******************************************************************************/
165*c283e05aSEtienne Carriere static int psci_get_stat(u_register_t target_cpu, unsigned int power_state,
166532ed618SSoby Mathew 			 psci_stat_t *psci_stat)
167532ed618SSoby Mathew {
168*c283e05aSEtienne Carriere 	int rc;
169*c283e05aSEtienne Carriere 	unsigned int pwrlvl, lvl, parent_idx, stat_idx, target_idx;
170532ed618SSoby Mathew 	psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
171532ed618SSoby Mathew 	plat_local_state_t local_state;
172532ed618SSoby Mathew 
173532ed618SSoby Mathew 	/* Validate the target_cpu parameter and determine the cpu index */
174532ed618SSoby Mathew 	target_idx = plat_core_pos_by_mpidr(target_cpu);
175532ed618SSoby Mathew 	if (target_idx == -1)
176532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
177532ed618SSoby Mathew 
178532ed618SSoby Mathew 	/* Validate the power_state parameter */
179532ed618SSoby Mathew 	if (!psci_plat_pm_ops->translate_power_state_by_mpidr)
180532ed618SSoby Mathew 		rc = psci_validate_power_state(power_state, &state_info);
181532ed618SSoby Mathew 	else
182532ed618SSoby Mathew 		rc = psci_plat_pm_ops->translate_power_state_by_mpidr(
183532ed618SSoby Mathew 				target_cpu, power_state, &state_info);
184532ed618SSoby Mathew 
185532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS)
186532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
187532ed618SSoby Mathew 
188532ed618SSoby Mathew 	/* Find the highest power level */
189532ed618SSoby Mathew 	pwrlvl = psci_find_target_suspend_lvl(&state_info);
190a1c3faa6SSandrine Bailleux 	if (pwrlvl == PSCI_INVALID_PWR_LVL) {
191a1c3faa6SSandrine Bailleux 		ERROR("Invalid target power level for PSCI statistics operation\n");
192a1c3faa6SSandrine Bailleux 		panic();
193a1c3faa6SSandrine Bailleux 	}
194532ed618SSoby Mathew 
195532ed618SSoby Mathew 	/* Get the index into the stats array */
196532ed618SSoby Mathew 	local_state = state_info.pwr_domain_state[pwrlvl];
197532ed618SSoby Mathew 	stat_idx = get_stat_idx(local_state, pwrlvl);
198532ed618SSoby Mathew 
199532ed618SSoby Mathew 	if (pwrlvl > PSCI_CPU_PWR_LVL) {
200532ed618SSoby Mathew 		/* Get the power domain index */
201532ed618SSoby Mathew 		parent_idx = psci_cpu_pd_nodes[target_idx].parent_node;
202532ed618SSoby Mathew 		for (lvl = PSCI_CPU_PWR_LVL + 1; lvl < pwrlvl; lvl++)
203532ed618SSoby Mathew 			parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
204532ed618SSoby Mathew 
205532ed618SSoby Mathew 		/* Get the non cpu power domain stats */
206532ed618SSoby Mathew 		*psci_stat = psci_non_cpu_stat[parent_idx][stat_idx];
207532ed618SSoby Mathew 	} else {
208532ed618SSoby Mathew 		/* Get the cpu power domain stats */
209532ed618SSoby Mathew 		*psci_stat = psci_cpu_stat[target_idx][stat_idx];
210532ed618SSoby Mathew 	}
211532ed618SSoby Mathew 
212532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
213532ed618SSoby Mathew }
214532ed618SSoby Mathew 
215532ed618SSoby Mathew /* This is the top level function for PSCI_STAT_RESIDENCY SMC. */
216532ed618SSoby Mathew u_register_t psci_stat_residency(u_register_t target_cpu,
217532ed618SSoby Mathew 		unsigned int power_state)
218532ed618SSoby Mathew {
219532ed618SSoby Mathew 	psci_stat_t psci_stat;
220532ed618SSoby Mathew 	int rc = psci_get_stat(target_cpu, power_state, &psci_stat);
221*c283e05aSEtienne Carriere 
222532ed618SSoby Mathew 	if (rc == PSCI_E_SUCCESS)
223532ed618SSoby Mathew 		return psci_stat.residency;
224532ed618SSoby Mathew 	else
225532ed618SSoby Mathew 		return 0;
226532ed618SSoby Mathew }
227532ed618SSoby Mathew 
228532ed618SSoby Mathew /* This is the top level function for PSCI_STAT_COUNT SMC. */
229532ed618SSoby Mathew u_register_t psci_stat_count(u_register_t target_cpu,
230532ed618SSoby Mathew 	unsigned int power_state)
231532ed618SSoby Mathew {
232532ed618SSoby Mathew 	psci_stat_t psci_stat;
233532ed618SSoby Mathew 	int rc = psci_get_stat(target_cpu, power_state, &psci_stat);
234*c283e05aSEtienne Carriere 
235532ed618SSoby Mathew 	if (rc == PSCI_E_SUCCESS)
236532ed618SSoby Mathew 		return psci_stat.count;
237532ed618SSoby Mathew 	else
238532ed618SSoby Mathew 		return 0;
239532ed618SSoby Mathew }
240