1532ed618SSoby Mathew /* 2*ed108b56SAlexei Fedorov * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <stddef.h> 909d40e0eSAntonio Nino Diaz 10532ed618SSoby Mathew #include <arch.h> 11532ed618SSoby Mathew #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 13532ed618SSoby Mathew #include <context.h> 1409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 1509d40e0eSAntonio Nino Diaz #include <lib/cpus/errata_report.h> 1609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1709d40e0eSAntonio Nino Diaz 18532ed618SSoby Mathew #include "psci_private.h" 19532ed618SSoby Mathew 20532ed618SSoby Mathew /******************************************************************************* 21532ed618SSoby Mathew * Per cpu non-secure contexts used to program the architectural state prior 22532ed618SSoby Mathew * return to the normal world. 23532ed618SSoby Mathew * TODO: Use the memory allocator to set aside memory for the contexts instead 24532ed618SSoby Mathew * of relying on platform defined constants. 25532ed618SSoby Mathew ******************************************************************************/ 26532ed618SSoby Mathew static cpu_context_t psci_ns_context[PLATFORM_CORE_COUNT]; 27532ed618SSoby Mathew 28532ed618SSoby Mathew /****************************************************************************** 29532ed618SSoby Mathew * Define the psci capability variable. 30532ed618SSoby Mathew *****************************************************************************/ 31532ed618SSoby Mathew unsigned int psci_caps; 32532ed618SSoby Mathew 33532ed618SSoby Mathew /******************************************************************************* 34532ed618SSoby Mathew * Function which initializes the 'psci_non_cpu_pd_nodes' or the 35532ed618SSoby Mathew * 'psci_cpu_pd_nodes' corresponding to the power level. 36532ed618SSoby Mathew ******************************************************************************/ 3787c85134SDaniel Boulby static void __init psci_init_pwr_domain_node(unsigned char node_idx, 38532ed618SSoby Mathew unsigned int parent_idx, 396b7b0f36SAntonio Nino Diaz unsigned char level) 40532ed618SSoby Mathew { 41532ed618SSoby Mathew if (level > PSCI_CPU_PWR_LVL) { 42532ed618SSoby Mathew psci_non_cpu_pd_nodes[node_idx].level = level; 43532ed618SSoby Mathew psci_lock_init(psci_non_cpu_pd_nodes, node_idx); 44532ed618SSoby Mathew psci_non_cpu_pd_nodes[node_idx].parent_node = parent_idx; 45532ed618SSoby Mathew psci_non_cpu_pd_nodes[node_idx].local_state = 46532ed618SSoby Mathew PLAT_MAX_OFF_STATE; 47532ed618SSoby Mathew } else { 48532ed618SSoby Mathew psci_cpu_data_t *svc_cpu_data; 49532ed618SSoby Mathew 50532ed618SSoby Mathew psci_cpu_pd_nodes[node_idx].parent_node = parent_idx; 51532ed618SSoby Mathew 52532ed618SSoby Mathew /* Initialize with an invalid mpidr */ 53532ed618SSoby Mathew psci_cpu_pd_nodes[node_idx].mpidr = PSCI_INVALID_MPIDR; 54532ed618SSoby Mathew 55532ed618SSoby Mathew svc_cpu_data = 56532ed618SSoby Mathew &(_cpu_data_by_index(node_idx)->psci_svc_cpu_data); 57532ed618SSoby Mathew 58532ed618SSoby Mathew /* Set the Affinity Info for the cores as OFF */ 59532ed618SSoby Mathew svc_cpu_data->aff_info_state = AFF_STATE_OFF; 60532ed618SSoby Mathew 61532ed618SSoby Mathew /* Invalidate the suspend level for the cpu */ 62532ed618SSoby Mathew svc_cpu_data->target_pwrlvl = PSCI_INVALID_PWR_LVL; 63532ed618SSoby Mathew 64532ed618SSoby Mathew /* Set the power state to OFF state */ 65532ed618SSoby Mathew svc_cpu_data->local_state = PLAT_MAX_OFF_STATE; 66532ed618SSoby Mathew 67a10d3632SJeenu Viswambharan psci_flush_dcache_range((uintptr_t)svc_cpu_data, 68532ed618SSoby Mathew sizeof(*svc_cpu_data)); 69532ed618SSoby Mathew 70532ed618SSoby Mathew cm_set_context_by_index(node_idx, 71532ed618SSoby Mathew (void *) &psci_ns_context[node_idx], 72532ed618SSoby Mathew NON_SECURE); 73532ed618SSoby Mathew } 74532ed618SSoby Mathew } 75532ed618SSoby Mathew 76532ed618SSoby Mathew /******************************************************************************* 77532ed618SSoby Mathew * This functions updates cpu_start_idx and ncpus field for each of the node in 78532ed618SSoby Mathew * psci_non_cpu_pd_nodes[]. It does so by comparing the parent nodes of each of 79532ed618SSoby Mathew * the CPUs and check whether they match with the parent of the previous 80532ed618SSoby Mathew * CPU. The basic assumption for this work is that children of the same parent 81532ed618SSoby Mathew * are allocated adjacent indices. The platform should ensure this though proper 82532ed618SSoby Mathew * mapping of the CPUs to indices via plat_core_pos_by_mpidr() and 83532ed618SSoby Mathew * plat_my_core_pos() APIs. 84532ed618SSoby Mathew *******************************************************************************/ 8587c85134SDaniel Boulby static void __init psci_update_pwrlvl_limits(void) 86532ed618SSoby Mathew { 876b7b0f36SAntonio Nino Diaz int j, cpu_idx; 88532ed618SSoby Mathew unsigned int nodes_idx[PLAT_MAX_PWR_LVL] = {0}; 896b7b0f36SAntonio Nino Diaz unsigned int temp_index[PLAT_MAX_PWR_LVL]; 90532ed618SSoby Mathew 91532ed618SSoby Mathew for (cpu_idx = 0; cpu_idx < PLATFORM_CORE_COUNT; cpu_idx++) { 92532ed618SSoby Mathew psci_get_parent_pwr_domain_nodes(cpu_idx, 936b7b0f36SAntonio Nino Diaz (unsigned int)PLAT_MAX_PWR_LVL, 94532ed618SSoby Mathew temp_index); 956b7b0f36SAntonio Nino Diaz for (j = (int) PLAT_MAX_PWR_LVL - 1; j >= 0; j--) { 96532ed618SSoby Mathew if (temp_index[j] != nodes_idx[j]) { 97532ed618SSoby Mathew nodes_idx[j] = temp_index[j]; 98532ed618SSoby Mathew psci_non_cpu_pd_nodes[nodes_idx[j]].cpu_start_idx 99532ed618SSoby Mathew = cpu_idx; 100532ed618SSoby Mathew } 101532ed618SSoby Mathew psci_non_cpu_pd_nodes[nodes_idx[j]].ncpus++; 102532ed618SSoby Mathew } 103532ed618SSoby Mathew } 104532ed618SSoby Mathew } 105532ed618SSoby Mathew 106532ed618SSoby Mathew /******************************************************************************* 107532ed618SSoby Mathew * Core routine to populate the power domain tree. The tree descriptor passed by 108532ed618SSoby Mathew * the platform is populated breadth-first and the first entry in the map 109532ed618SSoby Mathew * informs the number of root power domains. The parent nodes of the root nodes 110532ed618SSoby Mathew * will point to an invalid entry(-1). 111532ed618SSoby Mathew ******************************************************************************/ 11287c85134SDaniel Boulby static void __init populate_power_domain_tree(const unsigned char *topology) 113532ed618SSoby Mathew { 1146b7b0f36SAntonio Nino Diaz unsigned int i, j = 0U, num_nodes_at_lvl = 1U, num_nodes_at_next_lvl; 1156b7b0f36SAntonio Nino Diaz unsigned int node_index = 0U, num_children; 1166b7b0f36SAntonio Nino Diaz int parent_node_index = 0; 1176b7b0f36SAntonio Nino Diaz int level = (int) PLAT_MAX_PWR_LVL; 118532ed618SSoby Mathew 119532ed618SSoby Mathew /* 120532ed618SSoby Mathew * For each level the inputs are: 121532ed618SSoby Mathew * - number of nodes at this level in plat_array i.e. num_nodes_at_level 122532ed618SSoby Mathew * This is the sum of values of nodes at the parent level. 123532ed618SSoby Mathew * - Index of first entry at this level in the plat_array i.e. 124532ed618SSoby Mathew * parent_node_index. 125532ed618SSoby Mathew * - Index of first free entry in psci_non_cpu_pd_nodes[] or 126532ed618SSoby Mathew * psci_cpu_pd_nodes[] i.e. node_index depending upon the level. 127532ed618SSoby Mathew */ 1286b7b0f36SAntonio Nino Diaz while (level >= (int) PSCI_CPU_PWR_LVL) { 1296b7b0f36SAntonio Nino Diaz num_nodes_at_next_lvl = 0U; 130532ed618SSoby Mathew /* 131532ed618SSoby Mathew * For each entry (parent node) at this level in the plat_array: 132532ed618SSoby Mathew * - Find the number of children 133532ed618SSoby Mathew * - Allocate a node in a power domain array for each child 134532ed618SSoby Mathew * - Set the parent of the child to the parent_node_index - 1 135532ed618SSoby Mathew * - Increment parent_node_index to point to the next parent 136532ed618SSoby Mathew * - Accumulate the number of children at next level. 137532ed618SSoby Mathew */ 1386b7b0f36SAntonio Nino Diaz for (i = 0U; i < num_nodes_at_lvl; i++) { 139532ed618SSoby Mathew assert(parent_node_index <= 140532ed618SSoby Mathew PSCI_NUM_NON_CPU_PWR_DOMAINS); 141532ed618SSoby Mathew num_children = topology[parent_node_index]; 142532ed618SSoby Mathew 143532ed618SSoby Mathew for (j = node_index; 1446b7b0f36SAntonio Nino Diaz j < (node_index + num_children); j++) 1456b7b0f36SAntonio Nino Diaz psci_init_pwr_domain_node((unsigned char)j, 146532ed618SSoby Mathew parent_node_index - 1, 1476b7b0f36SAntonio Nino Diaz (unsigned char)level); 148532ed618SSoby Mathew 149532ed618SSoby Mathew node_index = j; 150532ed618SSoby Mathew num_nodes_at_next_lvl += num_children; 151532ed618SSoby Mathew parent_node_index++; 152532ed618SSoby Mathew } 153532ed618SSoby Mathew 154532ed618SSoby Mathew num_nodes_at_lvl = num_nodes_at_next_lvl; 155532ed618SSoby Mathew level--; 156532ed618SSoby Mathew 157532ed618SSoby Mathew /* Reset the index for the cpu power domain array */ 1586b7b0f36SAntonio Nino Diaz if (level == (int) PSCI_CPU_PWR_LVL) 159532ed618SSoby Mathew node_index = 0; 160532ed618SSoby Mathew } 161532ed618SSoby Mathew 162532ed618SSoby Mathew /* Validate the sanity of array exported by the platform */ 1636b7b0f36SAntonio Nino Diaz assert((int) j == PLATFORM_CORE_COUNT); 164532ed618SSoby Mathew } 165532ed618SSoby Mathew 166532ed618SSoby Mathew /******************************************************************************* 167cf0b1492SSoby Mathew * This function does the architectural setup and takes the warm boot 168cf0b1492SSoby Mathew * entry-point `mailbox_ep` as an argument. The function also initializes the 169cf0b1492SSoby Mathew * power domain topology tree by querying the platform. The power domain nodes 170cf0b1492SSoby Mathew * higher than the CPU are populated in the array psci_non_cpu_pd_nodes[] and 171cf0b1492SSoby Mathew * the CPU power domains are populated in psci_cpu_pd_nodes[]. The platform 172cf0b1492SSoby Mathew * exports its static topology map through the 173532ed618SSoby Mathew * populate_power_domain_topology_tree() API. The algorithm populates the 174532ed618SSoby Mathew * psci_non_cpu_pd_nodes and psci_cpu_pd_nodes iteratively by using this 175cf0b1492SSoby Mathew * topology map. On a platform that implements two clusters of 2 cpus each, 176cf0b1492SSoby Mathew * and supporting 3 domain levels, the populated psci_non_cpu_pd_nodes would 177cf0b1492SSoby Mathew * look like this: 178532ed618SSoby Mathew * 179532ed618SSoby Mathew * --------------------------------------------------- 180532ed618SSoby Mathew * | system node | cluster 0 node | cluster 1 node | 181532ed618SSoby Mathew * --------------------------------------------------- 182532ed618SSoby Mathew * 183532ed618SSoby Mathew * And populated psci_cpu_pd_nodes would look like this : 184532ed618SSoby Mathew * <- cpus cluster0 -><- cpus cluster1 -> 185532ed618SSoby Mathew * ------------------------------------------------ 186532ed618SSoby Mathew * | CPU 0 | CPU 1 | CPU 2 | CPU 3 | 187532ed618SSoby Mathew * ------------------------------------------------ 188532ed618SSoby Mathew ******************************************************************************/ 18987c85134SDaniel Boulby int __init psci_setup(const psci_lib_args_t *lib_args) 190532ed618SSoby Mathew { 191532ed618SSoby Mathew const unsigned char *topology_tree; 192532ed618SSoby Mathew 193f426fc05SSoby Mathew assert(VERIFY_PSCI_LIB_ARGS_V1(lib_args)); 194f426fc05SSoby Mathew 195cf0b1492SSoby Mathew /* Do the Architectural initialization */ 196cf0b1492SSoby Mathew psci_arch_setup(); 197cf0b1492SSoby Mathew 198532ed618SSoby Mathew /* Query the topology map from the platform */ 199532ed618SSoby Mathew topology_tree = plat_get_power_domain_tree_desc(); 200532ed618SSoby Mathew 201532ed618SSoby Mathew /* Populate the power domain arrays using the platform topology map */ 202532ed618SSoby Mathew populate_power_domain_tree(topology_tree); 203532ed618SSoby Mathew 204532ed618SSoby Mathew /* Update the CPU limits for each node in psci_non_cpu_pd_nodes */ 205532ed618SSoby Mathew psci_update_pwrlvl_limits(); 206532ed618SSoby Mathew 207532ed618SSoby Mathew /* Populate the mpidr field of cpu node for this CPU */ 208532ed618SSoby Mathew psci_cpu_pd_nodes[plat_my_core_pos()].mpidr = 209532ed618SSoby Mathew read_mpidr() & MPIDR_AFFINITY_MASK; 210532ed618SSoby Mathew 211532ed618SSoby Mathew psci_init_req_local_pwr_states(); 212532ed618SSoby Mathew 213532ed618SSoby Mathew /* 214532ed618SSoby Mathew * Set the requested and target state of this CPU and all the higher 215532ed618SSoby Mathew * power domain levels for this CPU to run. 216532ed618SSoby Mathew */ 217532ed618SSoby Mathew psci_set_pwr_domains_to_run(PLAT_MAX_PWR_LVL); 218532ed618SSoby Mathew 2196b7b0f36SAntonio Nino Diaz (void) plat_setup_psci_ops((uintptr_t)lib_args->mailbox_ep, 2206b7b0f36SAntonio Nino Diaz &psci_plat_pm_ops); 2216b7b0f36SAntonio Nino Diaz assert(psci_plat_pm_ops != NULL); 222532ed618SSoby Mathew 2237a3d4bdeSSoby Mathew /* 2247a3d4bdeSSoby Mathew * Flush `psci_plat_pm_ops` as it will be accessed by secondary CPUs 225a10d3632SJeenu Viswambharan * during warm boot, possibly before data cache is enabled. 2267a3d4bdeSSoby Mathew */ 227a10d3632SJeenu Viswambharan psci_flush_dcache_range((uintptr_t)&psci_plat_pm_ops, 2287a3d4bdeSSoby Mathew sizeof(psci_plat_pm_ops)); 2297a3d4bdeSSoby Mathew 230532ed618SSoby Mathew /* Initialize the psci capability */ 231532ed618SSoby Mathew psci_caps = PSCI_GENERIC_CAP; 232532ed618SSoby Mathew 2336b7b0f36SAntonio Nino Diaz if (psci_plat_pm_ops->pwr_domain_off != NULL) 234532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_CPU_OFF); 2356b7b0f36SAntonio Nino Diaz if ((psci_plat_pm_ops->pwr_domain_on != NULL) && 2366b7b0f36SAntonio Nino Diaz (psci_plat_pm_ops->pwr_domain_on_finish != NULL)) 237532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_CPU_ON_AARCH64); 2386b7b0f36SAntonio Nino Diaz if ((psci_plat_pm_ops->pwr_domain_suspend != NULL) && 2396b7b0f36SAntonio Nino Diaz (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL)) { 240532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_CPU_SUSPEND_AARCH64); 2416b7b0f36SAntonio Nino Diaz if (psci_plat_pm_ops->get_sys_suspend_power_state != NULL) 242532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64); 243532ed618SSoby Mathew } 2446b7b0f36SAntonio Nino Diaz if (psci_plat_pm_ops->system_off != NULL) 245532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_SYSTEM_OFF); 2466b7b0f36SAntonio Nino Diaz if (psci_plat_pm_ops->system_reset != NULL) 247532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_SYSTEM_RESET); 2486b7b0f36SAntonio Nino Diaz if (psci_plat_pm_ops->get_node_hw_state != NULL) 24928d3d614SJeenu Viswambharan psci_caps |= define_psci_cap(PSCI_NODE_HW_STATE_AARCH64); 2506b7b0f36SAntonio Nino Diaz if ((psci_plat_pm_ops->read_mem_protect != NULL) && 2516b7b0f36SAntonio Nino Diaz (psci_plat_pm_ops->write_mem_protect != NULL)) 252d4c596beSRoberto Vargas psci_caps |= define_psci_cap(PSCI_MEM_PROTECT); 2536b7b0f36SAntonio Nino Diaz if (psci_plat_pm_ops->mem_protect_chk != NULL) 254d4c596beSRoberto Vargas psci_caps |= define_psci_cap(PSCI_MEM_CHK_RANGE_AARCH64); 2556b7b0f36SAntonio Nino Diaz if (psci_plat_pm_ops->system_reset2 != NULL) 25636a8f8fdSRoberto Vargas psci_caps |= define_psci_cap(PSCI_SYSTEM_RESET2_AARCH64); 257532ed618SSoby Mathew 258532ed618SSoby Mathew #if ENABLE_PSCI_STAT 259532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64); 260532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_STAT_COUNT_AARCH64); 261532ed618SSoby Mathew #endif 262532ed618SSoby Mathew 263532ed618SSoby Mathew return 0; 264532ed618SSoby Mathew } 265cf0b1492SSoby Mathew 266cf0b1492SSoby Mathew /******************************************************************************* 267cf0b1492SSoby Mathew * This duplicates what the primary cpu did after a cold boot in BL1. The same 268cf0b1492SSoby Mathew * needs to be done when a cpu is hotplugged in. This function could also over- 269cf0b1492SSoby Mathew * ride any EL3 setup done by BL1 as this code resides in rw memory. 270cf0b1492SSoby Mathew ******************************************************************************/ 271cf0b1492SSoby Mathew void psci_arch_setup(void) 272cf0b1492SSoby Mathew { 2736b7b0f36SAntonio Nino Diaz #if (ARM_ARCH_MAJOR > 7) || defined(ARMV7_SUPPORTS_GENERIC_TIMER) 274cf0b1492SSoby Mathew /* Program the counter frequency */ 275cf0b1492SSoby Mathew write_cntfrq_el0(plat_get_syscnt_freq2()); 27686e26835SEtienne Carriere #endif 277cf0b1492SSoby Mathew 278cf0b1492SSoby Mathew /* Initialize the cpu_ops pointer. */ 279cf0b1492SSoby Mathew init_cpu_ops(); 28010bcd761SJeenu Viswambharan 28110bcd761SJeenu Viswambharan /* Having initialized cpu_ops, we can now print errata status */ 28210bcd761SJeenu Viswambharan print_errata_status(); 283*ed108b56SAlexei Fedorov 284*ed108b56SAlexei Fedorov #if ENABLE_PAUTH 285*ed108b56SAlexei Fedorov /* Store APIAKey_EL1 key */ 286*ed108b56SAlexei Fedorov set_cpu_data(apiakey[0], read_apiakeylo_el1()); 287*ed108b56SAlexei Fedorov set_cpu_data(apiakey[1], read_apiakeyhi_el1()); 288*ed108b56SAlexei Fedorov #endif /* ENABLE_PAUTH */ 289cf0b1492SSoby Mathew } 290727e5238SSoby Mathew 291727e5238SSoby Mathew /****************************************************************************** 292727e5238SSoby Mathew * PSCI Library interface to initialize the cpu context for the next non 293727e5238SSoby Mathew * secure image during cold boot. The relevant registers in the cpu context 294727e5238SSoby Mathew * need to be retrieved and programmed on return from this interface. 295727e5238SSoby Mathew *****************************************************************************/ 296727e5238SSoby Mathew void psci_prepare_next_non_secure_ctx(entry_point_info_t *next_image_info) 297727e5238SSoby Mathew { 298727e5238SSoby Mathew assert(GET_SECURITY_STATE(next_image_info->h.attr) == NON_SECURE); 299727e5238SSoby Mathew cm_init_my_context(next_image_info); 300727e5238SSoby Mathew cm_prepare_el3_exit(NON_SECURE); 301727e5238SSoby Mathew } 302