1532ed618SSoby Mathew /* 2ef738d19SManish Pandey * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <stddef.h> 909d40e0eSAntonio Nino Diaz 10532ed618SSoby Mathew #include <arch.h> 11532ed618SSoby Mathew #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 13532ed618SSoby Mathew #include <context.h> 146bb96fa6SBoyan Karatotev #include <lib/cpus/errata.h> 1509d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 1609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1709d40e0eSAntonio Nino Diaz 18532ed618SSoby Mathew #include "psci_private.h" 19532ed618SSoby Mathew 20a86865acSGraeme Gregory /* 21a86865acSGraeme Gregory * Check that PLATFORM_CORE_COUNT fits into the number of cores 22a86865acSGraeme Gregory * that can be represented by PSCI_MAX_CPUS_INDEX. 23a86865acSGraeme Gregory */ 24a86865acSGraeme Gregory CASSERT(PLATFORM_CORE_COUNT <= (PSCI_MAX_CPUS_INDEX + 1U), assert_psci_cores_overflow); 25a86865acSGraeme Gregory 26532ed618SSoby Mathew /******************************************************************************* 27532ed618SSoby Mathew * Per cpu non-secure contexts used to program the architectural state prior 28532ed618SSoby Mathew * return to the normal world. 29532ed618SSoby Mathew * TODO: Use the memory allocator to set aside memory for the contexts instead 30532ed618SSoby Mathew * of relying on platform defined constants. 31532ed618SSoby Mathew ******************************************************************************/ 32532ed618SSoby Mathew static cpu_context_t psci_ns_context[PLATFORM_CORE_COUNT]; 33ef738d19SManish Pandey static entry_point_info_t warmboot_ep_info[PLATFORM_CORE_COUNT]; 34532ed618SSoby Mathew 35532ed618SSoby Mathew /****************************************************************************** 36532ed618SSoby Mathew * Define the psci capability variable. 37532ed618SSoby Mathew *****************************************************************************/ 38532ed618SSoby Mathew unsigned int psci_caps; 39532ed618SSoby Mathew 40532ed618SSoby Mathew /******************************************************************************* 41532ed618SSoby Mathew * Function which initializes the 'psci_non_cpu_pd_nodes' or the 42532ed618SSoby Mathew * 'psci_cpu_pd_nodes' corresponding to the power level. 43532ed618SSoby Mathew ******************************************************************************/ 44a86865acSGraeme Gregory static void __init psci_init_pwr_domain_node(uint16_t node_idx, 45532ed618SSoby Mathew unsigned int parent_idx, 466b7b0f36SAntonio Nino Diaz unsigned char level) 47532ed618SSoby Mathew { 48532ed618SSoby Mathew if (level > PSCI_CPU_PWR_LVL) { 49a86865acSGraeme Gregory assert(node_idx < PSCI_NUM_NON_CPU_PWR_DOMAINS); 50a86865acSGraeme Gregory 51532ed618SSoby Mathew psci_non_cpu_pd_nodes[node_idx].level = level; 52532ed618SSoby Mathew psci_lock_init(psci_non_cpu_pd_nodes, node_idx); 53532ed618SSoby Mathew psci_non_cpu_pd_nodes[node_idx].parent_node = parent_idx; 54532ed618SSoby Mathew psci_non_cpu_pd_nodes[node_idx].local_state = 55532ed618SSoby Mathew PLAT_MAX_OFF_STATE; 56532ed618SSoby Mathew } else { 57532ed618SSoby Mathew psci_cpu_data_t *svc_cpu_data; 58532ed618SSoby Mathew 59a86865acSGraeme Gregory assert(node_idx < PLATFORM_CORE_COUNT); 60a86865acSGraeme Gregory 61532ed618SSoby Mathew psci_cpu_pd_nodes[node_idx].parent_node = parent_idx; 62532ed618SSoby Mathew 63532ed618SSoby Mathew /* Initialize with an invalid mpidr */ 64532ed618SSoby Mathew psci_cpu_pd_nodes[node_idx].mpidr = PSCI_INVALID_MPIDR; 65532ed618SSoby Mathew 66d43b2ea6SBoyan Karatotev svc_cpu_data = &get_cpu_data_by_index(node_idx, psci_svc_cpu_data); 67532ed618SSoby Mathew 68532ed618SSoby Mathew /* Set the Affinity Info for the cores as OFF */ 69532ed618SSoby Mathew svc_cpu_data->aff_info_state = AFF_STATE_OFF; 70532ed618SSoby Mathew 710c836554SBoyan Karatotev /* Default to the highest power level when the cpu is not suspending */ 720c836554SBoyan Karatotev svc_cpu_data->target_pwrlvl = PLAT_MAX_PWR_LVL; 73532ed618SSoby Mathew 74532ed618SSoby Mathew /* Set the power state to OFF state */ 75532ed618SSoby Mathew svc_cpu_data->local_state = PLAT_MAX_OFF_STATE; 76532ed618SSoby Mathew 77a10d3632SJeenu Viswambharan psci_flush_dcache_range((uintptr_t)svc_cpu_data, 78532ed618SSoby Mathew sizeof(*svc_cpu_data)); 79532ed618SSoby Mathew 80532ed618SSoby Mathew cm_set_context_by_index(node_idx, 81532ed618SSoby Mathew (void *) &psci_ns_context[node_idx], 82532ed618SSoby Mathew NON_SECURE); 83532ed618SSoby Mathew } 84532ed618SSoby Mathew } 85532ed618SSoby Mathew 86532ed618SSoby Mathew /******************************************************************************* 87532ed618SSoby Mathew * This functions updates cpu_start_idx and ncpus field for each of the node in 88532ed618SSoby Mathew * psci_non_cpu_pd_nodes[]. It does so by comparing the parent nodes of each of 89532ed618SSoby Mathew * the CPUs and check whether they match with the parent of the previous 90532ed618SSoby Mathew * CPU. The basic assumption for this work is that children of the same parent 91532ed618SSoby Mathew * are allocated adjacent indices. The platform should ensure this though proper 92532ed618SSoby Mathew * mapping of the CPUs to indices via plat_core_pos_by_mpidr() and 93532ed618SSoby Mathew * plat_my_core_pos() APIs. 94532ed618SSoby Mathew *******************************************************************************/ 9587c85134SDaniel Boulby static void __init psci_update_pwrlvl_limits(void) 96532ed618SSoby Mathew { 97ab4df50cSPankaj Gupta unsigned int cpu_idx; 98ab4df50cSPankaj Gupta int j; 99532ed618SSoby Mathew unsigned int nodes_idx[PLAT_MAX_PWR_LVL] = {0}; 100*df51e33bSSaivardhan Thatikonda unsigned int temp_index[PLAT_MAX_PWR_LVL] = {0}; 101532ed618SSoby Mathew 102ab4df50cSPankaj Gupta for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) { 103532ed618SSoby Mathew psci_get_parent_pwr_domain_nodes(cpu_idx, 1045b33ad17SDeepika Bhavnani PLAT_MAX_PWR_LVL, 105532ed618SSoby Mathew temp_index); 1066b7b0f36SAntonio Nino Diaz for (j = (int)PLAT_MAX_PWR_LVL - 1; j >= 0; j--) { 107532ed618SSoby Mathew if (temp_index[j] != nodes_idx[j]) { 108532ed618SSoby Mathew nodes_idx[j] = temp_index[j]; 109532ed618SSoby Mathew psci_non_cpu_pd_nodes[nodes_idx[j]].cpu_start_idx 110532ed618SSoby Mathew = cpu_idx; 111532ed618SSoby Mathew } 112532ed618SSoby Mathew psci_non_cpu_pd_nodes[nodes_idx[j]].ncpus++; 113532ed618SSoby Mathew } 114532ed618SSoby Mathew } 115532ed618SSoby Mathew } 116532ed618SSoby Mathew 117ef738d19SManish Pandey static void __init populate_cpu_data(void) 118ef738d19SManish Pandey { 119ef738d19SManish Pandey for (unsigned int idx = 0; idx < psci_plat_core_count; idx++) { 120ef738d19SManish Pandey set_cpu_data_by_index(idx, warmboot_ep_info, &warmboot_ep_info[idx]); 121ef738d19SManish Pandey } 122ef738d19SManish Pandey } 123ef738d19SManish Pandey 124532ed618SSoby Mathew /******************************************************************************* 125532ed618SSoby Mathew * Core routine to populate the power domain tree. The tree descriptor passed by 126532ed618SSoby Mathew * the platform is populated breadth-first and the first entry in the map 127532ed618SSoby Mathew * informs the number of root power domains. The parent nodes of the root nodes 128532ed618SSoby Mathew * will point to an invalid entry(-1). 129532ed618SSoby Mathew ******************************************************************************/ 130ab4df50cSPankaj Gupta static unsigned int __init populate_power_domain_tree(const unsigned char 131ab4df50cSPankaj Gupta *topology) 132532ed618SSoby Mathew { 1336b7b0f36SAntonio Nino Diaz unsigned int i, j = 0U, num_nodes_at_lvl = 1U, num_nodes_at_next_lvl; 1346b7b0f36SAntonio Nino Diaz unsigned int node_index = 0U, num_children; 1355b33ad17SDeepika Bhavnani unsigned int parent_node_index = 0U; 1366b7b0f36SAntonio Nino Diaz int level = (int)PLAT_MAX_PWR_LVL; 137532ed618SSoby Mathew 138532ed618SSoby Mathew /* 139532ed618SSoby Mathew * For each level the inputs are: 140532ed618SSoby Mathew * - number of nodes at this level in plat_array i.e. num_nodes_at_level 141532ed618SSoby Mathew * This is the sum of values of nodes at the parent level. 142532ed618SSoby Mathew * - Index of first entry at this level in the plat_array i.e. 143532ed618SSoby Mathew * parent_node_index. 144532ed618SSoby Mathew * - Index of first free entry in psci_non_cpu_pd_nodes[] or 145532ed618SSoby Mathew * psci_cpu_pd_nodes[] i.e. node_index depending upon the level. 146532ed618SSoby Mathew */ 1476b7b0f36SAntonio Nino Diaz while (level >= (int) PSCI_CPU_PWR_LVL) { 1486b7b0f36SAntonio Nino Diaz num_nodes_at_next_lvl = 0U; 149532ed618SSoby Mathew /* 150532ed618SSoby Mathew * For each entry (parent node) at this level in the plat_array: 151532ed618SSoby Mathew * - Find the number of children 152532ed618SSoby Mathew * - Allocate a node in a power domain array for each child 153532ed618SSoby Mathew * - Set the parent of the child to the parent_node_index - 1 154532ed618SSoby Mathew * - Increment parent_node_index to point to the next parent 155532ed618SSoby Mathew * - Accumulate the number of children at next level. 156532ed618SSoby Mathew */ 1576b7b0f36SAntonio Nino Diaz for (i = 0U; i < num_nodes_at_lvl; i++) { 158532ed618SSoby Mathew assert(parent_node_index <= 159532ed618SSoby Mathew PSCI_NUM_NON_CPU_PWR_DOMAINS); 160532ed618SSoby Mathew num_children = topology[parent_node_index]; 161532ed618SSoby Mathew 162532ed618SSoby Mathew for (j = node_index; 1636b7b0f36SAntonio Nino Diaz j < (node_index + num_children); j++) 164a86865acSGraeme Gregory psci_init_pwr_domain_node((uint16_t)j, 1655b33ad17SDeepika Bhavnani parent_node_index - 1U, 1666b7b0f36SAntonio Nino Diaz (unsigned char)level); 167532ed618SSoby Mathew 168532ed618SSoby Mathew node_index = j; 169532ed618SSoby Mathew num_nodes_at_next_lvl += num_children; 170532ed618SSoby Mathew parent_node_index++; 171532ed618SSoby Mathew } 172532ed618SSoby Mathew 173532ed618SSoby Mathew num_nodes_at_lvl = num_nodes_at_next_lvl; 174532ed618SSoby Mathew level--; 175532ed618SSoby Mathew 176532ed618SSoby Mathew /* Reset the index for the cpu power domain array */ 1776b7b0f36SAntonio Nino Diaz if (level == (int) PSCI_CPU_PWR_LVL) 178532ed618SSoby Mathew node_index = 0; 179532ed618SSoby Mathew } 180532ed618SSoby Mathew 181532ed618SSoby Mathew /* Validate the sanity of array exported by the platform */ 1825b33ad17SDeepika Bhavnani assert(j <= PLATFORM_CORE_COUNT); 183ab4df50cSPankaj Gupta return j; 184532ed618SSoby Mathew } 185532ed618SSoby Mathew 186532ed618SSoby Mathew /******************************************************************************* 187cf0b1492SSoby Mathew * This function does the architectural setup and takes the warm boot 188cf0b1492SSoby Mathew * entry-point `mailbox_ep` as an argument. The function also initializes the 189cf0b1492SSoby Mathew * power domain topology tree by querying the platform. The power domain nodes 190cf0b1492SSoby Mathew * higher than the CPU are populated in the array psci_non_cpu_pd_nodes[] and 191cf0b1492SSoby Mathew * the CPU power domains are populated in psci_cpu_pd_nodes[]. The platform 192cf0b1492SSoby Mathew * exports its static topology map through the 193532ed618SSoby Mathew * populate_power_domain_topology_tree() API. The algorithm populates the 194532ed618SSoby Mathew * psci_non_cpu_pd_nodes and psci_cpu_pd_nodes iteratively by using this 195cf0b1492SSoby Mathew * topology map. On a platform that implements two clusters of 2 cpus each, 196cf0b1492SSoby Mathew * and supporting 3 domain levels, the populated psci_non_cpu_pd_nodes would 197cf0b1492SSoby Mathew * look like this: 198532ed618SSoby Mathew * 199532ed618SSoby Mathew * --------------------------------------------------- 200532ed618SSoby Mathew * | system node | cluster 0 node | cluster 1 node | 201532ed618SSoby Mathew * --------------------------------------------------- 202532ed618SSoby Mathew * 203532ed618SSoby Mathew * And populated psci_cpu_pd_nodes would look like this : 204532ed618SSoby Mathew * <- cpus cluster0 -><- cpus cluster1 -> 205532ed618SSoby Mathew * ------------------------------------------------ 206532ed618SSoby Mathew * | CPU 0 | CPU 1 | CPU 2 | CPU 3 | 207532ed618SSoby Mathew * ------------------------------------------------ 208532ed618SSoby Mathew ******************************************************************************/ 20987c85134SDaniel Boulby int __init psci_setup(const psci_lib_args_t *lib_args) 210532ed618SSoby Mathew { 211532ed618SSoby Mathew const unsigned char *topology_tree; 2123b802105SBoyan Karatotev unsigned int cpu_idx = plat_my_core_pos(); 213532ed618SSoby Mathew 214f426fc05SSoby Mathew assert(VERIFY_PSCI_LIB_ARGS_V1(lib_args)); 215f426fc05SSoby Mathew 216cf0b1492SSoby Mathew /* Do the Architectural initialization */ 217cf0b1492SSoby Mathew psci_arch_setup(); 218cf0b1492SSoby Mathew 219532ed618SSoby Mathew /* Query the topology map from the platform */ 220532ed618SSoby Mathew topology_tree = plat_get_power_domain_tree_desc(); 221532ed618SSoby Mathew 222532ed618SSoby Mathew /* Populate the power domain arrays using the platform topology map */ 223ab4df50cSPankaj Gupta psci_plat_core_count = populate_power_domain_tree(topology_tree); 224532ed618SSoby Mathew 225532ed618SSoby Mathew /* Update the CPU limits for each node in psci_non_cpu_pd_nodes */ 226532ed618SSoby Mathew psci_update_pwrlvl_limits(); 227532ed618SSoby Mathew 228ef738d19SManish Pandey /* Initialise the warmboot entrypoints */ 229ef738d19SManish Pandey populate_cpu_data(); 230ef738d19SManish Pandey 231532ed618SSoby Mathew /* Populate the mpidr field of cpu node for this CPU */ 2323b802105SBoyan Karatotev psci_cpu_pd_nodes[cpu_idx].mpidr = 233532ed618SSoby Mathew read_mpidr() & MPIDR_AFFINITY_MASK; 234532ed618SSoby Mathew 235532ed618SSoby Mathew psci_init_req_local_pwr_states(); 236532ed618SSoby Mathew 237532ed618SSoby Mathew /* 238532ed618SSoby Mathew * Set the requested and target state of this CPU and all the higher 239532ed618SSoby Mathew * power domain levels for this CPU to run. 240532ed618SSoby Mathew */ 2413b802105SBoyan Karatotev psci_set_pwr_domains_to_run(cpu_idx, PLAT_MAX_PWR_LVL); 242532ed618SSoby Mathew 2436b7b0f36SAntonio Nino Diaz (void) plat_setup_psci_ops((uintptr_t)lib_args->mailbox_ep, 2446b7b0f36SAntonio Nino Diaz &psci_plat_pm_ops); 2456b7b0f36SAntonio Nino Diaz assert(psci_plat_pm_ops != NULL); 246532ed618SSoby Mathew 2477a3d4bdeSSoby Mathew /* 2487a3d4bdeSSoby Mathew * Flush `psci_plat_pm_ops` as it will be accessed by secondary CPUs 249a10d3632SJeenu Viswambharan * during warm boot, possibly before data cache is enabled. 2507a3d4bdeSSoby Mathew */ 251a10d3632SJeenu Viswambharan psci_flush_dcache_range((uintptr_t)&psci_plat_pm_ops, 2527a3d4bdeSSoby Mathew sizeof(psci_plat_pm_ops)); 2537a3d4bdeSSoby Mathew 254532ed618SSoby Mathew /* Initialize the psci capability */ 255532ed618SSoby Mathew psci_caps = PSCI_GENERIC_CAP; 256532ed618SSoby Mathew 257c7b0a28dSMaheedhar Bollapalli if (psci_plat_pm_ops->pwr_domain_off != NULL) { 258532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_CPU_OFF); 259c7b0a28dSMaheedhar Bollapalli } 2606b7b0f36SAntonio Nino Diaz if ((psci_plat_pm_ops->pwr_domain_on != NULL) && 261c7b0a28dSMaheedhar Bollapalli (psci_plat_pm_ops->pwr_domain_on_finish != NULL)) { 262532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_CPU_ON_AARCH64); 263c7b0a28dSMaheedhar Bollapalli } 2646b7b0f36SAntonio Nino Diaz if ((psci_plat_pm_ops->pwr_domain_suspend != NULL) && 2656b7b0f36SAntonio Nino Diaz (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL)) { 266c7b0a28dSMaheedhar Bollapalli if (psci_plat_pm_ops->validate_power_state != NULL) { 267532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_CPU_SUSPEND_AARCH64); 268c7b0a28dSMaheedhar Bollapalli } 269c7b0a28dSMaheedhar Bollapalli if (psci_plat_pm_ops->get_sys_suspend_power_state != NULL) { 270532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64); 271c7b0a28dSMaheedhar Bollapalli } 272b88a4416SWing Li #if PSCI_OS_INIT_MODE 273b88a4416SWing Li psci_caps |= define_psci_cap(PSCI_SET_SUSPEND_MODE); 274b88a4416SWing Li #endif 275532ed618SSoby Mathew } 276c7b0a28dSMaheedhar Bollapalli if (psci_plat_pm_ops->system_off != NULL) { 277532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_SYSTEM_OFF); 278c7b0a28dSMaheedhar Bollapalli } 279c7b0a28dSMaheedhar Bollapalli if (psci_plat_pm_ops->system_reset != NULL) { 280532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_SYSTEM_RESET); 281c7b0a28dSMaheedhar Bollapalli } 282c7b0a28dSMaheedhar Bollapalli if (psci_plat_pm_ops->get_node_hw_state != NULL) { 28328d3d614SJeenu Viswambharan psci_caps |= define_psci_cap(PSCI_NODE_HW_STATE_AARCH64); 284c7b0a28dSMaheedhar Bollapalli } 2856b7b0f36SAntonio Nino Diaz if ((psci_plat_pm_ops->read_mem_protect != NULL) && 286c7b0a28dSMaheedhar Bollapalli (psci_plat_pm_ops->write_mem_protect != NULL)) { 287d4c596beSRoberto Vargas psci_caps |= define_psci_cap(PSCI_MEM_PROTECT); 288c7b0a28dSMaheedhar Bollapalli } 289c7b0a28dSMaheedhar Bollapalli if (psci_plat_pm_ops->mem_protect_chk != NULL) { 290d4c596beSRoberto Vargas psci_caps |= define_psci_cap(PSCI_MEM_CHK_RANGE_AARCH64); 291c7b0a28dSMaheedhar Bollapalli } 292c7b0a28dSMaheedhar Bollapalli if (psci_plat_pm_ops->system_reset2 != NULL) { 29336a8f8fdSRoberto Vargas psci_caps |= define_psci_cap(PSCI_SYSTEM_RESET2_AARCH64); 294c7b0a28dSMaheedhar Bollapalli } 295532ed618SSoby Mathew #if ENABLE_PSCI_STAT 296532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64); 297532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_STAT_COUNT_AARCH64); 298532ed618SSoby Mathew #endif 299532ed618SSoby Mathew 300532ed618SSoby Mathew return 0; 301532ed618SSoby Mathew } 302cf0b1492SSoby Mathew 303cf0b1492SSoby Mathew /******************************************************************************* 304cf0b1492SSoby Mathew * This duplicates what the primary cpu did after a cold boot in BL1. The same 305cf0b1492SSoby Mathew * needs to be done when a cpu is hotplugged in. This function could also over- 306cf0b1492SSoby Mathew * ride any EL3 setup done by BL1 as this code resides in rw memory. 307cf0b1492SSoby Mathew ******************************************************************************/ 308cf0b1492SSoby Mathew void psci_arch_setup(void) 309cf0b1492SSoby Mathew { 3106b7b0f36SAntonio Nino Diaz #if (ARM_ARCH_MAJOR > 7) || defined(ARMV7_SUPPORTS_GENERIC_TIMER) 311cf0b1492SSoby Mathew /* Program the counter frequency */ 312cf0b1492SSoby Mathew write_cntfrq_el0(plat_get_syscnt_freq2()); 31386e26835SEtienne Carriere #endif 314cf0b1492SSoby Mathew 315cf0b1492SSoby Mathew /* Initialize the cpu_ops pointer. */ 316cf0b1492SSoby Mathew init_cpu_ops(); 31710bcd761SJeenu Viswambharan 31810bcd761SJeenu Viswambharan /* Having initialized cpu_ops, we can now print errata status */ 31910bcd761SJeenu Viswambharan print_errata_status(); 320ed108b56SAlexei Fedorov 321cf0b1492SSoby Mathew } 322727e5238SSoby Mathew 323727e5238SSoby Mathew /****************************************************************************** 324727e5238SSoby Mathew * PSCI Library interface to initialize the cpu context for the next non 325727e5238SSoby Mathew * secure image during cold boot. The relevant registers in the cpu context 326727e5238SSoby Mathew * need to be retrieved and programmed on return from this interface. 327727e5238SSoby Mathew *****************************************************************************/ 328727e5238SSoby Mathew void psci_prepare_next_non_secure_ctx(entry_point_info_t *next_image_info) 329727e5238SSoby Mathew { 330727e5238SSoby Mathew assert(GET_SECURITY_STATE(next_image_info->h.attr) == NON_SECURE); 331727e5238SSoby Mathew cm_init_my_context(next_image_info); 332727e5238SSoby Mathew cm_prepare_el3_exit(NON_SECURE); 333727e5238SSoby Mathew } 334