xref: /rk3399_ARM-atf/lib/psci/psci_setup.c (revision a86865ac42ac6f518da14474c94f38869c032488)
1532ed618SSoby Mathew /*
25b33ad17SDeepika Bhavnani  * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <stddef.h>
909d40e0eSAntonio Nino Diaz 
10532ed618SSoby Mathew #include <arch.h>
11532ed618SSoby Mathew #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
13532ed618SSoby Mathew #include <context.h>
1409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
1509d40e0eSAntonio Nino Diaz #include <lib/cpus/errata_report.h>
1609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1709d40e0eSAntonio Nino Diaz 
18532ed618SSoby Mathew #include "psci_private.h"
19532ed618SSoby Mathew 
20*a86865acSGraeme Gregory /*
21*a86865acSGraeme Gregory  * Check that PLATFORM_CORE_COUNT fits into the number of cores
22*a86865acSGraeme Gregory  * that can be represented by PSCI_MAX_CPUS_INDEX.
23*a86865acSGraeme Gregory  */
24*a86865acSGraeme Gregory CASSERT(PLATFORM_CORE_COUNT <= (PSCI_MAX_CPUS_INDEX + 1U), assert_psci_cores_overflow);
25*a86865acSGraeme Gregory 
26532ed618SSoby Mathew /*******************************************************************************
27532ed618SSoby Mathew  * Per cpu non-secure contexts used to program the architectural state prior
28532ed618SSoby Mathew  * return to the normal world.
29532ed618SSoby Mathew  * TODO: Use the memory allocator to set aside memory for the contexts instead
30532ed618SSoby Mathew  * of relying on platform defined constants.
31532ed618SSoby Mathew  ******************************************************************************/
32532ed618SSoby Mathew static cpu_context_t psci_ns_context[PLATFORM_CORE_COUNT];
33532ed618SSoby Mathew 
34532ed618SSoby Mathew /******************************************************************************
35532ed618SSoby Mathew  * Define the psci capability variable.
36532ed618SSoby Mathew  *****************************************************************************/
37532ed618SSoby Mathew unsigned int psci_caps;
38532ed618SSoby Mathew 
39532ed618SSoby Mathew /*******************************************************************************
40532ed618SSoby Mathew  * Function which initializes the 'psci_non_cpu_pd_nodes' or the
41532ed618SSoby Mathew  * 'psci_cpu_pd_nodes' corresponding to the power level.
42532ed618SSoby Mathew  ******************************************************************************/
43*a86865acSGraeme Gregory static void __init psci_init_pwr_domain_node(uint16_t node_idx,
44532ed618SSoby Mathew 					unsigned int parent_idx,
456b7b0f36SAntonio Nino Diaz 					unsigned char level)
46532ed618SSoby Mathew {
47532ed618SSoby Mathew 	if (level > PSCI_CPU_PWR_LVL) {
48*a86865acSGraeme Gregory 		assert(node_idx < PSCI_NUM_NON_CPU_PWR_DOMAINS);
49*a86865acSGraeme Gregory 
50532ed618SSoby Mathew 		psci_non_cpu_pd_nodes[node_idx].level = level;
51532ed618SSoby Mathew 		psci_lock_init(psci_non_cpu_pd_nodes, node_idx);
52532ed618SSoby Mathew 		psci_non_cpu_pd_nodes[node_idx].parent_node = parent_idx;
53532ed618SSoby Mathew 		psci_non_cpu_pd_nodes[node_idx].local_state =
54532ed618SSoby Mathew 							 PLAT_MAX_OFF_STATE;
55532ed618SSoby Mathew 	} else {
56532ed618SSoby Mathew 		psci_cpu_data_t *svc_cpu_data;
57532ed618SSoby Mathew 
58*a86865acSGraeme Gregory 		assert(node_idx < PLATFORM_CORE_COUNT);
59*a86865acSGraeme Gregory 
60532ed618SSoby Mathew 		psci_cpu_pd_nodes[node_idx].parent_node = parent_idx;
61532ed618SSoby Mathew 
62532ed618SSoby Mathew 		/* Initialize with an invalid mpidr */
63532ed618SSoby Mathew 		psci_cpu_pd_nodes[node_idx].mpidr = PSCI_INVALID_MPIDR;
64532ed618SSoby Mathew 
65532ed618SSoby Mathew 		svc_cpu_data =
66532ed618SSoby Mathew 			&(_cpu_data_by_index(node_idx)->psci_svc_cpu_data);
67532ed618SSoby Mathew 
68532ed618SSoby Mathew 		/* Set the Affinity Info for the cores as OFF */
69532ed618SSoby Mathew 		svc_cpu_data->aff_info_state = AFF_STATE_OFF;
70532ed618SSoby Mathew 
71532ed618SSoby Mathew 		/* Invalidate the suspend level for the cpu */
72532ed618SSoby Mathew 		svc_cpu_data->target_pwrlvl = PSCI_INVALID_PWR_LVL;
73532ed618SSoby Mathew 
74532ed618SSoby Mathew 		/* Set the power state to OFF state */
75532ed618SSoby Mathew 		svc_cpu_data->local_state = PLAT_MAX_OFF_STATE;
76532ed618SSoby Mathew 
77a10d3632SJeenu Viswambharan 		psci_flush_dcache_range((uintptr_t)svc_cpu_data,
78532ed618SSoby Mathew 						 sizeof(*svc_cpu_data));
79532ed618SSoby Mathew 
80532ed618SSoby Mathew 		cm_set_context_by_index(node_idx,
81532ed618SSoby Mathew 					(void *) &psci_ns_context[node_idx],
82532ed618SSoby Mathew 					NON_SECURE);
83532ed618SSoby Mathew 	}
84532ed618SSoby Mathew }
85532ed618SSoby Mathew 
86532ed618SSoby Mathew /*******************************************************************************
87532ed618SSoby Mathew  * This functions updates cpu_start_idx and ncpus field for each of the node in
88532ed618SSoby Mathew  * psci_non_cpu_pd_nodes[]. It does so by comparing the parent nodes of each of
89532ed618SSoby Mathew  * the CPUs and check whether they match with the parent of the previous
90532ed618SSoby Mathew  * CPU. The basic assumption for this work is that children of the same parent
91532ed618SSoby Mathew  * are allocated adjacent indices. The platform should ensure this though proper
92532ed618SSoby Mathew  * mapping of the CPUs to indices via plat_core_pos_by_mpidr() and
93532ed618SSoby Mathew  * plat_my_core_pos() APIs.
94532ed618SSoby Mathew  *******************************************************************************/
9587c85134SDaniel Boulby static void __init psci_update_pwrlvl_limits(void)
96532ed618SSoby Mathew {
97ab4df50cSPankaj Gupta 	unsigned int cpu_idx;
98ab4df50cSPankaj Gupta 	int j;
99532ed618SSoby Mathew 	unsigned int nodes_idx[PLAT_MAX_PWR_LVL] = {0};
1006b7b0f36SAntonio Nino Diaz 	unsigned int temp_index[PLAT_MAX_PWR_LVL];
101532ed618SSoby Mathew 
102ab4df50cSPankaj Gupta 	for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
103532ed618SSoby Mathew 		psci_get_parent_pwr_domain_nodes(cpu_idx,
1045b33ad17SDeepika Bhavnani 						 PLAT_MAX_PWR_LVL,
105532ed618SSoby Mathew 						 temp_index);
1066b7b0f36SAntonio Nino Diaz 		for (j = (int)PLAT_MAX_PWR_LVL - 1; j >= 0; j--) {
107532ed618SSoby Mathew 			if (temp_index[j] != nodes_idx[j]) {
108532ed618SSoby Mathew 				nodes_idx[j] = temp_index[j];
109532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[nodes_idx[j]].cpu_start_idx
110532ed618SSoby Mathew 					= cpu_idx;
111532ed618SSoby Mathew 			}
112532ed618SSoby Mathew 			psci_non_cpu_pd_nodes[nodes_idx[j]].ncpus++;
113532ed618SSoby Mathew 		}
114532ed618SSoby Mathew 	}
115532ed618SSoby Mathew }
116532ed618SSoby Mathew 
117532ed618SSoby Mathew /*******************************************************************************
118532ed618SSoby Mathew  * Core routine to populate the power domain tree. The tree descriptor passed by
119532ed618SSoby Mathew  * the platform is populated breadth-first and the first entry in the map
120532ed618SSoby Mathew  * informs the number of root power domains. The parent nodes of the root nodes
121532ed618SSoby Mathew  * will point to an invalid entry(-1).
122532ed618SSoby Mathew  ******************************************************************************/
123ab4df50cSPankaj Gupta static unsigned int __init populate_power_domain_tree(const unsigned char
124ab4df50cSPankaj Gupta 							*topology)
125532ed618SSoby Mathew {
1266b7b0f36SAntonio Nino Diaz 	unsigned int i, j = 0U, num_nodes_at_lvl = 1U, num_nodes_at_next_lvl;
1276b7b0f36SAntonio Nino Diaz 	unsigned int node_index = 0U, num_children;
1285b33ad17SDeepika Bhavnani 	unsigned int parent_node_index = 0U;
1296b7b0f36SAntonio Nino Diaz 	int level = (int)PLAT_MAX_PWR_LVL;
130532ed618SSoby Mathew 
131532ed618SSoby Mathew 	/*
132532ed618SSoby Mathew 	 * For each level the inputs are:
133532ed618SSoby Mathew 	 * - number of nodes at this level in plat_array i.e. num_nodes_at_level
134532ed618SSoby Mathew 	 *   This is the sum of values of nodes at the parent level.
135532ed618SSoby Mathew 	 * - Index of first entry at this level in the plat_array i.e.
136532ed618SSoby Mathew 	 *   parent_node_index.
137532ed618SSoby Mathew 	 * - Index of first free entry in psci_non_cpu_pd_nodes[] or
138532ed618SSoby Mathew 	 *   psci_cpu_pd_nodes[] i.e. node_index depending upon the level.
139532ed618SSoby Mathew 	 */
1406b7b0f36SAntonio Nino Diaz 	while (level >= (int) PSCI_CPU_PWR_LVL) {
1416b7b0f36SAntonio Nino Diaz 		num_nodes_at_next_lvl = 0U;
142532ed618SSoby Mathew 		/*
143532ed618SSoby Mathew 		 * For each entry (parent node) at this level in the plat_array:
144532ed618SSoby Mathew 		 * - Find the number of children
145532ed618SSoby Mathew 		 * - Allocate a node in a power domain array for each child
146532ed618SSoby Mathew 		 * - Set the parent of the child to the parent_node_index - 1
147532ed618SSoby Mathew 		 * - Increment parent_node_index to point to the next parent
148532ed618SSoby Mathew 		 * - Accumulate the number of children at next level.
149532ed618SSoby Mathew 		 */
1506b7b0f36SAntonio Nino Diaz 		for (i = 0U; i < num_nodes_at_lvl; i++) {
151532ed618SSoby Mathew 			assert(parent_node_index <=
152532ed618SSoby Mathew 					PSCI_NUM_NON_CPU_PWR_DOMAINS);
153532ed618SSoby Mathew 			num_children = topology[parent_node_index];
154532ed618SSoby Mathew 
155532ed618SSoby Mathew 			for (j = node_index;
1566b7b0f36SAntonio Nino Diaz 				j < (node_index + num_children); j++)
157*a86865acSGraeme Gregory 				psci_init_pwr_domain_node((uint16_t)j,
1585b33ad17SDeepika Bhavnani 						  parent_node_index - 1U,
1596b7b0f36SAntonio Nino Diaz 						  (unsigned char)level);
160532ed618SSoby Mathew 
161532ed618SSoby Mathew 			node_index = j;
162532ed618SSoby Mathew 			num_nodes_at_next_lvl += num_children;
163532ed618SSoby Mathew 			parent_node_index++;
164532ed618SSoby Mathew 		}
165532ed618SSoby Mathew 
166532ed618SSoby Mathew 		num_nodes_at_lvl = num_nodes_at_next_lvl;
167532ed618SSoby Mathew 		level--;
168532ed618SSoby Mathew 
169532ed618SSoby Mathew 		/* Reset the index for the cpu power domain array */
1706b7b0f36SAntonio Nino Diaz 		if (level == (int) PSCI_CPU_PWR_LVL)
171532ed618SSoby Mathew 			node_index = 0;
172532ed618SSoby Mathew 	}
173532ed618SSoby Mathew 
174532ed618SSoby Mathew 	/* Validate the sanity of array exported by the platform */
1755b33ad17SDeepika Bhavnani 	assert(j <= PLATFORM_CORE_COUNT);
176ab4df50cSPankaj Gupta 	return j;
177532ed618SSoby Mathew }
178532ed618SSoby Mathew 
179532ed618SSoby Mathew /*******************************************************************************
180cf0b1492SSoby Mathew  * This function does the architectural setup and takes the warm boot
181cf0b1492SSoby Mathew  * entry-point `mailbox_ep` as an argument. The function also initializes the
182cf0b1492SSoby Mathew  * power domain topology tree by querying the platform. The power domain nodes
183cf0b1492SSoby Mathew  * higher than the CPU are populated in the array psci_non_cpu_pd_nodes[] and
184cf0b1492SSoby Mathew  * the CPU power domains are populated in psci_cpu_pd_nodes[]. The platform
185cf0b1492SSoby Mathew  * exports its static topology map through the
186532ed618SSoby Mathew  * populate_power_domain_topology_tree() API. The algorithm populates the
187532ed618SSoby Mathew  * psci_non_cpu_pd_nodes and psci_cpu_pd_nodes iteratively by using this
188cf0b1492SSoby Mathew  * topology map.  On a platform that implements two clusters of 2 cpus each,
189cf0b1492SSoby Mathew  * and supporting 3 domain levels, the populated psci_non_cpu_pd_nodes would
190cf0b1492SSoby Mathew  * look like this:
191532ed618SSoby Mathew  *
192532ed618SSoby Mathew  * ---------------------------------------------------
193532ed618SSoby Mathew  * | system node | cluster 0 node  | cluster 1 node  |
194532ed618SSoby Mathew  * ---------------------------------------------------
195532ed618SSoby Mathew  *
196532ed618SSoby Mathew  * And populated psci_cpu_pd_nodes would look like this :
197532ed618SSoby Mathew  * <-    cpus cluster0   -><-   cpus cluster1   ->
198532ed618SSoby Mathew  * ------------------------------------------------
199532ed618SSoby Mathew  * |   CPU 0   |   CPU 1   |   CPU 2   |   CPU 3  |
200532ed618SSoby Mathew  * ------------------------------------------------
201532ed618SSoby Mathew  ******************************************************************************/
20287c85134SDaniel Boulby int __init psci_setup(const psci_lib_args_t *lib_args)
203532ed618SSoby Mathew {
204532ed618SSoby Mathew 	const unsigned char *topology_tree;
205532ed618SSoby Mathew 
206f426fc05SSoby Mathew 	assert(VERIFY_PSCI_LIB_ARGS_V1(lib_args));
207f426fc05SSoby Mathew 
208cf0b1492SSoby Mathew 	/* Do the Architectural initialization */
209cf0b1492SSoby Mathew 	psci_arch_setup();
210cf0b1492SSoby Mathew 
211532ed618SSoby Mathew 	/* Query the topology map from the platform */
212532ed618SSoby Mathew 	topology_tree = plat_get_power_domain_tree_desc();
213532ed618SSoby Mathew 
214532ed618SSoby Mathew 	/* Populate the power domain arrays using the platform topology map */
215ab4df50cSPankaj Gupta 	psci_plat_core_count = populate_power_domain_tree(topology_tree);
216532ed618SSoby Mathew 
217532ed618SSoby Mathew 	/* Update the CPU limits for each node in psci_non_cpu_pd_nodes */
218532ed618SSoby Mathew 	psci_update_pwrlvl_limits();
219532ed618SSoby Mathew 
220532ed618SSoby Mathew 	/* Populate the mpidr field of cpu node for this CPU */
221532ed618SSoby Mathew 	psci_cpu_pd_nodes[plat_my_core_pos()].mpidr =
222532ed618SSoby Mathew 		read_mpidr() & MPIDR_AFFINITY_MASK;
223532ed618SSoby Mathew 
224532ed618SSoby Mathew 	psci_init_req_local_pwr_states();
225532ed618SSoby Mathew 
226532ed618SSoby Mathew 	/*
227532ed618SSoby Mathew 	 * Set the requested and target state of this CPU and all the higher
228532ed618SSoby Mathew 	 * power domain levels for this CPU to run.
229532ed618SSoby Mathew 	 */
230532ed618SSoby Mathew 	psci_set_pwr_domains_to_run(PLAT_MAX_PWR_LVL);
231532ed618SSoby Mathew 
2326b7b0f36SAntonio Nino Diaz 	(void) plat_setup_psci_ops((uintptr_t)lib_args->mailbox_ep,
2336b7b0f36SAntonio Nino Diaz 				   &psci_plat_pm_ops);
2346b7b0f36SAntonio Nino Diaz 	assert(psci_plat_pm_ops != NULL);
235532ed618SSoby Mathew 
2367a3d4bdeSSoby Mathew 	/*
2377a3d4bdeSSoby Mathew 	 * Flush `psci_plat_pm_ops` as it will be accessed by secondary CPUs
238a10d3632SJeenu Viswambharan 	 * during warm boot, possibly before data cache is enabled.
2397a3d4bdeSSoby Mathew 	 */
240a10d3632SJeenu Viswambharan 	psci_flush_dcache_range((uintptr_t)&psci_plat_pm_ops,
2417a3d4bdeSSoby Mathew 					sizeof(psci_plat_pm_ops));
2427a3d4bdeSSoby Mathew 
243532ed618SSoby Mathew 	/* Initialize the psci capability */
244532ed618SSoby Mathew 	psci_caps = PSCI_GENERIC_CAP;
245532ed618SSoby Mathew 
2466b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->pwr_domain_off != NULL)
247532ed618SSoby Mathew 		psci_caps |=  define_psci_cap(PSCI_CPU_OFF);
2486b7b0f36SAntonio Nino Diaz 	if ((psci_plat_pm_ops->pwr_domain_on != NULL) &&
2496b7b0f36SAntonio Nino Diaz 	    (psci_plat_pm_ops->pwr_domain_on_finish != NULL))
250532ed618SSoby Mathew 		psci_caps |=  define_psci_cap(PSCI_CPU_ON_AARCH64);
2516b7b0f36SAntonio Nino Diaz 	if ((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
2526b7b0f36SAntonio Nino Diaz 	    (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL)) {
253532ed618SSoby Mathew 		psci_caps |=  define_psci_cap(PSCI_CPU_SUSPEND_AARCH64);
2546b7b0f36SAntonio Nino Diaz 		if (psci_plat_pm_ops->get_sys_suspend_power_state != NULL)
255532ed618SSoby Mathew 			psci_caps |=  define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64);
256532ed618SSoby Mathew 	}
2576b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->system_off != NULL)
258532ed618SSoby Mathew 		psci_caps |=  define_psci_cap(PSCI_SYSTEM_OFF);
2596b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->system_reset != NULL)
260532ed618SSoby Mathew 		psci_caps |=  define_psci_cap(PSCI_SYSTEM_RESET);
2616b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->get_node_hw_state != NULL)
26228d3d614SJeenu Viswambharan 		psci_caps |= define_psci_cap(PSCI_NODE_HW_STATE_AARCH64);
2636b7b0f36SAntonio Nino Diaz 	if ((psci_plat_pm_ops->read_mem_protect != NULL) &&
2646b7b0f36SAntonio Nino Diaz 			(psci_plat_pm_ops->write_mem_protect != NULL))
265d4c596beSRoberto Vargas 		psci_caps |= define_psci_cap(PSCI_MEM_PROTECT);
2666b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->mem_protect_chk != NULL)
267d4c596beSRoberto Vargas 		psci_caps |= define_psci_cap(PSCI_MEM_CHK_RANGE_AARCH64);
2686b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->system_reset2 != NULL)
26936a8f8fdSRoberto Vargas 		psci_caps |= define_psci_cap(PSCI_SYSTEM_RESET2_AARCH64);
270532ed618SSoby Mathew 
271532ed618SSoby Mathew #if ENABLE_PSCI_STAT
272532ed618SSoby Mathew 	psci_caps |=  define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64);
273532ed618SSoby Mathew 	psci_caps |=  define_psci_cap(PSCI_STAT_COUNT_AARCH64);
274532ed618SSoby Mathew #endif
275532ed618SSoby Mathew 
276532ed618SSoby Mathew 	return 0;
277532ed618SSoby Mathew }
278cf0b1492SSoby Mathew 
279cf0b1492SSoby Mathew /*******************************************************************************
280cf0b1492SSoby Mathew  * This duplicates what the primary cpu did after a cold boot in BL1. The same
281cf0b1492SSoby Mathew  * needs to be done when a cpu is hotplugged in. This function could also over-
282cf0b1492SSoby Mathew  * ride any EL3 setup done by BL1 as this code resides in rw memory.
283cf0b1492SSoby Mathew  ******************************************************************************/
284cf0b1492SSoby Mathew void psci_arch_setup(void)
285cf0b1492SSoby Mathew {
2866b7b0f36SAntonio Nino Diaz #if (ARM_ARCH_MAJOR > 7) || defined(ARMV7_SUPPORTS_GENERIC_TIMER)
287cf0b1492SSoby Mathew 	/* Program the counter frequency */
288cf0b1492SSoby Mathew 	write_cntfrq_el0(plat_get_syscnt_freq2());
28986e26835SEtienne Carriere #endif
290cf0b1492SSoby Mathew 
291cf0b1492SSoby Mathew 	/* Initialize the cpu_ops pointer. */
292cf0b1492SSoby Mathew 	init_cpu_ops();
29310bcd761SJeenu Viswambharan 
29410bcd761SJeenu Viswambharan 	/* Having initialized cpu_ops, we can now print errata status */
29510bcd761SJeenu Viswambharan 	print_errata_status();
296ed108b56SAlexei Fedorov 
297ed108b56SAlexei Fedorov #if ENABLE_PAUTH
298ed108b56SAlexei Fedorov 	/* Store APIAKey_EL1 key */
299ed108b56SAlexei Fedorov 	set_cpu_data(apiakey[0], read_apiakeylo_el1());
300ed108b56SAlexei Fedorov 	set_cpu_data(apiakey[1], read_apiakeyhi_el1());
301ed108b56SAlexei Fedorov #endif /* ENABLE_PAUTH */
302cf0b1492SSoby Mathew }
303727e5238SSoby Mathew 
304727e5238SSoby Mathew /******************************************************************************
305727e5238SSoby Mathew  * PSCI Library interface to initialize the cpu context for the next non
306727e5238SSoby Mathew  * secure image during cold boot. The relevant registers in the cpu context
307727e5238SSoby Mathew  * need to be retrieved and programmed on return from this interface.
308727e5238SSoby Mathew  *****************************************************************************/
309727e5238SSoby Mathew void psci_prepare_next_non_secure_ctx(entry_point_info_t *next_image_info)
310727e5238SSoby Mathew {
311727e5238SSoby Mathew 	assert(GET_SECURITY_STATE(next_image_info->h.attr) == NON_SECURE);
312727e5238SSoby Mathew 	cm_init_my_context(next_image_info);
313727e5238SSoby Mathew 	cm_prepare_el3_exit(NON_SECURE);
314727e5238SSoby Mathew }
315