xref: /rk3399_ARM-atf/lib/psci/psci_setup.c (revision 5b33ad174a03a5ccdcd6321c64d69167361dc21a)
1532ed618SSoby Mathew /*
2*5b33ad17SDeepika Bhavnani  * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <stddef.h>
909d40e0eSAntonio Nino Diaz 
10532ed618SSoby Mathew #include <arch.h>
11532ed618SSoby Mathew #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
13532ed618SSoby Mathew #include <context.h>
1409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
1509d40e0eSAntonio Nino Diaz #include <lib/cpus/errata_report.h>
1609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1709d40e0eSAntonio Nino Diaz 
18532ed618SSoby Mathew #include "psci_private.h"
19532ed618SSoby Mathew 
20532ed618SSoby Mathew /*******************************************************************************
21532ed618SSoby Mathew  * Per cpu non-secure contexts used to program the architectural state prior
22532ed618SSoby Mathew  * return to the normal world.
23532ed618SSoby Mathew  * TODO: Use the memory allocator to set aside memory for the contexts instead
24532ed618SSoby Mathew  * of relying on platform defined constants.
25532ed618SSoby Mathew  ******************************************************************************/
26532ed618SSoby Mathew static cpu_context_t psci_ns_context[PLATFORM_CORE_COUNT];
27532ed618SSoby Mathew 
28532ed618SSoby Mathew /******************************************************************************
29532ed618SSoby Mathew  * Define the psci capability variable.
30532ed618SSoby Mathew  *****************************************************************************/
31532ed618SSoby Mathew unsigned int psci_caps;
32532ed618SSoby Mathew 
33532ed618SSoby Mathew /*******************************************************************************
34532ed618SSoby Mathew  * Function which initializes the 'psci_non_cpu_pd_nodes' or the
35532ed618SSoby Mathew  * 'psci_cpu_pd_nodes' corresponding to the power level.
36532ed618SSoby Mathew  ******************************************************************************/
3787c85134SDaniel Boulby static void __init psci_init_pwr_domain_node(unsigned char node_idx,
38532ed618SSoby Mathew 					unsigned int parent_idx,
396b7b0f36SAntonio Nino Diaz 					unsigned char level)
40532ed618SSoby Mathew {
41532ed618SSoby Mathew 	if (level > PSCI_CPU_PWR_LVL) {
42532ed618SSoby Mathew 		psci_non_cpu_pd_nodes[node_idx].level = level;
43532ed618SSoby Mathew 		psci_lock_init(psci_non_cpu_pd_nodes, node_idx);
44532ed618SSoby Mathew 		psci_non_cpu_pd_nodes[node_idx].parent_node = parent_idx;
45532ed618SSoby Mathew 		psci_non_cpu_pd_nodes[node_idx].local_state =
46532ed618SSoby Mathew 							 PLAT_MAX_OFF_STATE;
47532ed618SSoby Mathew 	} else {
48532ed618SSoby Mathew 		psci_cpu_data_t *svc_cpu_data;
49532ed618SSoby Mathew 
50532ed618SSoby Mathew 		psci_cpu_pd_nodes[node_idx].parent_node = parent_idx;
51532ed618SSoby Mathew 
52532ed618SSoby Mathew 		/* Initialize with an invalid mpidr */
53532ed618SSoby Mathew 		psci_cpu_pd_nodes[node_idx].mpidr = PSCI_INVALID_MPIDR;
54532ed618SSoby Mathew 
55532ed618SSoby Mathew 		svc_cpu_data =
56532ed618SSoby Mathew 			&(_cpu_data_by_index(node_idx)->psci_svc_cpu_data);
57532ed618SSoby Mathew 
58532ed618SSoby Mathew 		/* Set the Affinity Info for the cores as OFF */
59532ed618SSoby Mathew 		svc_cpu_data->aff_info_state = AFF_STATE_OFF;
60532ed618SSoby Mathew 
61532ed618SSoby Mathew 		/* Invalidate the suspend level for the cpu */
62532ed618SSoby Mathew 		svc_cpu_data->target_pwrlvl = PSCI_INVALID_PWR_LVL;
63532ed618SSoby Mathew 
64532ed618SSoby Mathew 		/* Set the power state to OFF state */
65532ed618SSoby Mathew 		svc_cpu_data->local_state = PLAT_MAX_OFF_STATE;
66532ed618SSoby Mathew 
67a10d3632SJeenu Viswambharan 		psci_flush_dcache_range((uintptr_t)svc_cpu_data,
68532ed618SSoby Mathew 						 sizeof(*svc_cpu_data));
69532ed618SSoby Mathew 
70532ed618SSoby Mathew 		cm_set_context_by_index(node_idx,
71532ed618SSoby Mathew 					(void *) &psci_ns_context[node_idx],
72532ed618SSoby Mathew 					NON_SECURE);
73532ed618SSoby Mathew 	}
74532ed618SSoby Mathew }
75532ed618SSoby Mathew 
76532ed618SSoby Mathew /*******************************************************************************
77532ed618SSoby Mathew  * This functions updates cpu_start_idx and ncpus field for each of the node in
78532ed618SSoby Mathew  * psci_non_cpu_pd_nodes[]. It does so by comparing the parent nodes of each of
79532ed618SSoby Mathew  * the CPUs and check whether they match with the parent of the previous
80532ed618SSoby Mathew  * CPU. The basic assumption for this work is that children of the same parent
81532ed618SSoby Mathew  * are allocated adjacent indices. The platform should ensure this though proper
82532ed618SSoby Mathew  * mapping of the CPUs to indices via plat_core_pos_by_mpidr() and
83532ed618SSoby Mathew  * plat_my_core_pos() APIs.
84532ed618SSoby Mathew  *******************************************************************************/
8587c85134SDaniel Boulby static void __init psci_update_pwrlvl_limits(void)
86532ed618SSoby Mathew {
87ab4df50cSPankaj Gupta 	unsigned int cpu_idx;
88ab4df50cSPankaj Gupta 	int j;
89532ed618SSoby Mathew 	unsigned int nodes_idx[PLAT_MAX_PWR_LVL] = {0};
906b7b0f36SAntonio Nino Diaz 	unsigned int temp_index[PLAT_MAX_PWR_LVL];
91532ed618SSoby Mathew 
92ab4df50cSPankaj Gupta 	for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
93532ed618SSoby Mathew 		psci_get_parent_pwr_domain_nodes(cpu_idx,
94*5b33ad17SDeepika Bhavnani 						 PLAT_MAX_PWR_LVL,
95532ed618SSoby Mathew 						 temp_index);
966b7b0f36SAntonio Nino Diaz 		for (j = (int)PLAT_MAX_PWR_LVL - 1; j >= 0; j--) {
97532ed618SSoby Mathew 			if (temp_index[j] != nodes_idx[j]) {
98532ed618SSoby Mathew 				nodes_idx[j] = temp_index[j];
99532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[nodes_idx[j]].cpu_start_idx
100532ed618SSoby Mathew 					= cpu_idx;
101532ed618SSoby Mathew 			}
102532ed618SSoby Mathew 			psci_non_cpu_pd_nodes[nodes_idx[j]].ncpus++;
103532ed618SSoby Mathew 		}
104532ed618SSoby Mathew 	}
105532ed618SSoby Mathew }
106532ed618SSoby Mathew 
107532ed618SSoby Mathew /*******************************************************************************
108532ed618SSoby Mathew  * Core routine to populate the power domain tree. The tree descriptor passed by
109532ed618SSoby Mathew  * the platform is populated breadth-first and the first entry in the map
110532ed618SSoby Mathew  * informs the number of root power domains. The parent nodes of the root nodes
111532ed618SSoby Mathew  * will point to an invalid entry(-1).
112532ed618SSoby Mathew  ******************************************************************************/
113ab4df50cSPankaj Gupta static unsigned int __init populate_power_domain_tree(const unsigned char
114ab4df50cSPankaj Gupta 							*topology)
115532ed618SSoby Mathew {
1166b7b0f36SAntonio Nino Diaz 	unsigned int i, j = 0U, num_nodes_at_lvl = 1U, num_nodes_at_next_lvl;
1176b7b0f36SAntonio Nino Diaz 	unsigned int node_index = 0U, num_children;
118*5b33ad17SDeepika Bhavnani 	unsigned int parent_node_index = 0U;
1196b7b0f36SAntonio Nino Diaz 	int level = (int)PLAT_MAX_PWR_LVL;
120532ed618SSoby Mathew 
121532ed618SSoby Mathew 	/*
122532ed618SSoby Mathew 	 * For each level the inputs are:
123532ed618SSoby Mathew 	 * - number of nodes at this level in plat_array i.e. num_nodes_at_level
124532ed618SSoby Mathew 	 *   This is the sum of values of nodes at the parent level.
125532ed618SSoby Mathew 	 * - Index of first entry at this level in the plat_array i.e.
126532ed618SSoby Mathew 	 *   parent_node_index.
127532ed618SSoby Mathew 	 * - Index of first free entry in psci_non_cpu_pd_nodes[] or
128532ed618SSoby Mathew 	 *   psci_cpu_pd_nodes[] i.e. node_index depending upon the level.
129532ed618SSoby Mathew 	 */
1306b7b0f36SAntonio Nino Diaz 	while (level >= (int) PSCI_CPU_PWR_LVL) {
1316b7b0f36SAntonio Nino Diaz 		num_nodes_at_next_lvl = 0U;
132532ed618SSoby Mathew 		/*
133532ed618SSoby Mathew 		 * For each entry (parent node) at this level in the plat_array:
134532ed618SSoby Mathew 		 * - Find the number of children
135532ed618SSoby Mathew 		 * - Allocate a node in a power domain array for each child
136532ed618SSoby Mathew 		 * - Set the parent of the child to the parent_node_index - 1
137532ed618SSoby Mathew 		 * - Increment parent_node_index to point to the next parent
138532ed618SSoby Mathew 		 * - Accumulate the number of children at next level.
139532ed618SSoby Mathew 		 */
1406b7b0f36SAntonio Nino Diaz 		for (i = 0U; i < num_nodes_at_lvl; i++) {
141532ed618SSoby Mathew 			assert(parent_node_index <=
142532ed618SSoby Mathew 					PSCI_NUM_NON_CPU_PWR_DOMAINS);
143532ed618SSoby Mathew 			num_children = topology[parent_node_index];
144532ed618SSoby Mathew 
145532ed618SSoby Mathew 			for (j = node_index;
1466b7b0f36SAntonio Nino Diaz 				j < (node_index + num_children); j++)
1476b7b0f36SAntonio Nino Diaz 				psci_init_pwr_domain_node((unsigned char)j,
148*5b33ad17SDeepika Bhavnani 						  parent_node_index - 1U,
1496b7b0f36SAntonio Nino Diaz 						  (unsigned char)level);
150532ed618SSoby Mathew 
151532ed618SSoby Mathew 			node_index = j;
152532ed618SSoby Mathew 			num_nodes_at_next_lvl += num_children;
153532ed618SSoby Mathew 			parent_node_index++;
154532ed618SSoby Mathew 		}
155532ed618SSoby Mathew 
156532ed618SSoby Mathew 		num_nodes_at_lvl = num_nodes_at_next_lvl;
157532ed618SSoby Mathew 		level--;
158532ed618SSoby Mathew 
159532ed618SSoby Mathew 		/* Reset the index for the cpu power domain array */
1606b7b0f36SAntonio Nino Diaz 		if (level == (int) PSCI_CPU_PWR_LVL)
161532ed618SSoby Mathew 			node_index = 0;
162532ed618SSoby Mathew 	}
163532ed618SSoby Mathew 
164532ed618SSoby Mathew 	/* Validate the sanity of array exported by the platform */
165*5b33ad17SDeepika Bhavnani 	assert(j <= PLATFORM_CORE_COUNT);
166ab4df50cSPankaj Gupta 	return j;
167532ed618SSoby Mathew }
168532ed618SSoby Mathew 
169532ed618SSoby Mathew /*******************************************************************************
170cf0b1492SSoby Mathew  * This function does the architectural setup and takes the warm boot
171cf0b1492SSoby Mathew  * entry-point `mailbox_ep` as an argument. The function also initializes the
172cf0b1492SSoby Mathew  * power domain topology tree by querying the platform. The power domain nodes
173cf0b1492SSoby Mathew  * higher than the CPU are populated in the array psci_non_cpu_pd_nodes[] and
174cf0b1492SSoby Mathew  * the CPU power domains are populated in psci_cpu_pd_nodes[]. The platform
175cf0b1492SSoby Mathew  * exports its static topology map through the
176532ed618SSoby Mathew  * populate_power_domain_topology_tree() API. The algorithm populates the
177532ed618SSoby Mathew  * psci_non_cpu_pd_nodes and psci_cpu_pd_nodes iteratively by using this
178cf0b1492SSoby Mathew  * topology map.  On a platform that implements two clusters of 2 cpus each,
179cf0b1492SSoby Mathew  * and supporting 3 domain levels, the populated psci_non_cpu_pd_nodes would
180cf0b1492SSoby Mathew  * look like this:
181532ed618SSoby Mathew  *
182532ed618SSoby Mathew  * ---------------------------------------------------
183532ed618SSoby Mathew  * | system node | cluster 0 node  | cluster 1 node  |
184532ed618SSoby Mathew  * ---------------------------------------------------
185532ed618SSoby Mathew  *
186532ed618SSoby Mathew  * And populated psci_cpu_pd_nodes would look like this :
187532ed618SSoby Mathew  * <-    cpus cluster0   -><-   cpus cluster1   ->
188532ed618SSoby Mathew  * ------------------------------------------------
189532ed618SSoby Mathew  * |   CPU 0   |   CPU 1   |   CPU 2   |   CPU 3  |
190532ed618SSoby Mathew  * ------------------------------------------------
191532ed618SSoby Mathew  ******************************************************************************/
19287c85134SDaniel Boulby int __init psci_setup(const psci_lib_args_t *lib_args)
193532ed618SSoby Mathew {
194532ed618SSoby Mathew 	const unsigned char *topology_tree;
195532ed618SSoby Mathew 
196f426fc05SSoby Mathew 	assert(VERIFY_PSCI_LIB_ARGS_V1(lib_args));
197f426fc05SSoby Mathew 
198cf0b1492SSoby Mathew 	/* Do the Architectural initialization */
199cf0b1492SSoby Mathew 	psci_arch_setup();
200cf0b1492SSoby Mathew 
201532ed618SSoby Mathew 	/* Query the topology map from the platform */
202532ed618SSoby Mathew 	topology_tree = plat_get_power_domain_tree_desc();
203532ed618SSoby Mathew 
204532ed618SSoby Mathew 	/* Populate the power domain arrays using the platform topology map */
205ab4df50cSPankaj Gupta 	psci_plat_core_count = populate_power_domain_tree(topology_tree);
206532ed618SSoby Mathew 
207532ed618SSoby Mathew 	/* Update the CPU limits for each node in psci_non_cpu_pd_nodes */
208532ed618SSoby Mathew 	psci_update_pwrlvl_limits();
209532ed618SSoby Mathew 
210532ed618SSoby Mathew 	/* Populate the mpidr field of cpu node for this CPU */
211532ed618SSoby Mathew 	psci_cpu_pd_nodes[plat_my_core_pos()].mpidr =
212532ed618SSoby Mathew 		read_mpidr() & MPIDR_AFFINITY_MASK;
213532ed618SSoby Mathew 
214532ed618SSoby Mathew 	psci_init_req_local_pwr_states();
215532ed618SSoby Mathew 
216532ed618SSoby Mathew 	/*
217532ed618SSoby Mathew 	 * Set the requested and target state of this CPU and all the higher
218532ed618SSoby Mathew 	 * power domain levels for this CPU to run.
219532ed618SSoby Mathew 	 */
220532ed618SSoby Mathew 	psci_set_pwr_domains_to_run(PLAT_MAX_PWR_LVL);
221532ed618SSoby Mathew 
2226b7b0f36SAntonio Nino Diaz 	(void) plat_setup_psci_ops((uintptr_t)lib_args->mailbox_ep,
2236b7b0f36SAntonio Nino Diaz 				   &psci_plat_pm_ops);
2246b7b0f36SAntonio Nino Diaz 	assert(psci_plat_pm_ops != NULL);
225532ed618SSoby Mathew 
2267a3d4bdeSSoby Mathew 	/*
2277a3d4bdeSSoby Mathew 	 * Flush `psci_plat_pm_ops` as it will be accessed by secondary CPUs
228a10d3632SJeenu Viswambharan 	 * during warm boot, possibly before data cache is enabled.
2297a3d4bdeSSoby Mathew 	 */
230a10d3632SJeenu Viswambharan 	psci_flush_dcache_range((uintptr_t)&psci_plat_pm_ops,
2317a3d4bdeSSoby Mathew 					sizeof(psci_plat_pm_ops));
2327a3d4bdeSSoby Mathew 
233532ed618SSoby Mathew 	/* Initialize the psci capability */
234532ed618SSoby Mathew 	psci_caps = PSCI_GENERIC_CAP;
235532ed618SSoby Mathew 
2366b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->pwr_domain_off != NULL)
237532ed618SSoby Mathew 		psci_caps |=  define_psci_cap(PSCI_CPU_OFF);
2386b7b0f36SAntonio Nino Diaz 	if ((psci_plat_pm_ops->pwr_domain_on != NULL) &&
2396b7b0f36SAntonio Nino Diaz 	    (psci_plat_pm_ops->pwr_domain_on_finish != NULL))
240532ed618SSoby Mathew 		psci_caps |=  define_psci_cap(PSCI_CPU_ON_AARCH64);
2416b7b0f36SAntonio Nino Diaz 	if ((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
2426b7b0f36SAntonio Nino Diaz 	    (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL)) {
243532ed618SSoby Mathew 		psci_caps |=  define_psci_cap(PSCI_CPU_SUSPEND_AARCH64);
2446b7b0f36SAntonio Nino Diaz 		if (psci_plat_pm_ops->get_sys_suspend_power_state != NULL)
245532ed618SSoby Mathew 			psci_caps |=  define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64);
246532ed618SSoby Mathew 	}
2476b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->system_off != NULL)
248532ed618SSoby Mathew 		psci_caps |=  define_psci_cap(PSCI_SYSTEM_OFF);
2496b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->system_reset != NULL)
250532ed618SSoby Mathew 		psci_caps |=  define_psci_cap(PSCI_SYSTEM_RESET);
2516b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->get_node_hw_state != NULL)
25228d3d614SJeenu Viswambharan 		psci_caps |= define_psci_cap(PSCI_NODE_HW_STATE_AARCH64);
2536b7b0f36SAntonio Nino Diaz 	if ((psci_plat_pm_ops->read_mem_protect != NULL) &&
2546b7b0f36SAntonio Nino Diaz 			(psci_plat_pm_ops->write_mem_protect != NULL))
255d4c596beSRoberto Vargas 		psci_caps |= define_psci_cap(PSCI_MEM_PROTECT);
2566b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->mem_protect_chk != NULL)
257d4c596beSRoberto Vargas 		psci_caps |= define_psci_cap(PSCI_MEM_CHK_RANGE_AARCH64);
2586b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->system_reset2 != NULL)
25936a8f8fdSRoberto Vargas 		psci_caps |= define_psci_cap(PSCI_SYSTEM_RESET2_AARCH64);
260532ed618SSoby Mathew 
261532ed618SSoby Mathew #if ENABLE_PSCI_STAT
262532ed618SSoby Mathew 	psci_caps |=  define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64);
263532ed618SSoby Mathew 	psci_caps |=  define_psci_cap(PSCI_STAT_COUNT_AARCH64);
264532ed618SSoby Mathew #endif
265532ed618SSoby Mathew 
266532ed618SSoby Mathew 	return 0;
267532ed618SSoby Mathew }
268cf0b1492SSoby Mathew 
269cf0b1492SSoby Mathew /*******************************************************************************
270cf0b1492SSoby Mathew  * This duplicates what the primary cpu did after a cold boot in BL1. The same
271cf0b1492SSoby Mathew  * needs to be done when a cpu is hotplugged in. This function could also over-
272cf0b1492SSoby Mathew  * ride any EL3 setup done by BL1 as this code resides in rw memory.
273cf0b1492SSoby Mathew  ******************************************************************************/
274cf0b1492SSoby Mathew void psci_arch_setup(void)
275cf0b1492SSoby Mathew {
2766b7b0f36SAntonio Nino Diaz #if (ARM_ARCH_MAJOR > 7) || defined(ARMV7_SUPPORTS_GENERIC_TIMER)
277cf0b1492SSoby Mathew 	/* Program the counter frequency */
278cf0b1492SSoby Mathew 	write_cntfrq_el0(plat_get_syscnt_freq2());
27986e26835SEtienne Carriere #endif
280cf0b1492SSoby Mathew 
281cf0b1492SSoby Mathew 	/* Initialize the cpu_ops pointer. */
282cf0b1492SSoby Mathew 	init_cpu_ops();
28310bcd761SJeenu Viswambharan 
28410bcd761SJeenu Viswambharan 	/* Having initialized cpu_ops, we can now print errata status */
28510bcd761SJeenu Viswambharan 	print_errata_status();
286ed108b56SAlexei Fedorov 
287ed108b56SAlexei Fedorov #if ENABLE_PAUTH
288ed108b56SAlexei Fedorov 	/* Store APIAKey_EL1 key */
289ed108b56SAlexei Fedorov 	set_cpu_data(apiakey[0], read_apiakeylo_el1());
290ed108b56SAlexei Fedorov 	set_cpu_data(apiakey[1], read_apiakeyhi_el1());
291ed108b56SAlexei Fedorov #endif /* ENABLE_PAUTH */
292cf0b1492SSoby Mathew }
293727e5238SSoby Mathew 
294727e5238SSoby Mathew /******************************************************************************
295727e5238SSoby Mathew  * PSCI Library interface to initialize the cpu context for the next non
296727e5238SSoby Mathew  * secure image during cold boot. The relevant registers in the cpu context
297727e5238SSoby Mathew  * need to be retrieved and programmed on return from this interface.
298727e5238SSoby Mathew  *****************************************************************************/
299727e5238SSoby Mathew void psci_prepare_next_non_secure_ctx(entry_point_info_t *next_image_info)
300727e5238SSoby Mathew {
301727e5238SSoby Mathew 	assert(GET_SECURITY_STATE(next_image_info->h.attr) == NON_SECURE);
302727e5238SSoby Mathew 	cm_init_my_context(next_image_info);
303727e5238SSoby Mathew 	cm_prepare_el3_exit(NON_SECURE);
304727e5238SSoby Mathew }
305