1532ed618SSoby Mathew /* 204c1db1eSdp-arm * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 4532ed618SSoby Mathew * Redistribution and use in source and binary forms, with or without 5532ed618SSoby Mathew * modification, are permitted provided that the following conditions are met: 6532ed618SSoby Mathew * 7532ed618SSoby Mathew * Redistributions of source code must retain the above copyright notice, this 8532ed618SSoby Mathew * list of conditions and the following disclaimer. 9532ed618SSoby Mathew * 10532ed618SSoby Mathew * Redistributions in binary form must reproduce the above copyright notice, 11532ed618SSoby Mathew * this list of conditions and the following disclaimer in the documentation 12532ed618SSoby Mathew * and/or other materials provided with the distribution. 13532ed618SSoby Mathew * 14532ed618SSoby Mathew * Neither the name of ARM nor the names of its contributors may be used 15532ed618SSoby Mathew * to endorse or promote products derived from this software without specific 16532ed618SSoby Mathew * prior written permission. 17532ed618SSoby Mathew * 18532ed618SSoby Mathew * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19532ed618SSoby Mathew * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20532ed618SSoby Mathew * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21532ed618SSoby Mathew * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22532ed618SSoby Mathew * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23532ed618SSoby Mathew * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24532ed618SSoby Mathew * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25532ed618SSoby Mathew * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26532ed618SSoby Mathew * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27532ed618SSoby Mathew * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28532ed618SSoby Mathew * POSSIBILITY OF SUCH DAMAGE. 29532ed618SSoby Mathew */ 30532ed618SSoby Mathew 31532ed618SSoby Mathew #ifndef __PSCI_PRIVATE_H__ 32532ed618SSoby Mathew #define __PSCI_PRIVATE_H__ 33532ed618SSoby Mathew 34532ed618SSoby Mathew #include <arch.h> 35532ed618SSoby Mathew #include <bakery_lock.h> 36532ed618SSoby Mathew #include <bl_common.h> 37532ed618SSoby Mathew #include <cpu_data.h> 38532ed618SSoby Mathew #include <psci.h> 39532ed618SSoby Mathew #include <spinlock.h> 40532ed618SSoby Mathew 41a10d3632SJeenu Viswambharan #if HW_ASSISTED_COHERENCY 42*b0408e87SJeenu Viswambharan 43a10d3632SJeenu Viswambharan /* 44a10d3632SJeenu Viswambharan * On systems with hardware-assisted coherency, make PSCI cache operations NOP, 45a10d3632SJeenu Viswambharan * as PSCI participants are cache-coherent, and there's no need for explicit 46a10d3632SJeenu Viswambharan * cache maintenance operations or barriers to coordinate their state. 47a10d3632SJeenu Viswambharan */ 48a10d3632SJeenu Viswambharan #define psci_flush_dcache_range(addr, size) 49a10d3632SJeenu Viswambharan #define psci_flush_cpu_data(member) 50a10d3632SJeenu Viswambharan #define psci_inv_cpu_data(member) 51a10d3632SJeenu Viswambharan 52a10d3632SJeenu Viswambharan #define psci_dsbish() 53*b0408e87SJeenu Viswambharan 54*b0408e87SJeenu Viswambharan /* 55*b0408e87SJeenu Viswambharan * On systems where participant CPUs are cache-coherent, we can use spinlocks 56*b0408e87SJeenu Viswambharan * instead of bakery locks. 57*b0408e87SJeenu Viswambharan */ 58*b0408e87SJeenu Viswambharan #define DEFINE_PSCI_LOCK(_name) spinlock_t _name 59*b0408e87SJeenu Viswambharan #define DECLARE_PSCI_LOCK(_name) extern DEFINE_PSCI_LOCK(_name) 60*b0408e87SJeenu Viswambharan 61*b0408e87SJeenu Viswambharan #define psci_lock_get(non_cpu_pd_node) \ 62*b0408e87SJeenu Viswambharan spin_lock(&psci_locks[(non_cpu_pd_node)->lock_index]) 63*b0408e87SJeenu Viswambharan #define psci_lock_release(non_cpu_pd_node) \ 64*b0408e87SJeenu Viswambharan spin_unlock(&psci_locks[(non_cpu_pd_node)->lock_index]) 65*b0408e87SJeenu Viswambharan 66a10d3632SJeenu Viswambharan #else 67*b0408e87SJeenu Viswambharan 68a10d3632SJeenu Viswambharan /* 69a10d3632SJeenu Viswambharan * If not all PSCI participants are cache-coherent, perform cache maintenance 70a10d3632SJeenu Viswambharan * and issue barriers wherever required to coordinate state. 71a10d3632SJeenu Viswambharan */ 72a10d3632SJeenu Viswambharan #define psci_flush_dcache_range(addr, size) flush_dcache_range(addr, size) 73a10d3632SJeenu Viswambharan #define psci_flush_cpu_data(member) flush_cpu_data(member) 74a10d3632SJeenu Viswambharan #define psci_inv_cpu_data(member) inv_cpu_data(member) 75a10d3632SJeenu Viswambharan 76a10d3632SJeenu Viswambharan #define psci_dsbish() dsbish() 77a10d3632SJeenu Viswambharan 78532ed618SSoby Mathew /* 79*b0408e87SJeenu Viswambharan * Use bakery locks for state coordination as not all PSCI participants are 80*b0408e87SJeenu Viswambharan * cache coherent. 81532ed618SSoby Mathew */ 82*b0408e87SJeenu Viswambharan #define DEFINE_PSCI_LOCK(_name) DEFINE_BAKERY_LOCK(_name) 83*b0408e87SJeenu Viswambharan #define DECLARE_PSCI_LOCK(_name) DECLARE_BAKERY_LOCK(_name) 84*b0408e87SJeenu Viswambharan 85532ed618SSoby Mathew #define psci_lock_get(non_cpu_pd_node) \ 86532ed618SSoby Mathew bakery_lock_get(&psci_locks[(non_cpu_pd_node)->lock_index]) 87532ed618SSoby Mathew #define psci_lock_release(non_cpu_pd_node) \ 88532ed618SSoby Mathew bakery_lock_release(&psci_locks[(non_cpu_pd_node)->lock_index]) 89532ed618SSoby Mathew 90*b0408e87SJeenu Viswambharan #endif 91*b0408e87SJeenu Viswambharan 92*b0408e87SJeenu Viswambharan #define psci_lock_init(non_cpu_pd_node, idx) \ 93*b0408e87SJeenu Viswambharan ((non_cpu_pd_node)[(idx)].lock_index = (idx)) 94*b0408e87SJeenu Viswambharan 95532ed618SSoby Mathew /* 96532ed618SSoby Mathew * The PSCI capability which are provided by the generic code but does not 97532ed618SSoby Mathew * depend on the platform or spd capabilities. 98532ed618SSoby Mathew */ 99532ed618SSoby Mathew #define PSCI_GENERIC_CAP \ 100532ed618SSoby Mathew (define_psci_cap(PSCI_VERSION) | \ 101532ed618SSoby Mathew define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) | \ 102532ed618SSoby Mathew define_psci_cap(PSCI_FEATURES)) 103532ed618SSoby Mathew 104532ed618SSoby Mathew /* 105532ed618SSoby Mathew * The PSCI capabilities mask for 64 bit functions. 106532ed618SSoby Mathew */ 107532ed618SSoby Mathew #define PSCI_CAP_64BIT_MASK \ 108532ed618SSoby Mathew (define_psci_cap(PSCI_CPU_SUSPEND_AARCH64) | \ 109532ed618SSoby Mathew define_psci_cap(PSCI_CPU_ON_AARCH64) | \ 110532ed618SSoby Mathew define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) | \ 111532ed618SSoby Mathew define_psci_cap(PSCI_MIG_AARCH64) | \ 112532ed618SSoby Mathew define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) | \ 11328d3d614SJeenu Viswambharan define_psci_cap(PSCI_NODE_HW_STATE_AARCH64) | \ 114532ed618SSoby Mathew define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64) | \ 115532ed618SSoby Mathew define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64) | \ 116532ed618SSoby Mathew define_psci_cap(PSCI_STAT_COUNT_AARCH64)) 117532ed618SSoby Mathew 118532ed618SSoby Mathew /* 119532ed618SSoby Mathew * Helper macros to get/set the fields of PSCI per-cpu data. 120532ed618SSoby Mathew */ 121532ed618SSoby Mathew #define psci_set_aff_info_state(aff_state) \ 122532ed618SSoby Mathew set_cpu_data(psci_svc_cpu_data.aff_info_state, aff_state) 123532ed618SSoby Mathew #define psci_get_aff_info_state() \ 124532ed618SSoby Mathew get_cpu_data(psci_svc_cpu_data.aff_info_state) 125532ed618SSoby Mathew #define psci_get_aff_info_state_by_idx(idx) \ 126532ed618SSoby Mathew get_cpu_data_by_index(idx, psci_svc_cpu_data.aff_info_state) 127532ed618SSoby Mathew #define psci_set_aff_info_state_by_idx(idx, aff_state) \ 128532ed618SSoby Mathew set_cpu_data_by_index(idx, psci_svc_cpu_data.aff_info_state,\ 129532ed618SSoby Mathew aff_state) 130532ed618SSoby Mathew #define psci_get_suspend_pwrlvl() \ 131532ed618SSoby Mathew get_cpu_data(psci_svc_cpu_data.target_pwrlvl) 132532ed618SSoby Mathew #define psci_set_suspend_pwrlvl(target_lvl) \ 133532ed618SSoby Mathew set_cpu_data(psci_svc_cpu_data.target_pwrlvl, target_lvl) 134532ed618SSoby Mathew #define psci_set_cpu_local_state(state) \ 135532ed618SSoby Mathew set_cpu_data(psci_svc_cpu_data.local_state, state) 136532ed618SSoby Mathew #define psci_get_cpu_local_state() \ 137532ed618SSoby Mathew get_cpu_data(psci_svc_cpu_data.local_state) 138532ed618SSoby Mathew #define psci_get_cpu_local_state_by_idx(idx) \ 139532ed618SSoby Mathew get_cpu_data_by_index(idx, psci_svc_cpu_data.local_state) 140532ed618SSoby Mathew 141532ed618SSoby Mathew /* 142532ed618SSoby Mathew * Helper macros for the CPU level spinlocks 143532ed618SSoby Mathew */ 144532ed618SSoby Mathew #define psci_spin_lock_cpu(idx) spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock) 145532ed618SSoby Mathew #define psci_spin_unlock_cpu(idx) spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock) 146532ed618SSoby Mathew 147532ed618SSoby Mathew /* Helper macro to identify a CPU standby request in PSCI Suspend call */ 148532ed618SSoby Mathew #define is_cpu_standby_req(is_power_down_state, retn_lvl) \ 149532ed618SSoby Mathew (((!(is_power_down_state)) && ((retn_lvl) == 0)) ? 1 : 0) 150532ed618SSoby Mathew 151532ed618SSoby Mathew /******************************************************************************* 152532ed618SSoby Mathew * The following two data structures implement the power domain tree. The tree 153532ed618SSoby Mathew * is used to track the state of all the nodes i.e. power domain instances 154532ed618SSoby Mathew * described by the platform. The tree consists of nodes that describe CPU power 155532ed618SSoby Mathew * domains i.e. leaf nodes and all other power domains which are parents of a 156532ed618SSoby Mathew * CPU power domain i.e. non-leaf nodes. 157532ed618SSoby Mathew ******************************************************************************/ 158532ed618SSoby Mathew typedef struct non_cpu_pwr_domain_node { 159532ed618SSoby Mathew /* 160532ed618SSoby Mathew * Index of the first CPU power domain node level 0 which has this node 161532ed618SSoby Mathew * as its parent. 162532ed618SSoby Mathew */ 163532ed618SSoby Mathew unsigned int cpu_start_idx; 164532ed618SSoby Mathew 165532ed618SSoby Mathew /* 166532ed618SSoby Mathew * Number of CPU power domains which are siblings of the domain indexed 167532ed618SSoby Mathew * by 'cpu_start_idx' i.e. all the domains in the range 'cpu_start_idx 168532ed618SSoby Mathew * -> cpu_start_idx + ncpus' have this node as their parent. 169532ed618SSoby Mathew */ 170532ed618SSoby Mathew unsigned int ncpus; 171532ed618SSoby Mathew 172532ed618SSoby Mathew /* 173532ed618SSoby Mathew * Index of the parent power domain node. 174532ed618SSoby Mathew * TODO: Figure out whether to whether using pointer is more efficient. 175532ed618SSoby Mathew */ 176532ed618SSoby Mathew unsigned int parent_node; 177532ed618SSoby Mathew 178532ed618SSoby Mathew plat_local_state_t local_state; 179532ed618SSoby Mathew 180532ed618SSoby Mathew unsigned char level; 181532ed618SSoby Mathew 182532ed618SSoby Mathew /* For indexing the psci_lock array*/ 183532ed618SSoby Mathew unsigned char lock_index; 184532ed618SSoby Mathew } non_cpu_pd_node_t; 185532ed618SSoby Mathew 186532ed618SSoby Mathew typedef struct cpu_pwr_domain_node { 187532ed618SSoby Mathew u_register_t mpidr; 188532ed618SSoby Mathew 189532ed618SSoby Mathew /* 190532ed618SSoby Mathew * Index of the parent power domain node. 191532ed618SSoby Mathew * TODO: Figure out whether to whether using pointer is more efficient. 192532ed618SSoby Mathew */ 193532ed618SSoby Mathew unsigned int parent_node; 194532ed618SSoby Mathew 195532ed618SSoby Mathew /* 196532ed618SSoby Mathew * A CPU power domain does not require state coordination like its 197532ed618SSoby Mathew * parent power domains. Hence this node does not include a bakery 198532ed618SSoby Mathew * lock. A spinlock is required by the CPU_ON handler to prevent a race 199532ed618SSoby Mathew * when multiple CPUs try to turn ON the same target CPU. 200532ed618SSoby Mathew */ 201532ed618SSoby Mathew spinlock_t cpu_lock; 202532ed618SSoby Mathew } cpu_pd_node_t; 203532ed618SSoby Mathew 204532ed618SSoby Mathew /******************************************************************************* 205532ed618SSoby Mathew * Data prototypes 206532ed618SSoby Mathew ******************************************************************************/ 207532ed618SSoby Mathew extern const plat_psci_ops_t *psci_plat_pm_ops; 208532ed618SSoby Mathew extern non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS]; 209532ed618SSoby Mathew extern cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT]; 210532ed618SSoby Mathew extern unsigned int psci_caps; 211532ed618SSoby Mathew 212*b0408e87SJeenu Viswambharan /* One lock is required per non-CPU power domain node */ 213*b0408e87SJeenu Viswambharan DECLARE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]); 214532ed618SSoby Mathew 215532ed618SSoby Mathew /******************************************************************************* 216532ed618SSoby Mathew * SPD's power management hooks registered with PSCI 217532ed618SSoby Mathew ******************************************************************************/ 218532ed618SSoby Mathew extern const spd_pm_ops_t *psci_spd_pm; 219532ed618SSoby Mathew 220532ed618SSoby Mathew /******************************************************************************* 221532ed618SSoby Mathew * Function prototypes 222532ed618SSoby Mathew ******************************************************************************/ 223532ed618SSoby Mathew /* Private exported functions from psci_common.c */ 224532ed618SSoby Mathew int psci_validate_power_state(unsigned int power_state, 225532ed618SSoby Mathew psci_power_state_t *state_info); 226532ed618SSoby Mathew void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info); 227532ed618SSoby Mathew int psci_validate_mpidr(u_register_t mpidr); 228532ed618SSoby Mathew void psci_init_req_local_pwr_states(void); 22961eae524SAchin Gupta void psci_get_target_local_pwr_states(unsigned int end_pwrlvl, 23061eae524SAchin Gupta psci_power_state_t *target_state); 231532ed618SSoby Mathew int psci_validate_entry_point(entry_point_info_t *ep, 232532ed618SSoby Mathew uintptr_t entrypoint, u_register_t context_id); 233532ed618SSoby Mathew void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx, 234532ed618SSoby Mathew unsigned int end_lvl, 235532ed618SSoby Mathew unsigned int node_index[]); 236532ed618SSoby Mathew void psci_do_state_coordination(unsigned int end_pwrlvl, 237532ed618SSoby Mathew psci_power_state_t *state_info); 238532ed618SSoby Mathew void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl, 239532ed618SSoby Mathew unsigned int cpu_idx); 240532ed618SSoby Mathew void psci_release_pwr_domain_locks(unsigned int end_pwrlvl, 241532ed618SSoby Mathew unsigned int cpu_idx); 242532ed618SSoby Mathew int psci_validate_suspend_req(const psci_power_state_t *state_info, 243532ed618SSoby Mathew unsigned int is_power_down_state_req); 244532ed618SSoby Mathew unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info); 245532ed618SSoby Mathew unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info); 246532ed618SSoby Mathew void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl); 247532ed618SSoby Mathew void psci_print_power_domain_map(void); 248532ed618SSoby Mathew unsigned int psci_is_last_on_cpu(void); 249532ed618SSoby Mathew int psci_spd_migrate_info(u_register_t *mpidr); 250*b0408e87SJeenu Viswambharan void psci_do_pwrdown_sequence(unsigned int power_level); 251*b0408e87SJeenu Viswambharan 252*b0408e87SJeenu Viswambharan /* 253*b0408e87SJeenu Viswambharan * CPU power down is directly called only when HW_ASSISTED_COHERENCY is 254*b0408e87SJeenu Viswambharan * available. Otherwise, this needs post-call stack maintenance, which is 255*b0408e87SJeenu Viswambharan * handled in assembly. 256*b0408e87SJeenu Viswambharan */ 257*b0408e87SJeenu Viswambharan void prepare_cpu_pwr_dwn(unsigned int power_level); 258532ed618SSoby Mathew 259532ed618SSoby Mathew /* Private exported functions from psci_on.c */ 260532ed618SSoby Mathew int psci_cpu_on_start(u_register_t target_cpu, 261532ed618SSoby Mathew entry_point_info_t *ep); 262532ed618SSoby Mathew 263532ed618SSoby Mathew void psci_cpu_on_finish(unsigned int cpu_idx, 264532ed618SSoby Mathew psci_power_state_t *state_info); 265532ed618SSoby Mathew 266532ed618SSoby Mathew /* Private exported functions from psci_off.c */ 267532ed618SSoby Mathew int psci_do_cpu_off(unsigned int end_pwrlvl); 268532ed618SSoby Mathew 269532ed618SSoby Mathew /* Private exported functions from psci_suspend.c */ 270532ed618SSoby Mathew void psci_cpu_suspend_start(entry_point_info_t *ep, 271532ed618SSoby Mathew unsigned int end_pwrlvl, 272532ed618SSoby Mathew psci_power_state_t *state_info, 273532ed618SSoby Mathew unsigned int is_power_down_state_req); 274532ed618SSoby Mathew 275532ed618SSoby Mathew void psci_cpu_suspend_finish(unsigned int cpu_idx, 276532ed618SSoby Mathew psci_power_state_t *state_info); 277532ed618SSoby Mathew 278532ed618SSoby Mathew /* Private exported functions from psci_helpers.S */ 279532ed618SSoby Mathew void psci_do_pwrdown_cache_maintenance(unsigned int pwr_level); 280532ed618SSoby Mathew void psci_do_pwrup_cache_maintenance(void); 281532ed618SSoby Mathew 282532ed618SSoby Mathew /* Private exported functions from psci_system_off.c */ 283532ed618SSoby Mathew void __dead2 psci_system_off(void); 284532ed618SSoby Mathew void __dead2 psci_system_reset(void); 285532ed618SSoby Mathew 286532ed618SSoby Mathew /* Private exported functions from psci_stat.c */ 287532ed618SSoby Mathew void psci_stats_update_pwr_down(unsigned int end_pwrlvl, 288532ed618SSoby Mathew const psci_power_state_t *state_info); 289532ed618SSoby Mathew void psci_stats_update_pwr_up(unsigned int end_pwrlvl, 29004c1db1eSdp-arm const psci_power_state_t *state_info); 291532ed618SSoby Mathew u_register_t psci_stat_residency(u_register_t target_cpu, 292532ed618SSoby Mathew unsigned int power_state); 293532ed618SSoby Mathew u_register_t psci_stat_count(u_register_t target_cpu, 294532ed618SSoby Mathew unsigned int power_state); 295532ed618SSoby Mathew 296532ed618SSoby Mathew #endif /* __PSCI_PRIVATE_H__ */ 297