xref: /rk3399_ARM-atf/lib/psci/psci_private.h (revision 36a8f8fd471ae7c6dc8a810aaa8ff8734706234e)
1532ed618SSoby Mathew /*
204c1db1eSdp-arm  * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #ifndef __PSCI_PRIVATE_H__
8532ed618SSoby Mathew #define __PSCI_PRIVATE_H__
9532ed618SSoby Mathew 
10532ed618SSoby Mathew #include <arch.h>
11532ed618SSoby Mathew #include <bakery_lock.h>
12532ed618SSoby Mathew #include <bl_common.h>
13532ed618SSoby Mathew #include <cpu_data.h>
14532ed618SSoby Mathew #include <psci.h>
15532ed618SSoby Mathew #include <spinlock.h>
16532ed618SSoby Mathew 
17a10d3632SJeenu Viswambharan #if HW_ASSISTED_COHERENCY
18b0408e87SJeenu Viswambharan 
19a10d3632SJeenu Viswambharan /*
20a10d3632SJeenu Viswambharan  * On systems with hardware-assisted coherency, make PSCI cache operations NOP,
21a10d3632SJeenu Viswambharan  * as PSCI participants are cache-coherent, and there's no need for explicit
22a10d3632SJeenu Viswambharan  * cache maintenance operations or barriers to coordinate their state.
23a10d3632SJeenu Viswambharan  */
24a10d3632SJeenu Viswambharan #define psci_flush_dcache_range(addr, size)
25a10d3632SJeenu Viswambharan #define psci_flush_cpu_data(member)
26a10d3632SJeenu Viswambharan #define psci_inv_cpu_data(member)
27a10d3632SJeenu Viswambharan 
28a10d3632SJeenu Viswambharan #define psci_dsbish()
29b0408e87SJeenu Viswambharan 
30b0408e87SJeenu Viswambharan /*
31b0408e87SJeenu Viswambharan  * On systems where participant CPUs are cache-coherent, we can use spinlocks
32b0408e87SJeenu Viswambharan  * instead of bakery locks.
33b0408e87SJeenu Viswambharan  */
34b0408e87SJeenu Viswambharan #define DEFINE_PSCI_LOCK(_name)		spinlock_t _name
35b0408e87SJeenu Viswambharan #define DECLARE_PSCI_LOCK(_name)	extern DEFINE_PSCI_LOCK(_name)
36b0408e87SJeenu Viswambharan 
37b0408e87SJeenu Viswambharan #define psci_lock_get(non_cpu_pd_node)				\
38b0408e87SJeenu Viswambharan 	spin_lock(&psci_locks[(non_cpu_pd_node)->lock_index])
39b0408e87SJeenu Viswambharan #define psci_lock_release(non_cpu_pd_node)			\
40b0408e87SJeenu Viswambharan 	spin_unlock(&psci_locks[(non_cpu_pd_node)->lock_index])
41b0408e87SJeenu Viswambharan 
42a10d3632SJeenu Viswambharan #else
43b0408e87SJeenu Viswambharan 
44a10d3632SJeenu Viswambharan /*
45a10d3632SJeenu Viswambharan  * If not all PSCI participants are cache-coherent, perform cache maintenance
46a10d3632SJeenu Viswambharan  * and issue barriers wherever required to coordinate state.
47a10d3632SJeenu Viswambharan  */
48a10d3632SJeenu Viswambharan #define psci_flush_dcache_range(addr, size)	flush_dcache_range(addr, size)
49a10d3632SJeenu Viswambharan #define psci_flush_cpu_data(member)		flush_cpu_data(member)
50a10d3632SJeenu Viswambharan #define psci_inv_cpu_data(member)		inv_cpu_data(member)
51a10d3632SJeenu Viswambharan 
52a10d3632SJeenu Viswambharan #define psci_dsbish()				dsbish()
53a10d3632SJeenu Viswambharan 
54532ed618SSoby Mathew /*
55b0408e87SJeenu Viswambharan  * Use bakery locks for state coordination as not all PSCI participants are
56b0408e87SJeenu Viswambharan  * cache coherent.
57532ed618SSoby Mathew  */
58b0408e87SJeenu Viswambharan #define DEFINE_PSCI_LOCK(_name)		DEFINE_BAKERY_LOCK(_name)
59b0408e87SJeenu Viswambharan #define DECLARE_PSCI_LOCK(_name)	DECLARE_BAKERY_LOCK(_name)
60b0408e87SJeenu Viswambharan 
61532ed618SSoby Mathew #define psci_lock_get(non_cpu_pd_node)				\
62532ed618SSoby Mathew 	bakery_lock_get(&psci_locks[(non_cpu_pd_node)->lock_index])
63532ed618SSoby Mathew #define psci_lock_release(non_cpu_pd_node)			\
64532ed618SSoby Mathew 	bakery_lock_release(&psci_locks[(non_cpu_pd_node)->lock_index])
65532ed618SSoby Mathew 
66b0408e87SJeenu Viswambharan #endif
67b0408e87SJeenu Viswambharan 
68b0408e87SJeenu Viswambharan #define psci_lock_init(non_cpu_pd_node, idx)			\
69b0408e87SJeenu Viswambharan 	((non_cpu_pd_node)[(idx)].lock_index = (idx))
70b0408e87SJeenu Viswambharan 
71532ed618SSoby Mathew /*
72532ed618SSoby Mathew  * The PSCI capability which are provided by the generic code but does not
73532ed618SSoby Mathew  * depend on the platform or spd capabilities.
74532ed618SSoby Mathew  */
75532ed618SSoby Mathew #define PSCI_GENERIC_CAP	\
76532ed618SSoby Mathew 			(define_psci_cap(PSCI_VERSION) |		\
77532ed618SSoby Mathew 			define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) |	\
78532ed618SSoby Mathew 			define_psci_cap(PSCI_FEATURES))
79532ed618SSoby Mathew 
80532ed618SSoby Mathew /*
81532ed618SSoby Mathew  * The PSCI capabilities mask for 64 bit functions.
82532ed618SSoby Mathew  */
83532ed618SSoby Mathew #define PSCI_CAP_64BIT_MASK	\
84532ed618SSoby Mathew 			(define_psci_cap(PSCI_CPU_SUSPEND_AARCH64) |	\
85532ed618SSoby Mathew 			define_psci_cap(PSCI_CPU_ON_AARCH64) |		\
86532ed618SSoby Mathew 			define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) |	\
87532ed618SSoby Mathew 			define_psci_cap(PSCI_MIG_AARCH64) |		\
88532ed618SSoby Mathew 			define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) |	\
8928d3d614SJeenu Viswambharan 			define_psci_cap(PSCI_NODE_HW_STATE_AARCH64) |	\
90532ed618SSoby Mathew 			define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64) |	\
91532ed618SSoby Mathew 			define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64) |	\
92*36a8f8fdSRoberto Vargas 			define_psci_cap(PSCI_STAT_COUNT_AARCH64) |	\
93*36a8f8fdSRoberto Vargas 			define_psci_cap(PSCI_SYSTEM_RESET2_AARCH64))
94532ed618SSoby Mathew 
95532ed618SSoby Mathew /*
96532ed618SSoby Mathew  * Helper macros to get/set the fields of PSCI per-cpu data.
97532ed618SSoby Mathew  */
98532ed618SSoby Mathew #define psci_set_aff_info_state(aff_state) \
99532ed618SSoby Mathew 		set_cpu_data(psci_svc_cpu_data.aff_info_state, aff_state)
100532ed618SSoby Mathew #define psci_get_aff_info_state() \
101532ed618SSoby Mathew 		get_cpu_data(psci_svc_cpu_data.aff_info_state)
102532ed618SSoby Mathew #define psci_get_aff_info_state_by_idx(idx) \
103532ed618SSoby Mathew 		get_cpu_data_by_index(idx, psci_svc_cpu_data.aff_info_state)
104532ed618SSoby Mathew #define psci_set_aff_info_state_by_idx(idx, aff_state) \
105532ed618SSoby Mathew 		set_cpu_data_by_index(idx, psci_svc_cpu_data.aff_info_state,\
106532ed618SSoby Mathew 					aff_state)
107532ed618SSoby Mathew #define psci_get_suspend_pwrlvl() \
108532ed618SSoby Mathew 		get_cpu_data(psci_svc_cpu_data.target_pwrlvl)
109532ed618SSoby Mathew #define psci_set_suspend_pwrlvl(target_lvl) \
110532ed618SSoby Mathew 		set_cpu_data(psci_svc_cpu_data.target_pwrlvl, target_lvl)
111532ed618SSoby Mathew #define psci_set_cpu_local_state(state) \
112532ed618SSoby Mathew 		set_cpu_data(psci_svc_cpu_data.local_state, state)
113532ed618SSoby Mathew #define psci_get_cpu_local_state() \
114532ed618SSoby Mathew 		get_cpu_data(psci_svc_cpu_data.local_state)
115532ed618SSoby Mathew #define psci_get_cpu_local_state_by_idx(idx) \
116532ed618SSoby Mathew 		get_cpu_data_by_index(idx, psci_svc_cpu_data.local_state)
117532ed618SSoby Mathew 
118532ed618SSoby Mathew /*
119532ed618SSoby Mathew  * Helper macros for the CPU level spinlocks
120532ed618SSoby Mathew  */
121532ed618SSoby Mathew #define psci_spin_lock_cpu(idx)	spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock)
122532ed618SSoby Mathew #define psci_spin_unlock_cpu(idx) spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock)
123532ed618SSoby Mathew 
124532ed618SSoby Mathew /* Helper macro to identify a CPU standby request in PSCI Suspend call */
125532ed618SSoby Mathew #define is_cpu_standby_req(is_power_down_state, retn_lvl) \
126532ed618SSoby Mathew 		(((!(is_power_down_state)) && ((retn_lvl) == 0)) ? 1 : 0)
127532ed618SSoby Mathew 
128532ed618SSoby Mathew /*******************************************************************************
129532ed618SSoby Mathew  * The following two data structures implement the power domain tree. The tree
130532ed618SSoby Mathew  * is used to track the state of all the nodes i.e. power domain instances
131532ed618SSoby Mathew  * described by the platform. The tree consists of nodes that describe CPU power
132532ed618SSoby Mathew  * domains i.e. leaf nodes and all other power domains which are parents of a
133532ed618SSoby Mathew  * CPU power domain i.e. non-leaf nodes.
134532ed618SSoby Mathew  ******************************************************************************/
135532ed618SSoby Mathew typedef struct non_cpu_pwr_domain_node {
136532ed618SSoby Mathew 	/*
137532ed618SSoby Mathew 	 * Index of the first CPU power domain node level 0 which has this node
138532ed618SSoby Mathew 	 * as its parent.
139532ed618SSoby Mathew 	 */
140532ed618SSoby Mathew 	unsigned int cpu_start_idx;
141532ed618SSoby Mathew 
142532ed618SSoby Mathew 	/*
143532ed618SSoby Mathew 	 * Number of CPU power domains which are siblings of the domain indexed
144532ed618SSoby Mathew 	 * by 'cpu_start_idx' i.e. all the domains in the range 'cpu_start_idx
145532ed618SSoby Mathew 	 * -> cpu_start_idx + ncpus' have this node as their parent.
146532ed618SSoby Mathew 	 */
147532ed618SSoby Mathew 	unsigned int ncpus;
148532ed618SSoby Mathew 
149532ed618SSoby Mathew 	/*
150532ed618SSoby Mathew 	 * Index of the parent power domain node.
151532ed618SSoby Mathew 	 * TODO: Figure out whether to whether using pointer is more efficient.
152532ed618SSoby Mathew 	 */
153532ed618SSoby Mathew 	unsigned int parent_node;
154532ed618SSoby Mathew 
155532ed618SSoby Mathew 	plat_local_state_t local_state;
156532ed618SSoby Mathew 
157532ed618SSoby Mathew 	unsigned char level;
158532ed618SSoby Mathew 
159532ed618SSoby Mathew 	/* For indexing the psci_lock array*/
160532ed618SSoby Mathew 	unsigned char lock_index;
161532ed618SSoby Mathew } non_cpu_pd_node_t;
162532ed618SSoby Mathew 
163532ed618SSoby Mathew typedef struct cpu_pwr_domain_node {
164532ed618SSoby Mathew 	u_register_t mpidr;
165532ed618SSoby Mathew 
166532ed618SSoby Mathew 	/*
167532ed618SSoby Mathew 	 * Index of the parent power domain node.
168532ed618SSoby Mathew 	 * TODO: Figure out whether to whether using pointer is more efficient.
169532ed618SSoby Mathew 	 */
170532ed618SSoby Mathew 	unsigned int parent_node;
171532ed618SSoby Mathew 
172532ed618SSoby Mathew 	/*
173532ed618SSoby Mathew 	 * A CPU power domain does not require state coordination like its
174532ed618SSoby Mathew 	 * parent power domains. Hence this node does not include a bakery
175532ed618SSoby Mathew 	 * lock. A spinlock is required by the CPU_ON handler to prevent a race
176532ed618SSoby Mathew 	 * when multiple CPUs try to turn ON the same target CPU.
177532ed618SSoby Mathew 	 */
178532ed618SSoby Mathew 	spinlock_t cpu_lock;
179532ed618SSoby Mathew } cpu_pd_node_t;
180532ed618SSoby Mathew 
181532ed618SSoby Mathew /*******************************************************************************
182532ed618SSoby Mathew  * Data prototypes
183532ed618SSoby Mathew  ******************************************************************************/
184532ed618SSoby Mathew extern const plat_psci_ops_t *psci_plat_pm_ops;
185532ed618SSoby Mathew extern non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS];
186532ed618SSoby Mathew extern cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
187532ed618SSoby Mathew extern unsigned int psci_caps;
188532ed618SSoby Mathew 
189b0408e87SJeenu Viswambharan /* One lock is required per non-CPU power domain node */
190b0408e87SJeenu Viswambharan DECLARE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
191532ed618SSoby Mathew 
192532ed618SSoby Mathew /*******************************************************************************
193532ed618SSoby Mathew  * SPD's power management hooks registered with PSCI
194532ed618SSoby Mathew  ******************************************************************************/
195532ed618SSoby Mathew extern const spd_pm_ops_t *psci_spd_pm;
196532ed618SSoby Mathew 
197532ed618SSoby Mathew /*******************************************************************************
198532ed618SSoby Mathew  * Function prototypes
199532ed618SSoby Mathew  ******************************************************************************/
200532ed618SSoby Mathew /* Private exported functions from psci_common.c */
201532ed618SSoby Mathew int psci_validate_power_state(unsigned int power_state,
202532ed618SSoby Mathew 			      psci_power_state_t *state_info);
203532ed618SSoby Mathew void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info);
204532ed618SSoby Mathew int psci_validate_mpidr(u_register_t mpidr);
205532ed618SSoby Mathew void psci_init_req_local_pwr_states(void);
20661eae524SAchin Gupta void psci_get_target_local_pwr_states(unsigned int end_pwrlvl,
20761eae524SAchin Gupta 				      psci_power_state_t *target_state);
208532ed618SSoby Mathew int psci_validate_entry_point(entry_point_info_t *ep,
209532ed618SSoby Mathew 			uintptr_t entrypoint, u_register_t context_id);
210532ed618SSoby Mathew void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
211532ed618SSoby Mathew 				      unsigned int end_lvl,
212532ed618SSoby Mathew 				      unsigned int node_index[]);
213532ed618SSoby Mathew void psci_do_state_coordination(unsigned int end_pwrlvl,
214532ed618SSoby Mathew 				psci_power_state_t *state_info);
215532ed618SSoby Mathew void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
216532ed618SSoby Mathew 				   unsigned int cpu_idx);
217532ed618SSoby Mathew void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
218532ed618SSoby Mathew 				   unsigned int cpu_idx);
219532ed618SSoby Mathew int psci_validate_suspend_req(const psci_power_state_t *state_info,
220532ed618SSoby Mathew 			      unsigned int is_power_down_state_req);
221532ed618SSoby Mathew unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info);
222532ed618SSoby Mathew unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info);
223532ed618SSoby Mathew void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl);
224532ed618SSoby Mathew void psci_print_power_domain_map(void);
225532ed618SSoby Mathew unsigned int psci_is_last_on_cpu(void);
226532ed618SSoby Mathew int psci_spd_migrate_info(u_register_t *mpidr);
227b0408e87SJeenu Viswambharan void psci_do_pwrdown_sequence(unsigned int power_level);
228b0408e87SJeenu Viswambharan 
229b0408e87SJeenu Viswambharan /*
230b0408e87SJeenu Viswambharan  * CPU power down is directly called only when HW_ASSISTED_COHERENCY is
231b0408e87SJeenu Viswambharan  * available. Otherwise, this needs post-call stack maintenance, which is
232b0408e87SJeenu Viswambharan  * handled in assembly.
233b0408e87SJeenu Viswambharan  */
234b0408e87SJeenu Viswambharan void prepare_cpu_pwr_dwn(unsigned int power_level);
235532ed618SSoby Mathew 
236532ed618SSoby Mathew /* Private exported functions from psci_on.c */
237532ed618SSoby Mathew int psci_cpu_on_start(u_register_t target_cpu,
238532ed618SSoby Mathew 		      entry_point_info_t *ep);
239532ed618SSoby Mathew 
240532ed618SSoby Mathew void psci_cpu_on_finish(unsigned int cpu_idx,
241532ed618SSoby Mathew 			psci_power_state_t *state_info);
242532ed618SSoby Mathew 
243532ed618SSoby Mathew /* Private exported functions from psci_off.c */
244532ed618SSoby Mathew int psci_do_cpu_off(unsigned int end_pwrlvl);
245532ed618SSoby Mathew 
246532ed618SSoby Mathew /* Private exported functions from psci_suspend.c */
247532ed618SSoby Mathew void psci_cpu_suspend_start(entry_point_info_t *ep,
248532ed618SSoby Mathew 			unsigned int end_pwrlvl,
249532ed618SSoby Mathew 			psci_power_state_t *state_info,
250532ed618SSoby Mathew 			unsigned int is_power_down_state_req);
251532ed618SSoby Mathew 
252532ed618SSoby Mathew void psci_cpu_suspend_finish(unsigned int cpu_idx,
253532ed618SSoby Mathew 			psci_power_state_t *state_info);
254532ed618SSoby Mathew 
255532ed618SSoby Mathew /* Private exported functions from psci_helpers.S */
256532ed618SSoby Mathew void psci_do_pwrdown_cache_maintenance(unsigned int pwr_level);
257532ed618SSoby Mathew void psci_do_pwrup_cache_maintenance(void);
258532ed618SSoby Mathew 
259532ed618SSoby Mathew /* Private exported functions from psci_system_off.c */
260532ed618SSoby Mathew void __dead2 psci_system_off(void);
261532ed618SSoby Mathew void __dead2 psci_system_reset(void);
262*36a8f8fdSRoberto Vargas int psci_system_reset2(uint32_t reset_type, u_register_t cookie);
263532ed618SSoby Mathew 
264532ed618SSoby Mathew /* Private exported functions from psci_stat.c */
265532ed618SSoby Mathew void psci_stats_update_pwr_down(unsigned int end_pwrlvl,
266532ed618SSoby Mathew 			const psci_power_state_t *state_info);
267532ed618SSoby Mathew void psci_stats_update_pwr_up(unsigned int end_pwrlvl,
26804c1db1eSdp-arm 			const psci_power_state_t *state_info);
269532ed618SSoby Mathew u_register_t psci_stat_residency(u_register_t target_cpu,
270532ed618SSoby Mathew 			unsigned int power_state);
271532ed618SSoby Mathew u_register_t psci_stat_count(u_register_t target_cpu,
272532ed618SSoby Mathew 			unsigned int power_state);
273532ed618SSoby Mathew 
274d4c596beSRoberto Vargas /* Private exported functions from psci_mem_protect.c */
275d4c596beSRoberto Vargas int psci_mem_protect(unsigned int enable);
276d4c596beSRoberto Vargas int psci_mem_chk_range(uintptr_t base, u_register_t length);
277d4c596beSRoberto Vargas 
278532ed618SSoby Mathew #endif /* __PSCI_PRIVATE_H__ */
279