xref: /rk3399_ARM-atf/lib/psci/psci_on.c (revision bd0c34778174aa4239ff96b448d0b6e1deeec4e2)
1532ed618SSoby Mathew /*
2b0408e87SJeenu Viswambharan  * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #include <arch.h>
8532ed618SSoby Mathew #include <arch_helpers.h>
9532ed618SSoby Mathew #include <assert.h>
10532ed618SSoby Mathew #include <bl_common.h>
11532ed618SSoby Mathew #include <context_mgmt.h>
122a4b4b71SIsla Mitchell #include <debug.h>
13532ed618SSoby Mathew #include <platform.h>
14*bd0c3477SJeenu Viswambharan #include <pubsub_events.h>
15532ed618SSoby Mathew #include <stddef.h>
16532ed618SSoby Mathew #include "psci_private.h"
17532ed618SSoby Mathew 
18532ed618SSoby Mathew /*******************************************************************************
19532ed618SSoby Mathew  * This function checks whether a cpu which has been requested to be turned on
20532ed618SSoby Mathew  * is OFF to begin with.
21532ed618SSoby Mathew  ******************************************************************************/
22532ed618SSoby Mathew static int cpu_on_validate_state(aff_info_state_t aff_state)
23532ed618SSoby Mathew {
24532ed618SSoby Mathew 	if (aff_state == AFF_STATE_ON)
25532ed618SSoby Mathew 		return PSCI_E_ALREADY_ON;
26532ed618SSoby Mathew 
27532ed618SSoby Mathew 	if (aff_state == AFF_STATE_ON_PENDING)
28532ed618SSoby Mathew 		return PSCI_E_ON_PENDING;
29532ed618SSoby Mathew 
30532ed618SSoby Mathew 	assert(aff_state == AFF_STATE_OFF);
31532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
32532ed618SSoby Mathew }
33532ed618SSoby Mathew 
34532ed618SSoby Mathew /*******************************************************************************
35532ed618SSoby Mathew  * Generic handler which is called to physically power on a cpu identified by
36532ed618SSoby Mathew  * its mpidr. It performs the generic, architectural, platform setup and state
37532ed618SSoby Mathew  * management to power on the target cpu e.g. it will ensure that
38532ed618SSoby Mathew  * enough information is stashed for it to resume execution in the non-secure
39532ed618SSoby Mathew  * security state.
40532ed618SSoby Mathew  *
41532ed618SSoby Mathew  * The state of all the relevant power domains are changed after calling the
42532ed618SSoby Mathew  * platform handler as it can return error.
43532ed618SSoby Mathew  ******************************************************************************/
44532ed618SSoby Mathew int psci_cpu_on_start(u_register_t target_cpu,
45532ed618SSoby Mathew 		      entry_point_info_t *ep)
46532ed618SSoby Mathew {
47532ed618SSoby Mathew 	int rc;
48532ed618SSoby Mathew 	unsigned int target_idx = plat_core_pos_by_mpidr(target_cpu);
49532ed618SSoby Mathew 	aff_info_state_t target_aff_state;
50532ed618SSoby Mathew 
51532ed618SSoby Mathew 	/* Calling function must supply valid input arguments */
52532ed618SSoby Mathew 	assert((int) target_idx >= 0);
53532ed618SSoby Mathew 	assert(ep != NULL);
54532ed618SSoby Mathew 
55532ed618SSoby Mathew 	/*
56532ed618SSoby Mathew 	 * This function must only be called on platforms where the
57532ed618SSoby Mathew 	 * CPU_ON platform hooks have been implemented.
58532ed618SSoby Mathew 	 */
59532ed618SSoby Mathew 	assert(psci_plat_pm_ops->pwr_domain_on &&
60532ed618SSoby Mathew 			psci_plat_pm_ops->pwr_domain_on_finish);
61532ed618SSoby Mathew 
62532ed618SSoby Mathew 	/* Protect against multiple CPUs trying to turn ON the same target CPU */
63532ed618SSoby Mathew 	psci_spin_lock_cpu(target_idx);
64532ed618SSoby Mathew 
65532ed618SSoby Mathew 	/*
66532ed618SSoby Mathew 	 * Generic management: Ensure that the cpu is off to be
67532ed618SSoby Mathew 	 * turned on.
6871341d23SDavid Cunado 	 * Perform cache maintanence ahead of reading the target CPU state to
6971341d23SDavid Cunado 	 * ensure that the data is not stale.
7071341d23SDavid Cunado 	 * There is a theoretical edge case where the cache may contain stale
7171341d23SDavid Cunado 	 * data for the target CPU data - this can occur under the following
7271341d23SDavid Cunado 	 * conditions:
7371341d23SDavid Cunado 	 * - the target CPU is in another cluster from the current
7471341d23SDavid Cunado 	 * - the target CPU was the last CPU to shutdown on its cluster
7571341d23SDavid Cunado 	 * - the cluster was removed from coherency as part of the CPU shutdown
7671341d23SDavid Cunado 	 *
7771341d23SDavid Cunado 	 * In this case the cache maintenace that was performed as part of the
7871341d23SDavid Cunado 	 * target CPUs shutdown was not seen by the current CPU's cluster. And
7971341d23SDavid Cunado 	 * so the cache may contain stale data for the target CPU.
80532ed618SSoby Mathew 	 */
8171341d23SDavid Cunado 	flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
82532ed618SSoby Mathew 	rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx));
83532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS)
84532ed618SSoby Mathew 		goto exit;
85532ed618SSoby Mathew 
86532ed618SSoby Mathew 	/*
87532ed618SSoby Mathew 	 * Call the cpu on handler registered by the Secure Payload Dispatcher
88532ed618SSoby Mathew 	 * to let it do any bookeeping. If the handler encounters an error, it's
89532ed618SSoby Mathew 	 * expected to assert within
90532ed618SSoby Mathew 	 */
91532ed618SSoby Mathew 	if (psci_spd_pm && psci_spd_pm->svc_on)
92532ed618SSoby Mathew 		psci_spd_pm->svc_on(target_cpu);
93532ed618SSoby Mathew 
94532ed618SSoby Mathew 	/*
95532ed618SSoby Mathew 	 * Set the Affinity info state of the target cpu to ON_PENDING.
96532ed618SSoby Mathew 	 * Flush aff_info_state as it will be accessed with caches
97532ed618SSoby Mathew 	 * turned OFF.
98532ed618SSoby Mathew 	 */
99532ed618SSoby Mathew 	psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
100532ed618SSoby Mathew 	flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
101532ed618SSoby Mathew 
102532ed618SSoby Mathew 	/*
103532ed618SSoby Mathew 	 * The cache line invalidation by the target CPU after setting the
104532ed618SSoby Mathew 	 * state to OFF (see psci_do_cpu_off()), could cause the update to
105532ed618SSoby Mathew 	 * aff_info_state to be invalidated. Retry the update if the target
106532ed618SSoby Mathew 	 * CPU aff_info_state is not ON_PENDING.
107532ed618SSoby Mathew 	 */
108532ed618SSoby Mathew 	target_aff_state = psci_get_aff_info_state_by_idx(target_idx);
109532ed618SSoby Mathew 	if (target_aff_state != AFF_STATE_ON_PENDING) {
110532ed618SSoby Mathew 		assert(target_aff_state == AFF_STATE_OFF);
111532ed618SSoby Mathew 		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
112532ed618SSoby Mathew 		flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
113532ed618SSoby Mathew 
114532ed618SSoby Mathew 		assert(psci_get_aff_info_state_by_idx(target_idx) == AFF_STATE_ON_PENDING);
115532ed618SSoby Mathew 	}
116532ed618SSoby Mathew 
117532ed618SSoby Mathew 	/*
118532ed618SSoby Mathew 	 * Perform generic, architecture and platform specific handling.
119532ed618SSoby Mathew 	 */
120532ed618SSoby Mathew 	/*
121532ed618SSoby Mathew 	 * Plat. management: Give the platform the current state
122532ed618SSoby Mathew 	 * of the target cpu to allow it to perform the necessary
123532ed618SSoby Mathew 	 * steps to power on.
124532ed618SSoby Mathew 	 */
125532ed618SSoby Mathew 	rc = psci_plat_pm_ops->pwr_domain_on(target_cpu);
126532ed618SSoby Mathew 	assert(rc == PSCI_E_SUCCESS || rc == PSCI_E_INTERN_FAIL);
127532ed618SSoby Mathew 
128532ed618SSoby Mathew 	if (rc == PSCI_E_SUCCESS)
129532ed618SSoby Mathew 		/* Store the re-entry information for the non-secure world. */
130532ed618SSoby Mathew 		cm_init_context_by_index(target_idx, ep);
131532ed618SSoby Mathew 	else {
132532ed618SSoby Mathew 		/* Restore the state on error. */
133532ed618SSoby Mathew 		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF);
134532ed618SSoby Mathew 		flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
135532ed618SSoby Mathew 	}
136532ed618SSoby Mathew 
137532ed618SSoby Mathew exit:
138532ed618SSoby Mathew 	psci_spin_unlock_cpu(target_idx);
139532ed618SSoby Mathew 	return rc;
140532ed618SSoby Mathew }
141532ed618SSoby Mathew 
142532ed618SSoby Mathew /*******************************************************************************
143532ed618SSoby Mathew  * The following function finish an earlier power on request. They
144532ed618SSoby Mathew  * are called by the common finisher routine in psci_common.c. The `state_info`
145532ed618SSoby Mathew  * is the psci_power_state from which this CPU has woken up from.
146532ed618SSoby Mathew  ******************************************************************************/
147532ed618SSoby Mathew void psci_cpu_on_finish(unsigned int cpu_idx,
148532ed618SSoby Mathew 			psci_power_state_t *state_info)
149532ed618SSoby Mathew {
150532ed618SSoby Mathew 	/*
151532ed618SSoby Mathew 	 * Plat. management: Perform the platform specific actions
152532ed618SSoby Mathew 	 * for this cpu e.g. enabling the gic or zeroing the mailbox
153532ed618SSoby Mathew 	 * register. The actual state of this cpu has already been
154532ed618SSoby Mathew 	 * changed.
155532ed618SSoby Mathew 	 */
156532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_on_finish(state_info);
157532ed618SSoby Mathew 
158bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
159532ed618SSoby Mathew 	/*
160532ed618SSoby Mathew 	 * Arch. management: Enable data cache and manage stack memory
161532ed618SSoby Mathew 	 */
162532ed618SSoby Mathew 	psci_do_pwrup_cache_maintenance();
163b0408e87SJeenu Viswambharan #endif
164532ed618SSoby Mathew 
165532ed618SSoby Mathew 	/*
166532ed618SSoby Mathew 	 * All the platform specific actions for turning this cpu
167532ed618SSoby Mathew 	 * on have completed. Perform enough arch.initialization
168532ed618SSoby Mathew 	 * to run in the non-secure address space.
169532ed618SSoby Mathew 	 */
170cf0b1492SSoby Mathew 	psci_arch_setup();
171532ed618SSoby Mathew 
172532ed618SSoby Mathew 	/*
173532ed618SSoby Mathew 	 * Lock the CPU spin lock to make sure that the context initialization
174532ed618SSoby Mathew 	 * is done. Since the lock is only used in this function to create
175532ed618SSoby Mathew 	 * a synchronization point with cpu_on_start(), it can be released
176532ed618SSoby Mathew 	 * immediately.
177532ed618SSoby Mathew 	 */
178532ed618SSoby Mathew 	psci_spin_lock_cpu(cpu_idx);
179532ed618SSoby Mathew 	psci_spin_unlock_cpu(cpu_idx);
180532ed618SSoby Mathew 
181532ed618SSoby Mathew 	/* Ensure we have been explicitly woken up by another cpu */
182532ed618SSoby Mathew 	assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING);
183532ed618SSoby Mathew 
184532ed618SSoby Mathew 	/*
185532ed618SSoby Mathew 	 * Call the cpu on finish handler registered by the Secure Payload
186532ed618SSoby Mathew 	 * Dispatcher to let it do any bookeeping. If the handler encounters an
187532ed618SSoby Mathew 	 * error, it's expected to assert within
188532ed618SSoby Mathew 	 */
189532ed618SSoby Mathew 	if (psci_spd_pm && psci_spd_pm->svc_on_finish)
190532ed618SSoby Mathew 		psci_spd_pm->svc_on_finish(0);
191532ed618SSoby Mathew 
192*bd0c3477SJeenu Viswambharan 	PUBLISH_EVENT(psci_cpu_on_finish);
193*bd0c3477SJeenu Viswambharan 
194532ed618SSoby Mathew 	/* Populate the mpidr field within the cpu node array */
195532ed618SSoby Mathew 	/* This needs to be done only once */
196532ed618SSoby Mathew 	psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK;
197532ed618SSoby Mathew 
198532ed618SSoby Mathew 	/*
199532ed618SSoby Mathew 	 * Generic management: Now we just need to retrieve the
200532ed618SSoby Mathew 	 * information that we had stashed away during the cpu_on
201532ed618SSoby Mathew 	 * call to set this cpu on its way.
202532ed618SSoby Mathew 	 */
203532ed618SSoby Mathew 	cm_prepare_el3_exit(NON_SECURE);
204532ed618SSoby Mathew }
205