xref: /rk3399_ARM-atf/lib/psci/psci_on.c (revision 97373c33b70725daf58e4491831537392c0d5239)
1532ed618SSoby Mathew /*
2*97373c33SAntonio Nino Diaz  * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #include <arch.h>
8532ed618SSoby Mathew #include <arch_helpers.h>
9532ed618SSoby Mathew #include <assert.h>
10532ed618SSoby Mathew #include <bl_common.h>
11532ed618SSoby Mathew #include <context_mgmt.h>
122a4b4b71SIsla Mitchell #include <debug.h>
13532ed618SSoby Mathew #include <platform.h>
14bd0c3477SJeenu Viswambharan #include <pubsub_events.h>
15532ed618SSoby Mathew #include <stddef.h>
16532ed618SSoby Mathew #include "psci_private.h"
17532ed618SSoby Mathew 
18*97373c33SAntonio Nino Diaz /*
19*97373c33SAntonio Nino Diaz  * Helper functions for the CPU level spinlocks
20*97373c33SAntonio Nino Diaz  */
21*97373c33SAntonio Nino Diaz static inline void psci_spin_lock_cpu(int idx)
22*97373c33SAntonio Nino Diaz {
23*97373c33SAntonio Nino Diaz 	spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock);
24*97373c33SAntonio Nino Diaz }
25*97373c33SAntonio Nino Diaz 
26*97373c33SAntonio Nino Diaz static inline void psci_spin_unlock_cpu(int idx)
27*97373c33SAntonio Nino Diaz {
28*97373c33SAntonio Nino Diaz 	spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock);
29*97373c33SAntonio Nino Diaz }
30*97373c33SAntonio Nino Diaz 
31532ed618SSoby Mathew /*******************************************************************************
32532ed618SSoby Mathew  * This function checks whether a cpu which has been requested to be turned on
33532ed618SSoby Mathew  * is OFF to begin with.
34532ed618SSoby Mathew  ******************************************************************************/
35532ed618SSoby Mathew static int cpu_on_validate_state(aff_info_state_t aff_state)
36532ed618SSoby Mathew {
37532ed618SSoby Mathew 	if (aff_state == AFF_STATE_ON)
38532ed618SSoby Mathew 		return PSCI_E_ALREADY_ON;
39532ed618SSoby Mathew 
40532ed618SSoby Mathew 	if (aff_state == AFF_STATE_ON_PENDING)
41532ed618SSoby Mathew 		return PSCI_E_ON_PENDING;
42532ed618SSoby Mathew 
43532ed618SSoby Mathew 	assert(aff_state == AFF_STATE_OFF);
44532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
45532ed618SSoby Mathew }
46532ed618SSoby Mathew 
47532ed618SSoby Mathew /*******************************************************************************
48532ed618SSoby Mathew  * Generic handler which is called to physically power on a cpu identified by
49532ed618SSoby Mathew  * its mpidr. It performs the generic, architectural, platform setup and state
50532ed618SSoby Mathew  * management to power on the target cpu e.g. it will ensure that
51532ed618SSoby Mathew  * enough information is stashed for it to resume execution in the non-secure
52532ed618SSoby Mathew  * security state.
53532ed618SSoby Mathew  *
54532ed618SSoby Mathew  * The state of all the relevant power domains are changed after calling the
55532ed618SSoby Mathew  * platform handler as it can return error.
56532ed618SSoby Mathew  ******************************************************************************/
57532ed618SSoby Mathew int psci_cpu_on_start(u_register_t target_cpu,
58532ed618SSoby Mathew 		      entry_point_info_t *ep)
59532ed618SSoby Mathew {
60532ed618SSoby Mathew 	int rc;
61532ed618SSoby Mathew 	unsigned int target_idx = plat_core_pos_by_mpidr(target_cpu);
62532ed618SSoby Mathew 	aff_info_state_t target_aff_state;
63532ed618SSoby Mathew 
64532ed618SSoby Mathew 	/* Calling function must supply valid input arguments */
65532ed618SSoby Mathew 	assert((int) target_idx >= 0);
66532ed618SSoby Mathew 	assert(ep != NULL);
67532ed618SSoby Mathew 
68532ed618SSoby Mathew 	/*
69532ed618SSoby Mathew 	 * This function must only be called on platforms where the
70532ed618SSoby Mathew 	 * CPU_ON platform hooks have been implemented.
71532ed618SSoby Mathew 	 */
72532ed618SSoby Mathew 	assert(psci_plat_pm_ops->pwr_domain_on &&
73532ed618SSoby Mathew 			psci_plat_pm_ops->pwr_domain_on_finish);
74532ed618SSoby Mathew 
75532ed618SSoby Mathew 	/* Protect against multiple CPUs trying to turn ON the same target CPU */
76532ed618SSoby Mathew 	psci_spin_lock_cpu(target_idx);
77532ed618SSoby Mathew 
78532ed618SSoby Mathew 	/*
79532ed618SSoby Mathew 	 * Generic management: Ensure that the cpu is off to be
80532ed618SSoby Mathew 	 * turned on.
8171341d23SDavid Cunado 	 * Perform cache maintanence ahead of reading the target CPU state to
8271341d23SDavid Cunado 	 * ensure that the data is not stale.
8371341d23SDavid Cunado 	 * There is a theoretical edge case where the cache may contain stale
8471341d23SDavid Cunado 	 * data for the target CPU data - this can occur under the following
8571341d23SDavid Cunado 	 * conditions:
8671341d23SDavid Cunado 	 * - the target CPU is in another cluster from the current
8771341d23SDavid Cunado 	 * - the target CPU was the last CPU to shutdown on its cluster
8871341d23SDavid Cunado 	 * - the cluster was removed from coherency as part of the CPU shutdown
8971341d23SDavid Cunado 	 *
9071341d23SDavid Cunado 	 * In this case the cache maintenace that was performed as part of the
9171341d23SDavid Cunado 	 * target CPUs shutdown was not seen by the current CPU's cluster. And
9271341d23SDavid Cunado 	 * so the cache may contain stale data for the target CPU.
93532ed618SSoby Mathew 	 */
9471341d23SDavid Cunado 	flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
95532ed618SSoby Mathew 	rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx));
96532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS)
97532ed618SSoby Mathew 		goto exit;
98532ed618SSoby Mathew 
99532ed618SSoby Mathew 	/*
100532ed618SSoby Mathew 	 * Call the cpu on handler registered by the Secure Payload Dispatcher
101532ed618SSoby Mathew 	 * to let it do any bookeeping. If the handler encounters an error, it's
102532ed618SSoby Mathew 	 * expected to assert within
103532ed618SSoby Mathew 	 */
104532ed618SSoby Mathew 	if (psci_spd_pm && psci_spd_pm->svc_on)
105532ed618SSoby Mathew 		psci_spd_pm->svc_on(target_cpu);
106532ed618SSoby Mathew 
107532ed618SSoby Mathew 	/*
108532ed618SSoby Mathew 	 * Set the Affinity info state of the target cpu to ON_PENDING.
109532ed618SSoby Mathew 	 * Flush aff_info_state as it will be accessed with caches
110532ed618SSoby Mathew 	 * turned OFF.
111532ed618SSoby Mathew 	 */
112532ed618SSoby Mathew 	psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
113532ed618SSoby Mathew 	flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
114532ed618SSoby Mathew 
115532ed618SSoby Mathew 	/*
116532ed618SSoby Mathew 	 * The cache line invalidation by the target CPU after setting the
117532ed618SSoby Mathew 	 * state to OFF (see psci_do_cpu_off()), could cause the update to
118532ed618SSoby Mathew 	 * aff_info_state to be invalidated. Retry the update if the target
119532ed618SSoby Mathew 	 * CPU aff_info_state is not ON_PENDING.
120532ed618SSoby Mathew 	 */
121532ed618SSoby Mathew 	target_aff_state = psci_get_aff_info_state_by_idx(target_idx);
122532ed618SSoby Mathew 	if (target_aff_state != AFF_STATE_ON_PENDING) {
123532ed618SSoby Mathew 		assert(target_aff_state == AFF_STATE_OFF);
124532ed618SSoby Mathew 		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
125532ed618SSoby Mathew 		flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
126532ed618SSoby Mathew 
127532ed618SSoby Mathew 		assert(psci_get_aff_info_state_by_idx(target_idx) == AFF_STATE_ON_PENDING);
128532ed618SSoby Mathew 	}
129532ed618SSoby Mathew 
130532ed618SSoby Mathew 	/*
131532ed618SSoby Mathew 	 * Perform generic, architecture and platform specific handling.
132532ed618SSoby Mathew 	 */
133532ed618SSoby Mathew 	/*
134532ed618SSoby Mathew 	 * Plat. management: Give the platform the current state
135532ed618SSoby Mathew 	 * of the target cpu to allow it to perform the necessary
136532ed618SSoby Mathew 	 * steps to power on.
137532ed618SSoby Mathew 	 */
138532ed618SSoby Mathew 	rc = psci_plat_pm_ops->pwr_domain_on(target_cpu);
139532ed618SSoby Mathew 	assert(rc == PSCI_E_SUCCESS || rc == PSCI_E_INTERN_FAIL);
140532ed618SSoby Mathew 
141532ed618SSoby Mathew 	if (rc == PSCI_E_SUCCESS)
142532ed618SSoby Mathew 		/* Store the re-entry information for the non-secure world. */
143532ed618SSoby Mathew 		cm_init_context_by_index(target_idx, ep);
144532ed618SSoby Mathew 	else {
145532ed618SSoby Mathew 		/* Restore the state on error. */
146532ed618SSoby Mathew 		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF);
147532ed618SSoby Mathew 		flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
148532ed618SSoby Mathew 	}
149532ed618SSoby Mathew 
150532ed618SSoby Mathew exit:
151532ed618SSoby Mathew 	psci_spin_unlock_cpu(target_idx);
152532ed618SSoby Mathew 	return rc;
153532ed618SSoby Mathew }
154532ed618SSoby Mathew 
155532ed618SSoby Mathew /*******************************************************************************
156532ed618SSoby Mathew  * The following function finish an earlier power on request. They
157532ed618SSoby Mathew  * are called by the common finisher routine in psci_common.c. The `state_info`
158532ed618SSoby Mathew  * is the psci_power_state from which this CPU has woken up from.
159532ed618SSoby Mathew  ******************************************************************************/
160532ed618SSoby Mathew void psci_cpu_on_finish(unsigned int cpu_idx,
161532ed618SSoby Mathew 			psci_power_state_t *state_info)
162532ed618SSoby Mathew {
163532ed618SSoby Mathew 	/*
164532ed618SSoby Mathew 	 * Plat. management: Perform the platform specific actions
165532ed618SSoby Mathew 	 * for this cpu e.g. enabling the gic or zeroing the mailbox
166532ed618SSoby Mathew 	 * register. The actual state of this cpu has already been
167532ed618SSoby Mathew 	 * changed.
168532ed618SSoby Mathew 	 */
169532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_on_finish(state_info);
170532ed618SSoby Mathew 
171bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
172532ed618SSoby Mathew 	/*
173532ed618SSoby Mathew 	 * Arch. management: Enable data cache and manage stack memory
174532ed618SSoby Mathew 	 */
175532ed618SSoby Mathew 	psci_do_pwrup_cache_maintenance();
176b0408e87SJeenu Viswambharan #endif
177532ed618SSoby Mathew 
178532ed618SSoby Mathew 	/*
179532ed618SSoby Mathew 	 * All the platform specific actions for turning this cpu
180532ed618SSoby Mathew 	 * on have completed. Perform enough arch.initialization
181532ed618SSoby Mathew 	 * to run in the non-secure address space.
182532ed618SSoby Mathew 	 */
183cf0b1492SSoby Mathew 	psci_arch_setup();
184532ed618SSoby Mathew 
185532ed618SSoby Mathew 	/*
186532ed618SSoby Mathew 	 * Lock the CPU spin lock to make sure that the context initialization
187532ed618SSoby Mathew 	 * is done. Since the lock is only used in this function to create
188532ed618SSoby Mathew 	 * a synchronization point with cpu_on_start(), it can be released
189532ed618SSoby Mathew 	 * immediately.
190532ed618SSoby Mathew 	 */
191532ed618SSoby Mathew 	psci_spin_lock_cpu(cpu_idx);
192532ed618SSoby Mathew 	psci_spin_unlock_cpu(cpu_idx);
193532ed618SSoby Mathew 
194532ed618SSoby Mathew 	/* Ensure we have been explicitly woken up by another cpu */
195532ed618SSoby Mathew 	assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING);
196532ed618SSoby Mathew 
197532ed618SSoby Mathew 	/*
198532ed618SSoby Mathew 	 * Call the cpu on finish handler registered by the Secure Payload
199532ed618SSoby Mathew 	 * Dispatcher to let it do any bookeeping. If the handler encounters an
200532ed618SSoby Mathew 	 * error, it's expected to assert within
201532ed618SSoby Mathew 	 */
202532ed618SSoby Mathew 	if (psci_spd_pm && psci_spd_pm->svc_on_finish)
203532ed618SSoby Mathew 		psci_spd_pm->svc_on_finish(0);
204532ed618SSoby Mathew 
205bd0c3477SJeenu Viswambharan 	PUBLISH_EVENT(psci_cpu_on_finish);
206bd0c3477SJeenu Viswambharan 
207532ed618SSoby Mathew 	/* Populate the mpidr field within the cpu node array */
208532ed618SSoby Mathew 	/* This needs to be done only once */
209532ed618SSoby Mathew 	psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK;
210532ed618SSoby Mathew 
211532ed618SSoby Mathew 	/*
212532ed618SSoby Mathew 	 * Generic management: Now we just need to retrieve the
213532ed618SSoby Mathew 	 * information that we had stashed away during the cpu_on
214532ed618SSoby Mathew 	 * call to set this cpu on its way.
215532ed618SSoby Mathew 	 */
216532ed618SSoby Mathew 	cm_prepare_el3_exit(NON_SECURE);
217532ed618SSoby Mathew }
218