xref: /rk3399_ARM-atf/lib/psci/psci_on.c (revision 5d893410026b590aa8af8d6f7009d3c2e000fe3e)
1532ed618SSoby Mathew /*
2*5d893410SBoyan Karatotev  * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <stddef.h>
909d40e0eSAntonio Nino Diaz 
10532ed618SSoby Mathew #include <arch.h>
11532ed618SSoby Mathew #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
14*5d893410SBoyan Karatotev #include <drivers/arm/gic.h>
1509d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
1609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
1709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1809d40e0eSAntonio Nino Diaz 
19532ed618SSoby Mathew #include "psci_private.h"
20532ed618SSoby Mathew 
2197373c33SAntonio Nino Diaz /*
2297373c33SAntonio Nino Diaz  * Helper functions for the CPU level spinlocks
2397373c33SAntonio Nino Diaz  */
245b33ad17SDeepika Bhavnani static inline void psci_spin_lock_cpu(unsigned int idx)
2597373c33SAntonio Nino Diaz {
2697373c33SAntonio Nino Diaz 	spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock);
2797373c33SAntonio Nino Diaz }
2897373c33SAntonio Nino Diaz 
295b33ad17SDeepika Bhavnani static inline void psci_spin_unlock_cpu(unsigned int idx)
3097373c33SAntonio Nino Diaz {
3197373c33SAntonio Nino Diaz 	spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock);
3297373c33SAntonio Nino Diaz }
3397373c33SAntonio Nino Diaz 
34532ed618SSoby Mathew /*******************************************************************************
35532ed618SSoby Mathew  * This function checks whether a cpu which has been requested to be turned on
36532ed618SSoby Mathew  * is OFF to begin with.
37532ed618SSoby Mathew  ******************************************************************************/
38532ed618SSoby Mathew static int cpu_on_validate_state(aff_info_state_t aff_state)
39532ed618SSoby Mathew {
40532ed618SSoby Mathew 	if (aff_state == AFF_STATE_ON)
41532ed618SSoby Mathew 		return PSCI_E_ALREADY_ON;
42532ed618SSoby Mathew 
43532ed618SSoby Mathew 	if (aff_state == AFF_STATE_ON_PENDING)
44532ed618SSoby Mathew 		return PSCI_E_ON_PENDING;
45532ed618SSoby Mathew 
46532ed618SSoby Mathew 	assert(aff_state == AFF_STATE_OFF);
47532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
48532ed618SSoby Mathew }
49532ed618SSoby Mathew 
50532ed618SSoby Mathew /*******************************************************************************
51532ed618SSoby Mathew  * Generic handler which is called to physically power on a cpu identified by
52532ed618SSoby Mathew  * its mpidr. It performs the generic, architectural, platform setup and state
53532ed618SSoby Mathew  * management to power on the target cpu e.g. it will ensure that
54532ed618SSoby Mathew  * enough information is stashed for it to resume execution in the non-secure
55532ed618SSoby Mathew  * security state.
56532ed618SSoby Mathew  *
57532ed618SSoby Mathew  * The state of all the relevant power domains are changed after calling the
58532ed618SSoby Mathew  * platform handler as it can return error.
59532ed618SSoby Mathew  ******************************************************************************/
60532ed618SSoby Mathew int psci_cpu_on_start(u_register_t target_cpu,
61621d64f8SAntonio Nino Diaz 		      const entry_point_info_t *ep)
62532ed618SSoby Mathew {
63532ed618SSoby Mathew 	int rc;
64532ed618SSoby Mathew 	aff_info_state_t target_aff_state;
65e60c1847SManish Pandey 	unsigned int target_idx = (unsigned int)plat_core_pos_by_mpidr(target_cpu);
665b33ad17SDeepika Bhavnani 
67532ed618SSoby Mathew 	/*
68532ed618SSoby Mathew 	 * This function must only be called on platforms where the
69532ed618SSoby Mathew 	 * CPU_ON platform hooks have been implemented.
70532ed618SSoby Mathew 	 */
71621d64f8SAntonio Nino Diaz 	assert((psci_plat_pm_ops->pwr_domain_on != NULL) &&
72621d64f8SAntonio Nino Diaz 	       (psci_plat_pm_ops->pwr_domain_on_finish != NULL));
73532ed618SSoby Mathew 
74532ed618SSoby Mathew 	/* Protect against multiple CPUs trying to turn ON the same target CPU */
75532ed618SSoby Mathew 	psci_spin_lock_cpu(target_idx);
76532ed618SSoby Mathew 
77532ed618SSoby Mathew 	/*
78532ed618SSoby Mathew 	 * Generic management: Ensure that the cpu is off to be
79532ed618SSoby Mathew 	 * turned on.
8071341d23SDavid Cunado 	 * Perform cache maintanence ahead of reading the target CPU state to
8171341d23SDavid Cunado 	 * ensure that the data is not stale.
8271341d23SDavid Cunado 	 * There is a theoretical edge case where the cache may contain stale
8371341d23SDavid Cunado 	 * data for the target CPU data - this can occur under the following
8471341d23SDavid Cunado 	 * conditions:
8571341d23SDavid Cunado 	 * - the target CPU is in another cluster from the current
8671341d23SDavid Cunado 	 * - the target CPU was the last CPU to shutdown on its cluster
8771341d23SDavid Cunado 	 * - the cluster was removed from coherency as part of the CPU shutdown
8871341d23SDavid Cunado 	 *
8971341d23SDavid Cunado 	 * In this case the cache maintenace that was performed as part of the
9071341d23SDavid Cunado 	 * target CPUs shutdown was not seen by the current CPU's cluster. And
9171341d23SDavid Cunado 	 * so the cache may contain stale data for the target CPU.
92532ed618SSoby Mathew 	 */
935b33ad17SDeepika Bhavnani 	flush_cpu_data_by_index(target_idx,
94621d64f8SAntonio Nino Diaz 				psci_svc_cpu_data.aff_info_state);
95532ed618SSoby Mathew 	rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx));
96532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS)
970839cfc9SMaheedhar Bollapalli 		goto on_exit;
98532ed618SSoby Mathew 
99532ed618SSoby Mathew 	/*
100532ed618SSoby Mathew 	 * Call the cpu on handler registered by the Secure Payload Dispatcher
101532ed618SSoby Mathew 	 * to let it do any bookeeping. If the handler encounters an error, it's
102532ed618SSoby Mathew 	 * expected to assert within
103532ed618SSoby Mathew 	 */
104c7b0a28dSMaheedhar Bollapalli 	if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on != NULL)) {
105532ed618SSoby Mathew 		psci_spd_pm->svc_on(target_cpu);
106c7b0a28dSMaheedhar Bollapalli 	}
107532ed618SSoby Mathew 
108532ed618SSoby Mathew 	/*
109532ed618SSoby Mathew 	 * Set the Affinity info state of the target cpu to ON_PENDING.
110532ed618SSoby Mathew 	 * Flush aff_info_state as it will be accessed with caches
111532ed618SSoby Mathew 	 * turned OFF.
112532ed618SSoby Mathew 	 */
113532ed618SSoby Mathew 	psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
1145b33ad17SDeepika Bhavnani 	flush_cpu_data_by_index(target_idx,
115621d64f8SAntonio Nino Diaz 				psci_svc_cpu_data.aff_info_state);
116532ed618SSoby Mathew 
117532ed618SSoby Mathew 	/*
118532ed618SSoby Mathew 	 * The cache line invalidation by the target CPU after setting the
119532ed618SSoby Mathew 	 * state to OFF (see psci_do_cpu_off()), could cause the update to
120532ed618SSoby Mathew 	 * aff_info_state to be invalidated. Retry the update if the target
121532ed618SSoby Mathew 	 * CPU aff_info_state is not ON_PENDING.
122532ed618SSoby Mathew 	 */
123532ed618SSoby Mathew 	target_aff_state = psci_get_aff_info_state_by_idx(target_idx);
124532ed618SSoby Mathew 	if (target_aff_state != AFF_STATE_ON_PENDING) {
125532ed618SSoby Mathew 		assert(target_aff_state == AFF_STATE_OFF);
126532ed618SSoby Mathew 		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
1275b33ad17SDeepika Bhavnani 		flush_cpu_data_by_index(target_idx,
128621d64f8SAntonio Nino Diaz 					psci_svc_cpu_data.aff_info_state);
129532ed618SSoby Mathew 
130621d64f8SAntonio Nino Diaz 		assert(psci_get_aff_info_state_by_idx(target_idx) ==
131621d64f8SAntonio Nino Diaz 		       AFF_STATE_ON_PENDING);
132532ed618SSoby Mathew 	}
133532ed618SSoby Mathew 
134532ed618SSoby Mathew 	/*
135532ed618SSoby Mathew 	 * Perform generic, architecture and platform specific handling.
136532ed618SSoby Mathew 	 */
137532ed618SSoby Mathew 	/*
138532ed618SSoby Mathew 	 * Plat. management: Give the platform the current state
139532ed618SSoby Mathew 	 * of the target cpu to allow it to perform the necessary
140532ed618SSoby Mathew 	 * steps to power on.
141532ed618SSoby Mathew 	 */
142532ed618SSoby Mathew 	rc = psci_plat_pm_ops->pwr_domain_on(target_cpu);
143621d64f8SAntonio Nino Diaz 	assert((rc == PSCI_E_SUCCESS) || (rc == PSCI_E_INTERN_FAIL));
144532ed618SSoby Mathew 
145ef738d19SManish Pandey 	if (rc != PSCI_E_SUCCESS) {
146532ed618SSoby Mathew 		/* Restore the state on error. */
147532ed618SSoby Mathew 		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF);
1485b33ad17SDeepika Bhavnani 		flush_cpu_data_by_index(target_idx,
149621d64f8SAntonio Nino Diaz 					psci_svc_cpu_data.aff_info_state);
150532ed618SSoby Mathew 	}
151532ed618SSoby Mathew 
1520839cfc9SMaheedhar Bollapalli on_exit:
153532ed618SSoby Mathew 	psci_spin_unlock_cpu(target_idx);
154532ed618SSoby Mathew 	return rc;
155532ed618SSoby Mathew }
156532ed618SSoby Mathew 
157532ed618SSoby Mathew /*******************************************************************************
158532ed618SSoby Mathew  * The following function finish an earlier power on request. They
159532ed618SSoby Mathew  * are called by the common finisher routine in psci_common.c. The `state_info`
160532ed618SSoby Mathew  * is the psci_power_state from which this CPU has woken up from.
161532ed618SSoby Mathew  ******************************************************************************/
1625b33ad17SDeepika Bhavnani void psci_cpu_on_finish(unsigned int cpu_idx, const psci_power_state_t *state_info)
163532ed618SSoby Mathew {
164532ed618SSoby Mathew 	/*
165532ed618SSoby Mathew 	 * Plat. management: Perform the platform specific actions
166532ed618SSoby Mathew 	 * for this cpu e.g. enabling the gic or zeroing the mailbox
167532ed618SSoby Mathew 	 * register. The actual state of this cpu has already been
168532ed618SSoby Mathew 	 * changed.
169532ed618SSoby Mathew 	 */
170532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_on_finish(state_info);
171532ed618SSoby Mathew 
172bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
173532ed618SSoby Mathew 	/*
174532ed618SSoby Mathew 	 * Arch. management: Enable data cache and manage stack memory
175532ed618SSoby Mathew 	 */
176532ed618SSoby Mathew 	psci_do_pwrup_cache_maintenance();
177b0408e87SJeenu Viswambharan #endif
178532ed618SSoby Mathew 
179532ed618SSoby Mathew 	/*
18010107707SMadhukar Pappireddy 	 * Plat. management: Perform any platform specific actions which
18110107707SMadhukar Pappireddy 	 * can only be done with the cpu and the cluster guaranteed to
18210107707SMadhukar Pappireddy 	 * be coherent.
18310107707SMadhukar Pappireddy 	 */
184c7b0a28dSMaheedhar Bollapalli 	if (psci_plat_pm_ops->pwr_domain_on_finish_late != NULL) {
18510107707SMadhukar Pappireddy 		psci_plat_pm_ops->pwr_domain_on_finish_late(state_info);
186c7b0a28dSMaheedhar Bollapalli 	}
187*5d893410SBoyan Karatotev 
188*5d893410SBoyan Karatotev #if USE_GIC_DRIVER
189*5d893410SBoyan Karatotev 	/* GIC init after platform has had a say with MMU on */
190*5d893410SBoyan Karatotev 	gic_pcpu_init(cpu_idx);
191*5d893410SBoyan Karatotev 	gic_cpuif_enable(cpu_idx);
192*5d893410SBoyan Karatotev #endif /* USE_GIC_DRIVER */
193*5d893410SBoyan Karatotev 
19410107707SMadhukar Pappireddy 	/*
195532ed618SSoby Mathew 	 * All the platform specific actions for turning this cpu
196532ed618SSoby Mathew 	 * on have completed. Perform enough arch.initialization
197532ed618SSoby Mathew 	 * to run in the non-secure address space.
198532ed618SSoby Mathew 	 */
199cf0b1492SSoby Mathew 	psci_arch_setup();
200532ed618SSoby Mathew 
201532ed618SSoby Mathew 	/*
202532ed618SSoby Mathew 	 * Lock the CPU spin lock to make sure that the context initialization
203532ed618SSoby Mathew 	 * is done. Since the lock is only used in this function to create
204532ed618SSoby Mathew 	 * a synchronization point with cpu_on_start(), it can be released
205532ed618SSoby Mathew 	 * immediately.
206532ed618SSoby Mathew 	 */
207532ed618SSoby Mathew 	psci_spin_lock_cpu(cpu_idx);
208532ed618SSoby Mathew 	psci_spin_unlock_cpu(cpu_idx);
209532ed618SSoby Mathew 
210532ed618SSoby Mathew 	/* Ensure we have been explicitly woken up by another cpu */
211532ed618SSoby Mathew 	assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING);
212532ed618SSoby Mathew 
213532ed618SSoby Mathew 	/*
214532ed618SSoby Mathew 	 * Call the cpu on finish handler registered by the Secure Payload
215532ed618SSoby Mathew 	 * Dispatcher to let it do any bookeeping. If the handler encounters an
216532ed618SSoby Mathew 	 * error, it's expected to assert within
217532ed618SSoby Mathew 	 */
218c7b0a28dSMaheedhar Bollapalli 	if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on_finish != NULL)) {
219532ed618SSoby Mathew 		psci_spd_pm->svc_on_finish(0);
220c7b0a28dSMaheedhar Bollapalli 	}
221bd0c3477SJeenu Viswambharan 	PUBLISH_EVENT(psci_cpu_on_finish);
222bd0c3477SJeenu Viswambharan 
223532ed618SSoby Mathew 	/* Populate the mpidr field within the cpu node array */
224532ed618SSoby Mathew 	/* This needs to be done only once */
225532ed618SSoby Mathew 	psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK;
226532ed618SSoby Mathew }
227