1532ed618SSoby Mathew /* 2*5b33ad17SDeepika Bhavnani * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <stddef.h> 909d40e0eSAntonio Nino Diaz 10532ed618SSoby Mathew #include <arch.h> 11532ed618SSoby Mathew #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 1509d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 1609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1709d40e0eSAntonio Nino Diaz 18532ed618SSoby Mathew #include "psci_private.h" 19532ed618SSoby Mathew 2097373c33SAntonio Nino Diaz /* 2197373c33SAntonio Nino Diaz * Helper functions for the CPU level spinlocks 2297373c33SAntonio Nino Diaz */ 23*5b33ad17SDeepika Bhavnani static inline void psci_spin_lock_cpu(unsigned int idx) 2497373c33SAntonio Nino Diaz { 2597373c33SAntonio Nino Diaz spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock); 2697373c33SAntonio Nino Diaz } 2797373c33SAntonio Nino Diaz 28*5b33ad17SDeepika Bhavnani static inline void psci_spin_unlock_cpu(unsigned int idx) 2997373c33SAntonio Nino Diaz { 3097373c33SAntonio Nino Diaz spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock); 3197373c33SAntonio Nino Diaz } 3297373c33SAntonio Nino Diaz 33532ed618SSoby Mathew /******************************************************************************* 34532ed618SSoby Mathew * This function checks whether a cpu which has been requested to be turned on 35532ed618SSoby Mathew * is OFF to begin with. 36532ed618SSoby Mathew ******************************************************************************/ 37532ed618SSoby Mathew static int cpu_on_validate_state(aff_info_state_t aff_state) 38532ed618SSoby Mathew { 39532ed618SSoby Mathew if (aff_state == AFF_STATE_ON) 40532ed618SSoby Mathew return PSCI_E_ALREADY_ON; 41532ed618SSoby Mathew 42532ed618SSoby Mathew if (aff_state == AFF_STATE_ON_PENDING) 43532ed618SSoby Mathew return PSCI_E_ON_PENDING; 44532ed618SSoby Mathew 45532ed618SSoby Mathew assert(aff_state == AFF_STATE_OFF); 46532ed618SSoby Mathew return PSCI_E_SUCCESS; 47532ed618SSoby Mathew } 48532ed618SSoby Mathew 49532ed618SSoby Mathew /******************************************************************************* 50532ed618SSoby Mathew * Generic handler which is called to physically power on a cpu identified by 51532ed618SSoby Mathew * its mpidr. It performs the generic, architectural, platform setup and state 52532ed618SSoby Mathew * management to power on the target cpu e.g. it will ensure that 53532ed618SSoby Mathew * enough information is stashed for it to resume execution in the non-secure 54532ed618SSoby Mathew * security state. 55532ed618SSoby Mathew * 56532ed618SSoby Mathew * The state of all the relevant power domains are changed after calling the 57532ed618SSoby Mathew * platform handler as it can return error. 58532ed618SSoby Mathew ******************************************************************************/ 59532ed618SSoby Mathew int psci_cpu_on_start(u_register_t target_cpu, 60621d64f8SAntonio Nino Diaz const entry_point_info_t *ep) 61532ed618SSoby Mathew { 62532ed618SSoby Mathew int rc; 63532ed618SSoby Mathew aff_info_state_t target_aff_state; 64*5b33ad17SDeepika Bhavnani int ret = plat_core_pos_by_mpidr(target_cpu); 65*5b33ad17SDeepika Bhavnani unsigned int target_idx = (unsigned int)ret; 66532ed618SSoby Mathew 67532ed618SSoby Mathew /* Calling function must supply valid input arguments */ 68*5b33ad17SDeepika Bhavnani assert(ret >= 0); 69532ed618SSoby Mathew assert(ep != NULL); 70532ed618SSoby Mathew 71*5b33ad17SDeepika Bhavnani 72532ed618SSoby Mathew /* 73532ed618SSoby Mathew * This function must only be called on platforms where the 74532ed618SSoby Mathew * CPU_ON platform hooks have been implemented. 75532ed618SSoby Mathew */ 76621d64f8SAntonio Nino Diaz assert((psci_plat_pm_ops->pwr_domain_on != NULL) && 77621d64f8SAntonio Nino Diaz (psci_plat_pm_ops->pwr_domain_on_finish != NULL)); 78532ed618SSoby Mathew 79532ed618SSoby Mathew /* Protect against multiple CPUs trying to turn ON the same target CPU */ 80532ed618SSoby Mathew psci_spin_lock_cpu(target_idx); 81532ed618SSoby Mathew 82532ed618SSoby Mathew /* 83532ed618SSoby Mathew * Generic management: Ensure that the cpu is off to be 84532ed618SSoby Mathew * turned on. 8571341d23SDavid Cunado * Perform cache maintanence ahead of reading the target CPU state to 8671341d23SDavid Cunado * ensure that the data is not stale. 8771341d23SDavid Cunado * There is a theoretical edge case where the cache may contain stale 8871341d23SDavid Cunado * data for the target CPU data - this can occur under the following 8971341d23SDavid Cunado * conditions: 9071341d23SDavid Cunado * - the target CPU is in another cluster from the current 9171341d23SDavid Cunado * - the target CPU was the last CPU to shutdown on its cluster 9271341d23SDavid Cunado * - the cluster was removed from coherency as part of the CPU shutdown 9371341d23SDavid Cunado * 9471341d23SDavid Cunado * In this case the cache maintenace that was performed as part of the 9571341d23SDavid Cunado * target CPUs shutdown was not seen by the current CPU's cluster. And 9671341d23SDavid Cunado * so the cache may contain stale data for the target CPU. 97532ed618SSoby Mathew */ 98*5b33ad17SDeepika Bhavnani flush_cpu_data_by_index(target_idx, 99621d64f8SAntonio Nino Diaz psci_svc_cpu_data.aff_info_state); 100532ed618SSoby Mathew rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx)); 101532ed618SSoby Mathew if (rc != PSCI_E_SUCCESS) 102532ed618SSoby Mathew goto exit; 103532ed618SSoby Mathew 104532ed618SSoby Mathew /* 105532ed618SSoby Mathew * Call the cpu on handler registered by the Secure Payload Dispatcher 106532ed618SSoby Mathew * to let it do any bookeeping. If the handler encounters an error, it's 107532ed618SSoby Mathew * expected to assert within 108532ed618SSoby Mathew */ 109621d64f8SAntonio Nino Diaz if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on != NULL)) 110532ed618SSoby Mathew psci_spd_pm->svc_on(target_cpu); 111532ed618SSoby Mathew 112532ed618SSoby Mathew /* 113532ed618SSoby Mathew * Set the Affinity info state of the target cpu to ON_PENDING. 114532ed618SSoby Mathew * Flush aff_info_state as it will be accessed with caches 115532ed618SSoby Mathew * turned OFF. 116532ed618SSoby Mathew */ 117532ed618SSoby Mathew psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING); 118*5b33ad17SDeepika Bhavnani flush_cpu_data_by_index(target_idx, 119621d64f8SAntonio Nino Diaz psci_svc_cpu_data.aff_info_state); 120532ed618SSoby Mathew 121532ed618SSoby Mathew /* 122532ed618SSoby Mathew * The cache line invalidation by the target CPU after setting the 123532ed618SSoby Mathew * state to OFF (see psci_do_cpu_off()), could cause the update to 124532ed618SSoby Mathew * aff_info_state to be invalidated. Retry the update if the target 125532ed618SSoby Mathew * CPU aff_info_state is not ON_PENDING. 126532ed618SSoby Mathew */ 127532ed618SSoby Mathew target_aff_state = psci_get_aff_info_state_by_idx(target_idx); 128532ed618SSoby Mathew if (target_aff_state != AFF_STATE_ON_PENDING) { 129532ed618SSoby Mathew assert(target_aff_state == AFF_STATE_OFF); 130532ed618SSoby Mathew psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING); 131*5b33ad17SDeepika Bhavnani flush_cpu_data_by_index(target_idx, 132621d64f8SAntonio Nino Diaz psci_svc_cpu_data.aff_info_state); 133532ed618SSoby Mathew 134621d64f8SAntonio Nino Diaz assert(psci_get_aff_info_state_by_idx(target_idx) == 135621d64f8SAntonio Nino Diaz AFF_STATE_ON_PENDING); 136532ed618SSoby Mathew } 137532ed618SSoby Mathew 138532ed618SSoby Mathew /* 139532ed618SSoby Mathew * Perform generic, architecture and platform specific handling. 140532ed618SSoby Mathew */ 141532ed618SSoby Mathew /* 142532ed618SSoby Mathew * Plat. management: Give the platform the current state 143532ed618SSoby Mathew * of the target cpu to allow it to perform the necessary 144532ed618SSoby Mathew * steps to power on. 145532ed618SSoby Mathew */ 146532ed618SSoby Mathew rc = psci_plat_pm_ops->pwr_domain_on(target_cpu); 147621d64f8SAntonio Nino Diaz assert((rc == PSCI_E_SUCCESS) || (rc == PSCI_E_INTERN_FAIL)); 148532ed618SSoby Mathew 149532ed618SSoby Mathew if (rc == PSCI_E_SUCCESS) 150532ed618SSoby Mathew /* Store the re-entry information for the non-secure world. */ 151*5b33ad17SDeepika Bhavnani cm_init_context_by_index(target_idx, ep); 152532ed618SSoby Mathew else { 153532ed618SSoby Mathew /* Restore the state on error. */ 154532ed618SSoby Mathew psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF); 155*5b33ad17SDeepika Bhavnani flush_cpu_data_by_index(target_idx, 156621d64f8SAntonio Nino Diaz psci_svc_cpu_data.aff_info_state); 157532ed618SSoby Mathew } 158532ed618SSoby Mathew 159532ed618SSoby Mathew exit: 160532ed618SSoby Mathew psci_spin_unlock_cpu(target_idx); 161532ed618SSoby Mathew return rc; 162532ed618SSoby Mathew } 163532ed618SSoby Mathew 164532ed618SSoby Mathew /******************************************************************************* 165532ed618SSoby Mathew * The following function finish an earlier power on request. They 166532ed618SSoby Mathew * are called by the common finisher routine in psci_common.c. The `state_info` 167532ed618SSoby Mathew * is the psci_power_state from which this CPU has woken up from. 168532ed618SSoby Mathew ******************************************************************************/ 169*5b33ad17SDeepika Bhavnani void psci_cpu_on_finish(unsigned int cpu_idx, const psci_power_state_t *state_info) 170532ed618SSoby Mathew { 171532ed618SSoby Mathew /* 172532ed618SSoby Mathew * Plat. management: Perform the platform specific actions 173532ed618SSoby Mathew * for this cpu e.g. enabling the gic or zeroing the mailbox 174532ed618SSoby Mathew * register. The actual state of this cpu has already been 175532ed618SSoby Mathew * changed. 176532ed618SSoby Mathew */ 177532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_on_finish(state_info); 178532ed618SSoby Mathew 179bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 180532ed618SSoby Mathew /* 181532ed618SSoby Mathew * Arch. management: Enable data cache and manage stack memory 182532ed618SSoby Mathew */ 183532ed618SSoby Mathew psci_do_pwrup_cache_maintenance(); 184b0408e87SJeenu Viswambharan #endif 185532ed618SSoby Mathew 186532ed618SSoby Mathew /* 18710107707SMadhukar Pappireddy * Plat. management: Perform any platform specific actions which 18810107707SMadhukar Pappireddy * can only be done with the cpu and the cluster guaranteed to 18910107707SMadhukar Pappireddy * be coherent. 19010107707SMadhukar Pappireddy */ 19110107707SMadhukar Pappireddy if (psci_plat_pm_ops->pwr_domain_on_finish_late != NULL) 19210107707SMadhukar Pappireddy psci_plat_pm_ops->pwr_domain_on_finish_late(state_info); 19310107707SMadhukar Pappireddy 19410107707SMadhukar Pappireddy /* 195532ed618SSoby Mathew * All the platform specific actions for turning this cpu 196532ed618SSoby Mathew * on have completed. Perform enough arch.initialization 197532ed618SSoby Mathew * to run in the non-secure address space. 198532ed618SSoby Mathew */ 199cf0b1492SSoby Mathew psci_arch_setup(); 200532ed618SSoby Mathew 201532ed618SSoby Mathew /* 202532ed618SSoby Mathew * Lock the CPU spin lock to make sure that the context initialization 203532ed618SSoby Mathew * is done. Since the lock is only used in this function to create 204532ed618SSoby Mathew * a synchronization point with cpu_on_start(), it can be released 205532ed618SSoby Mathew * immediately. 206532ed618SSoby Mathew */ 207532ed618SSoby Mathew psci_spin_lock_cpu(cpu_idx); 208532ed618SSoby Mathew psci_spin_unlock_cpu(cpu_idx); 209532ed618SSoby Mathew 210532ed618SSoby Mathew /* Ensure we have been explicitly woken up by another cpu */ 211532ed618SSoby Mathew assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING); 212532ed618SSoby Mathew 213532ed618SSoby Mathew /* 214532ed618SSoby Mathew * Call the cpu on finish handler registered by the Secure Payload 215532ed618SSoby Mathew * Dispatcher to let it do any bookeeping. If the handler encounters an 216532ed618SSoby Mathew * error, it's expected to assert within 217532ed618SSoby Mathew */ 218621d64f8SAntonio Nino Diaz if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on_finish != NULL)) 219532ed618SSoby Mathew psci_spd_pm->svc_on_finish(0); 220532ed618SSoby Mathew 221bd0c3477SJeenu Viswambharan PUBLISH_EVENT(psci_cpu_on_finish); 222bd0c3477SJeenu Viswambharan 223532ed618SSoby Mathew /* Populate the mpidr field within the cpu node array */ 224532ed618SSoby Mathew /* This needs to be done only once */ 225532ed618SSoby Mathew psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK; 226532ed618SSoby Mathew 227532ed618SSoby Mathew /* 228532ed618SSoby Mathew * Generic management: Now we just need to retrieve the 229532ed618SSoby Mathew * information that we had stashed away during the cpu_on 230532ed618SSoby Mathew * call to set this cpu on its way. 231532ed618SSoby Mathew */ 232532ed618SSoby Mathew cm_prepare_el3_exit(NON_SECURE); 233532ed618SSoby Mathew } 234