xref: /rk3399_ARM-atf/lib/psci/psci_on.c (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
1532ed618SSoby Mathew /*
297373c33SAntonio Nino Diaz  * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7*09d40e0eSAntonio Nino Diaz #include <assert.h>
8*09d40e0eSAntonio Nino Diaz #include <stddef.h>
9*09d40e0eSAntonio Nino Diaz 
10532ed618SSoby Mathew #include <arch.h>
11532ed618SSoby Mathew #include <arch_helpers.h>
12*09d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
13*09d40e0eSAntonio Nino Diaz #include <common/debug.h>
14*09d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
15*09d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
16*09d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
17*09d40e0eSAntonio Nino Diaz 
18532ed618SSoby Mathew #include "psci_private.h"
19532ed618SSoby Mathew 
2097373c33SAntonio Nino Diaz /*
2197373c33SAntonio Nino Diaz  * Helper functions for the CPU level spinlocks
2297373c33SAntonio Nino Diaz  */
2397373c33SAntonio Nino Diaz static inline void psci_spin_lock_cpu(int idx)
2497373c33SAntonio Nino Diaz {
2597373c33SAntonio Nino Diaz 	spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock);
2697373c33SAntonio Nino Diaz }
2797373c33SAntonio Nino Diaz 
2897373c33SAntonio Nino Diaz static inline void psci_spin_unlock_cpu(int idx)
2997373c33SAntonio Nino Diaz {
3097373c33SAntonio Nino Diaz 	spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock);
3197373c33SAntonio Nino Diaz }
3297373c33SAntonio Nino Diaz 
33532ed618SSoby Mathew /*******************************************************************************
34532ed618SSoby Mathew  * This function checks whether a cpu which has been requested to be turned on
35532ed618SSoby Mathew  * is OFF to begin with.
36532ed618SSoby Mathew  ******************************************************************************/
37532ed618SSoby Mathew static int cpu_on_validate_state(aff_info_state_t aff_state)
38532ed618SSoby Mathew {
39532ed618SSoby Mathew 	if (aff_state == AFF_STATE_ON)
40532ed618SSoby Mathew 		return PSCI_E_ALREADY_ON;
41532ed618SSoby Mathew 
42532ed618SSoby Mathew 	if (aff_state == AFF_STATE_ON_PENDING)
43532ed618SSoby Mathew 		return PSCI_E_ON_PENDING;
44532ed618SSoby Mathew 
45532ed618SSoby Mathew 	assert(aff_state == AFF_STATE_OFF);
46532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
47532ed618SSoby Mathew }
48532ed618SSoby Mathew 
49532ed618SSoby Mathew /*******************************************************************************
50532ed618SSoby Mathew  * Generic handler which is called to physically power on a cpu identified by
51532ed618SSoby Mathew  * its mpidr. It performs the generic, architectural, platform setup and state
52532ed618SSoby Mathew  * management to power on the target cpu e.g. it will ensure that
53532ed618SSoby Mathew  * enough information is stashed for it to resume execution in the non-secure
54532ed618SSoby Mathew  * security state.
55532ed618SSoby Mathew  *
56532ed618SSoby Mathew  * The state of all the relevant power domains are changed after calling the
57532ed618SSoby Mathew  * platform handler as it can return error.
58532ed618SSoby Mathew  ******************************************************************************/
59532ed618SSoby Mathew int psci_cpu_on_start(u_register_t target_cpu,
60621d64f8SAntonio Nino Diaz 		      const entry_point_info_t *ep)
61532ed618SSoby Mathew {
62532ed618SSoby Mathew 	int rc;
63532ed618SSoby Mathew 	aff_info_state_t target_aff_state;
64621d64f8SAntonio Nino Diaz 	int target_idx = plat_core_pos_by_mpidr(target_cpu);
65532ed618SSoby Mathew 
66532ed618SSoby Mathew 	/* Calling function must supply valid input arguments */
67621d64f8SAntonio Nino Diaz 	assert(target_idx >= 0);
68532ed618SSoby Mathew 	assert(ep != NULL);
69532ed618SSoby Mathew 
70532ed618SSoby Mathew 	/*
71532ed618SSoby Mathew 	 * This function must only be called on platforms where the
72532ed618SSoby Mathew 	 * CPU_ON platform hooks have been implemented.
73532ed618SSoby Mathew 	 */
74621d64f8SAntonio Nino Diaz 	assert((psci_plat_pm_ops->pwr_domain_on != NULL) &&
75621d64f8SAntonio Nino Diaz 	       (psci_plat_pm_ops->pwr_domain_on_finish != NULL));
76532ed618SSoby Mathew 
77532ed618SSoby Mathew 	/* Protect against multiple CPUs trying to turn ON the same target CPU */
78532ed618SSoby Mathew 	psci_spin_lock_cpu(target_idx);
79532ed618SSoby Mathew 
80532ed618SSoby Mathew 	/*
81532ed618SSoby Mathew 	 * Generic management: Ensure that the cpu is off to be
82532ed618SSoby Mathew 	 * turned on.
8371341d23SDavid Cunado 	 * Perform cache maintanence ahead of reading the target CPU state to
8471341d23SDavid Cunado 	 * ensure that the data is not stale.
8571341d23SDavid Cunado 	 * There is a theoretical edge case where the cache may contain stale
8671341d23SDavid Cunado 	 * data for the target CPU data - this can occur under the following
8771341d23SDavid Cunado 	 * conditions:
8871341d23SDavid Cunado 	 * - the target CPU is in another cluster from the current
8971341d23SDavid Cunado 	 * - the target CPU was the last CPU to shutdown on its cluster
9071341d23SDavid Cunado 	 * - the cluster was removed from coherency as part of the CPU shutdown
9171341d23SDavid Cunado 	 *
9271341d23SDavid Cunado 	 * In this case the cache maintenace that was performed as part of the
9371341d23SDavid Cunado 	 * target CPUs shutdown was not seen by the current CPU's cluster. And
9471341d23SDavid Cunado 	 * so the cache may contain stale data for the target CPU.
95532ed618SSoby Mathew 	 */
96621d64f8SAntonio Nino Diaz 	flush_cpu_data_by_index((unsigned int)target_idx,
97621d64f8SAntonio Nino Diaz 				psci_svc_cpu_data.aff_info_state);
98532ed618SSoby Mathew 	rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx));
99532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS)
100532ed618SSoby Mathew 		goto exit;
101532ed618SSoby Mathew 
102532ed618SSoby Mathew 	/*
103532ed618SSoby Mathew 	 * Call the cpu on handler registered by the Secure Payload Dispatcher
104532ed618SSoby Mathew 	 * to let it do any bookeeping. If the handler encounters an error, it's
105532ed618SSoby Mathew 	 * expected to assert within
106532ed618SSoby Mathew 	 */
107621d64f8SAntonio Nino Diaz 	if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on != NULL))
108532ed618SSoby Mathew 		psci_spd_pm->svc_on(target_cpu);
109532ed618SSoby Mathew 
110532ed618SSoby Mathew 	/*
111532ed618SSoby Mathew 	 * Set the Affinity info state of the target cpu to ON_PENDING.
112532ed618SSoby Mathew 	 * Flush aff_info_state as it will be accessed with caches
113532ed618SSoby Mathew 	 * turned OFF.
114532ed618SSoby Mathew 	 */
115532ed618SSoby Mathew 	psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
116621d64f8SAntonio Nino Diaz 	flush_cpu_data_by_index((unsigned int)target_idx,
117621d64f8SAntonio Nino Diaz 				psci_svc_cpu_data.aff_info_state);
118532ed618SSoby Mathew 
119532ed618SSoby Mathew 	/*
120532ed618SSoby Mathew 	 * The cache line invalidation by the target CPU after setting the
121532ed618SSoby Mathew 	 * state to OFF (see psci_do_cpu_off()), could cause the update to
122532ed618SSoby Mathew 	 * aff_info_state to be invalidated. Retry the update if the target
123532ed618SSoby Mathew 	 * CPU aff_info_state is not ON_PENDING.
124532ed618SSoby Mathew 	 */
125532ed618SSoby Mathew 	target_aff_state = psci_get_aff_info_state_by_idx(target_idx);
126532ed618SSoby Mathew 	if (target_aff_state != AFF_STATE_ON_PENDING) {
127532ed618SSoby Mathew 		assert(target_aff_state == AFF_STATE_OFF);
128532ed618SSoby Mathew 		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
129621d64f8SAntonio Nino Diaz 		flush_cpu_data_by_index((unsigned int)target_idx,
130621d64f8SAntonio Nino Diaz 					psci_svc_cpu_data.aff_info_state);
131532ed618SSoby Mathew 
132621d64f8SAntonio Nino Diaz 		assert(psci_get_aff_info_state_by_idx(target_idx) ==
133621d64f8SAntonio Nino Diaz 		       AFF_STATE_ON_PENDING);
134532ed618SSoby Mathew 	}
135532ed618SSoby Mathew 
136532ed618SSoby Mathew 	/*
137532ed618SSoby Mathew 	 * Perform generic, architecture and platform specific handling.
138532ed618SSoby Mathew 	 */
139532ed618SSoby Mathew 	/*
140532ed618SSoby Mathew 	 * Plat. management: Give the platform the current state
141532ed618SSoby Mathew 	 * of the target cpu to allow it to perform the necessary
142532ed618SSoby Mathew 	 * steps to power on.
143532ed618SSoby Mathew 	 */
144532ed618SSoby Mathew 	rc = psci_plat_pm_ops->pwr_domain_on(target_cpu);
145621d64f8SAntonio Nino Diaz 	assert((rc == PSCI_E_SUCCESS) || (rc == PSCI_E_INTERN_FAIL));
146532ed618SSoby Mathew 
147532ed618SSoby Mathew 	if (rc == PSCI_E_SUCCESS)
148532ed618SSoby Mathew 		/* Store the re-entry information for the non-secure world. */
149621d64f8SAntonio Nino Diaz 		cm_init_context_by_index((unsigned int)target_idx, ep);
150532ed618SSoby Mathew 	else {
151532ed618SSoby Mathew 		/* Restore the state on error. */
152532ed618SSoby Mathew 		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF);
153621d64f8SAntonio Nino Diaz 		flush_cpu_data_by_index((unsigned int)target_idx,
154621d64f8SAntonio Nino Diaz 					psci_svc_cpu_data.aff_info_state);
155532ed618SSoby Mathew 	}
156532ed618SSoby Mathew 
157532ed618SSoby Mathew exit:
158532ed618SSoby Mathew 	psci_spin_unlock_cpu(target_idx);
159532ed618SSoby Mathew 	return rc;
160532ed618SSoby Mathew }
161532ed618SSoby Mathew 
162532ed618SSoby Mathew /*******************************************************************************
163532ed618SSoby Mathew  * The following function finish an earlier power on request. They
164532ed618SSoby Mathew  * are called by the common finisher routine in psci_common.c. The `state_info`
165532ed618SSoby Mathew  * is the psci_power_state from which this CPU has woken up from.
166532ed618SSoby Mathew  ******************************************************************************/
167621d64f8SAntonio Nino Diaz void psci_cpu_on_finish(int cpu_idx, const psci_power_state_t *state_info)
168532ed618SSoby Mathew {
169532ed618SSoby Mathew 	/*
170532ed618SSoby Mathew 	 * Plat. management: Perform the platform specific actions
171532ed618SSoby Mathew 	 * for this cpu e.g. enabling the gic or zeroing the mailbox
172532ed618SSoby Mathew 	 * register. The actual state of this cpu has already been
173532ed618SSoby Mathew 	 * changed.
174532ed618SSoby Mathew 	 */
175532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_on_finish(state_info);
176532ed618SSoby Mathew 
177bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
178532ed618SSoby Mathew 	/*
179532ed618SSoby Mathew 	 * Arch. management: Enable data cache and manage stack memory
180532ed618SSoby Mathew 	 */
181532ed618SSoby Mathew 	psci_do_pwrup_cache_maintenance();
182b0408e87SJeenu Viswambharan #endif
183532ed618SSoby Mathew 
184532ed618SSoby Mathew 	/*
185532ed618SSoby Mathew 	 * All the platform specific actions for turning this cpu
186532ed618SSoby Mathew 	 * on have completed. Perform enough arch.initialization
187532ed618SSoby Mathew 	 * to run in the non-secure address space.
188532ed618SSoby Mathew 	 */
189cf0b1492SSoby Mathew 	psci_arch_setup();
190532ed618SSoby Mathew 
191532ed618SSoby Mathew 	/*
192532ed618SSoby Mathew 	 * Lock the CPU spin lock to make sure that the context initialization
193532ed618SSoby Mathew 	 * is done. Since the lock is only used in this function to create
194532ed618SSoby Mathew 	 * a synchronization point with cpu_on_start(), it can be released
195532ed618SSoby Mathew 	 * immediately.
196532ed618SSoby Mathew 	 */
197532ed618SSoby Mathew 	psci_spin_lock_cpu(cpu_idx);
198532ed618SSoby Mathew 	psci_spin_unlock_cpu(cpu_idx);
199532ed618SSoby Mathew 
200532ed618SSoby Mathew 	/* Ensure we have been explicitly woken up by another cpu */
201532ed618SSoby Mathew 	assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING);
202532ed618SSoby Mathew 
203532ed618SSoby Mathew 	/*
204532ed618SSoby Mathew 	 * Call the cpu on finish handler registered by the Secure Payload
205532ed618SSoby Mathew 	 * Dispatcher to let it do any bookeeping. If the handler encounters an
206532ed618SSoby Mathew 	 * error, it's expected to assert within
207532ed618SSoby Mathew 	 */
208621d64f8SAntonio Nino Diaz 	if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on_finish != NULL))
209532ed618SSoby Mathew 		psci_spd_pm->svc_on_finish(0);
210532ed618SSoby Mathew 
211bd0c3477SJeenu Viswambharan 	PUBLISH_EVENT(psci_cpu_on_finish);
212bd0c3477SJeenu Viswambharan 
213532ed618SSoby Mathew 	/* Populate the mpidr field within the cpu node array */
214532ed618SSoby Mathew 	/* This needs to be done only once */
215532ed618SSoby Mathew 	psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK;
216532ed618SSoby Mathew 
217532ed618SSoby Mathew 	/*
218532ed618SSoby Mathew 	 * Generic management: Now we just need to retrieve the
219532ed618SSoby Mathew 	 * information that we had stashed away during the cpu_on
220532ed618SSoby Mathew 	 * call to set this cpu on its way.
221532ed618SSoby Mathew 	 */
222532ed618SSoby Mathew 	cm_prepare_el3_exit(NON_SECURE);
223532ed618SSoby Mathew }
224