xref: /rk3399_ARM-atf/lib/psci/psci_on.c (revision 0839cfc980998d24740e41b44164de39b70079a1)
1532ed618SSoby Mathew /*
24c700c15SGovindraj Raja  * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <stddef.h>
909d40e0eSAntonio Nino Diaz 
10532ed618SSoby Mathew #include <arch.h>
11532ed618SSoby Mathew #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
1509d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
1609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1709d40e0eSAntonio Nino Diaz 
18532ed618SSoby Mathew #include "psci_private.h"
19532ed618SSoby Mathew 
2097373c33SAntonio Nino Diaz /*
2197373c33SAntonio Nino Diaz  * Helper functions for the CPU level spinlocks
2297373c33SAntonio Nino Diaz  */
235b33ad17SDeepika Bhavnani static inline void psci_spin_lock_cpu(unsigned int idx)
2497373c33SAntonio Nino Diaz {
2597373c33SAntonio Nino Diaz 	spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock);
2697373c33SAntonio Nino Diaz }
2797373c33SAntonio Nino Diaz 
285b33ad17SDeepika Bhavnani static inline void psci_spin_unlock_cpu(unsigned int idx)
2997373c33SAntonio Nino Diaz {
3097373c33SAntonio Nino Diaz 	spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock);
3197373c33SAntonio Nino Diaz }
3297373c33SAntonio Nino Diaz 
33532ed618SSoby Mathew /*******************************************************************************
34532ed618SSoby Mathew  * This function checks whether a cpu which has been requested to be turned on
35532ed618SSoby Mathew  * is OFF to begin with.
36532ed618SSoby Mathew  ******************************************************************************/
37532ed618SSoby Mathew static int cpu_on_validate_state(aff_info_state_t aff_state)
38532ed618SSoby Mathew {
39532ed618SSoby Mathew 	if (aff_state == AFF_STATE_ON)
40532ed618SSoby Mathew 		return PSCI_E_ALREADY_ON;
41532ed618SSoby Mathew 
42532ed618SSoby Mathew 	if (aff_state == AFF_STATE_ON_PENDING)
43532ed618SSoby Mathew 		return PSCI_E_ON_PENDING;
44532ed618SSoby Mathew 
45532ed618SSoby Mathew 	assert(aff_state == AFF_STATE_OFF);
46532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
47532ed618SSoby Mathew }
48532ed618SSoby Mathew 
49532ed618SSoby Mathew /*******************************************************************************
50532ed618SSoby Mathew  * Generic handler which is called to physically power on a cpu identified by
51532ed618SSoby Mathew  * its mpidr. It performs the generic, architectural, platform setup and state
52532ed618SSoby Mathew  * management to power on the target cpu e.g. it will ensure that
53532ed618SSoby Mathew  * enough information is stashed for it to resume execution in the non-secure
54532ed618SSoby Mathew  * security state.
55532ed618SSoby Mathew  *
56532ed618SSoby Mathew  * The state of all the relevant power domains are changed after calling the
57532ed618SSoby Mathew  * platform handler as it can return error.
58532ed618SSoby Mathew  ******************************************************************************/
59532ed618SSoby Mathew int psci_cpu_on_start(u_register_t target_cpu,
60621d64f8SAntonio Nino Diaz 		      const entry_point_info_t *ep)
61532ed618SSoby Mathew {
62532ed618SSoby Mathew 	int rc;
63532ed618SSoby Mathew 	aff_info_state_t target_aff_state;
64e60c1847SManish Pandey 	unsigned int target_idx = (unsigned int)plat_core_pos_by_mpidr(target_cpu);
655b33ad17SDeepika Bhavnani 
66532ed618SSoby Mathew 	/*
67532ed618SSoby Mathew 	 * This function must only be called on platforms where the
68532ed618SSoby Mathew 	 * CPU_ON platform hooks have been implemented.
69532ed618SSoby Mathew 	 */
70621d64f8SAntonio Nino Diaz 	assert((psci_plat_pm_ops->pwr_domain_on != NULL) &&
71621d64f8SAntonio Nino Diaz 	       (psci_plat_pm_ops->pwr_domain_on_finish != NULL));
72532ed618SSoby Mathew 
73532ed618SSoby Mathew 	/* Protect against multiple CPUs trying to turn ON the same target CPU */
74532ed618SSoby Mathew 	psci_spin_lock_cpu(target_idx);
75532ed618SSoby Mathew 
76532ed618SSoby Mathew 	/*
77532ed618SSoby Mathew 	 * Generic management: Ensure that the cpu is off to be
78532ed618SSoby Mathew 	 * turned on.
7971341d23SDavid Cunado 	 * Perform cache maintanence ahead of reading the target CPU state to
8071341d23SDavid Cunado 	 * ensure that the data is not stale.
8171341d23SDavid Cunado 	 * There is a theoretical edge case where the cache may contain stale
8271341d23SDavid Cunado 	 * data for the target CPU data - this can occur under the following
8371341d23SDavid Cunado 	 * conditions:
8471341d23SDavid Cunado 	 * - the target CPU is in another cluster from the current
8571341d23SDavid Cunado 	 * - the target CPU was the last CPU to shutdown on its cluster
8671341d23SDavid Cunado 	 * - the cluster was removed from coherency as part of the CPU shutdown
8771341d23SDavid Cunado 	 *
8871341d23SDavid Cunado 	 * In this case the cache maintenace that was performed as part of the
8971341d23SDavid Cunado 	 * target CPUs shutdown was not seen by the current CPU's cluster. And
9071341d23SDavid Cunado 	 * so the cache may contain stale data for the target CPU.
91532ed618SSoby Mathew 	 */
925b33ad17SDeepika Bhavnani 	flush_cpu_data_by_index(target_idx,
93621d64f8SAntonio Nino Diaz 				psci_svc_cpu_data.aff_info_state);
94532ed618SSoby Mathew 	rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx));
95532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS)
96*0839cfc9SMaheedhar Bollapalli 		goto on_exit;
97532ed618SSoby Mathew 
98532ed618SSoby Mathew 	/*
99532ed618SSoby Mathew 	 * Call the cpu on handler registered by the Secure Payload Dispatcher
100532ed618SSoby Mathew 	 * to let it do any bookeeping. If the handler encounters an error, it's
101532ed618SSoby Mathew 	 * expected to assert within
102532ed618SSoby Mathew 	 */
103c7b0a28dSMaheedhar Bollapalli 	if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on != NULL)) {
104532ed618SSoby Mathew 		psci_spd_pm->svc_on(target_cpu);
105c7b0a28dSMaheedhar Bollapalli 	}
106532ed618SSoby Mathew 
107532ed618SSoby Mathew 	/*
108532ed618SSoby Mathew 	 * Set the Affinity info state of the target cpu to ON_PENDING.
109532ed618SSoby Mathew 	 * Flush aff_info_state as it will be accessed with caches
110532ed618SSoby Mathew 	 * turned OFF.
111532ed618SSoby Mathew 	 */
112532ed618SSoby Mathew 	psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
1135b33ad17SDeepika Bhavnani 	flush_cpu_data_by_index(target_idx,
114621d64f8SAntonio Nino Diaz 				psci_svc_cpu_data.aff_info_state);
115532ed618SSoby Mathew 
116532ed618SSoby Mathew 	/*
117532ed618SSoby Mathew 	 * The cache line invalidation by the target CPU after setting the
118532ed618SSoby Mathew 	 * state to OFF (see psci_do_cpu_off()), could cause the update to
119532ed618SSoby Mathew 	 * aff_info_state to be invalidated. Retry the update if the target
120532ed618SSoby Mathew 	 * CPU aff_info_state is not ON_PENDING.
121532ed618SSoby Mathew 	 */
122532ed618SSoby Mathew 	target_aff_state = psci_get_aff_info_state_by_idx(target_idx);
123532ed618SSoby Mathew 	if (target_aff_state != AFF_STATE_ON_PENDING) {
124532ed618SSoby Mathew 		assert(target_aff_state == AFF_STATE_OFF);
125532ed618SSoby Mathew 		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
1265b33ad17SDeepika Bhavnani 		flush_cpu_data_by_index(target_idx,
127621d64f8SAntonio Nino Diaz 					psci_svc_cpu_data.aff_info_state);
128532ed618SSoby Mathew 
129621d64f8SAntonio Nino Diaz 		assert(psci_get_aff_info_state_by_idx(target_idx) ==
130621d64f8SAntonio Nino Diaz 		       AFF_STATE_ON_PENDING);
131532ed618SSoby Mathew 	}
132532ed618SSoby Mathew 
133532ed618SSoby Mathew 	/*
134532ed618SSoby Mathew 	 * Perform generic, architecture and platform specific handling.
135532ed618SSoby Mathew 	 */
136532ed618SSoby Mathew 	/*
137532ed618SSoby Mathew 	 * Plat. management: Give the platform the current state
138532ed618SSoby Mathew 	 * of the target cpu to allow it to perform the necessary
139532ed618SSoby Mathew 	 * steps to power on.
140532ed618SSoby Mathew 	 */
141532ed618SSoby Mathew 	rc = psci_plat_pm_ops->pwr_domain_on(target_cpu);
142621d64f8SAntonio Nino Diaz 	assert((rc == PSCI_E_SUCCESS) || (rc == PSCI_E_INTERN_FAIL));
143532ed618SSoby Mathew 
144c7b0a28dSMaheedhar Bollapalli 	if (rc == PSCI_E_SUCCESS) {
145532ed618SSoby Mathew 		/* Store the re-entry information for the non-secure world. */
1465b33ad17SDeepika Bhavnani 		cm_init_context_by_index(target_idx, ep);
147c7b0a28dSMaheedhar Bollapalli 	} else {
148532ed618SSoby Mathew 		/* Restore the state on error. */
149532ed618SSoby Mathew 		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF);
1505b33ad17SDeepika Bhavnani 		flush_cpu_data_by_index(target_idx,
151621d64f8SAntonio Nino Diaz 					psci_svc_cpu_data.aff_info_state);
152532ed618SSoby Mathew 	}
153532ed618SSoby Mathew 
154*0839cfc9SMaheedhar Bollapalli on_exit:
155532ed618SSoby Mathew 	psci_spin_unlock_cpu(target_idx);
156532ed618SSoby Mathew 	return rc;
157532ed618SSoby Mathew }
158532ed618SSoby Mathew 
159532ed618SSoby Mathew /*******************************************************************************
160532ed618SSoby Mathew  * The following function finish an earlier power on request. They
161532ed618SSoby Mathew  * are called by the common finisher routine in psci_common.c. The `state_info`
162532ed618SSoby Mathew  * is the psci_power_state from which this CPU has woken up from.
163532ed618SSoby Mathew  ******************************************************************************/
1645b33ad17SDeepika Bhavnani void psci_cpu_on_finish(unsigned int cpu_idx, const psci_power_state_t *state_info)
165532ed618SSoby Mathew {
166532ed618SSoby Mathew 	/*
167532ed618SSoby Mathew 	 * Plat. management: Perform the platform specific actions
168532ed618SSoby Mathew 	 * for this cpu e.g. enabling the gic or zeroing the mailbox
169532ed618SSoby Mathew 	 * register. The actual state of this cpu has already been
170532ed618SSoby Mathew 	 * changed.
171532ed618SSoby Mathew 	 */
172532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_on_finish(state_info);
173532ed618SSoby Mathew 
174bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
175532ed618SSoby Mathew 	/*
176532ed618SSoby Mathew 	 * Arch. management: Enable data cache and manage stack memory
177532ed618SSoby Mathew 	 */
178532ed618SSoby Mathew 	psci_do_pwrup_cache_maintenance();
179b0408e87SJeenu Viswambharan #endif
180532ed618SSoby Mathew 
181532ed618SSoby Mathew 	/*
18210107707SMadhukar Pappireddy 	 * Plat. management: Perform any platform specific actions which
18310107707SMadhukar Pappireddy 	 * can only be done with the cpu and the cluster guaranteed to
18410107707SMadhukar Pappireddy 	 * be coherent.
18510107707SMadhukar Pappireddy 	 */
186c7b0a28dSMaheedhar Bollapalli 	if (psci_plat_pm_ops->pwr_domain_on_finish_late != NULL) {
18710107707SMadhukar Pappireddy 		psci_plat_pm_ops->pwr_domain_on_finish_late(state_info);
188c7b0a28dSMaheedhar Bollapalli 	}
18910107707SMadhukar Pappireddy 	/*
190532ed618SSoby Mathew 	 * All the platform specific actions for turning this cpu
191532ed618SSoby Mathew 	 * on have completed. Perform enough arch.initialization
192532ed618SSoby Mathew 	 * to run in the non-secure address space.
193532ed618SSoby Mathew 	 */
194cf0b1492SSoby Mathew 	psci_arch_setup();
195532ed618SSoby Mathew 
196532ed618SSoby Mathew 	/*
197532ed618SSoby Mathew 	 * Lock the CPU spin lock to make sure that the context initialization
198532ed618SSoby Mathew 	 * is done. Since the lock is only used in this function to create
199532ed618SSoby Mathew 	 * a synchronization point with cpu_on_start(), it can be released
200532ed618SSoby Mathew 	 * immediately.
201532ed618SSoby Mathew 	 */
202532ed618SSoby Mathew 	psci_spin_lock_cpu(cpu_idx);
203532ed618SSoby Mathew 	psci_spin_unlock_cpu(cpu_idx);
204532ed618SSoby Mathew 
205532ed618SSoby Mathew 	/* Ensure we have been explicitly woken up by another cpu */
206532ed618SSoby Mathew 	assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING);
207532ed618SSoby Mathew 
208532ed618SSoby Mathew 	/*
209532ed618SSoby Mathew 	 * Call the cpu on finish handler registered by the Secure Payload
210532ed618SSoby Mathew 	 * Dispatcher to let it do any bookeeping. If the handler encounters an
211532ed618SSoby Mathew 	 * error, it's expected to assert within
212532ed618SSoby Mathew 	 */
213c7b0a28dSMaheedhar Bollapalli 	if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on_finish != NULL)) {
214532ed618SSoby Mathew 		psci_spd_pm->svc_on_finish(0);
215c7b0a28dSMaheedhar Bollapalli 	}
216bd0c3477SJeenu Viswambharan 	PUBLISH_EVENT(psci_cpu_on_finish);
217bd0c3477SJeenu Viswambharan 
218532ed618SSoby Mathew 	/* Populate the mpidr field within the cpu node array */
219532ed618SSoby Mathew 	/* This needs to be done only once */
220532ed618SSoby Mathew 	psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK;
221532ed618SSoby Mathew }
222