1532ed618SSoby Mathew /* 25b33ad17SDeepika Bhavnani * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. 36cf4ae97SVarun Wadekar * Copyright (c) 2023, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 809d40e0eSAntonio Nino Diaz #include <assert.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 11532ed618SSoby Mathew #include <arch.h> 12532ed618SSoby Mathew #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <lib/pmf/pmf.h> 1509d40e0eSAntonio Nino Diaz #include <lib/runtime_instr.h> 1609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1709d40e0eSAntonio Nino Diaz 18532ed618SSoby Mathew #include "psci_private.h" 19532ed618SSoby Mathew 20532ed618SSoby Mathew /****************************************************************************** 21532ed618SSoby Mathew * Construct the psci_power_state to request power OFF at all power levels. 22532ed618SSoby Mathew ******************************************************************************/ 23532ed618SSoby Mathew static void psci_set_power_off_state(psci_power_state_t *state_info) 24532ed618SSoby Mathew { 256311f63dSVarun Wadekar unsigned int lvl; 26532ed618SSoby Mathew 27532ed618SSoby Mathew for (lvl = PSCI_CPU_PWR_LVL; lvl <= PLAT_MAX_PWR_LVL; lvl++) 28532ed618SSoby Mathew state_info->pwr_domain_state[lvl] = PLAT_MAX_OFF_STATE; 29532ed618SSoby Mathew } 30532ed618SSoby Mathew 31532ed618SSoby Mathew /****************************************************************************** 32532ed618SSoby Mathew * Top level handler which is called when a cpu wants to power itself down. 33532ed618SSoby Mathew * It's assumed that along with turning the cpu power domain off, power 34532ed618SSoby Mathew * domains at higher levels will be turned off as far as possible. It finds 35532ed618SSoby Mathew * the highest level where a domain has to be powered off by traversing the 36532ed618SSoby Mathew * node information and then performs generic, architectural, platform setup 37532ed618SSoby Mathew * and state management required to turn OFF that power domain and domains 38532ed618SSoby Mathew * below it. e.g. For a cpu that's to be powered OFF, it could mean programming 39532ed618SSoby Mathew * the power controller whereas for a cluster that's to be powered off, it will 40532ed618SSoby Mathew * call the platform specific code which will disable coherency at the 41532ed618SSoby Mathew * interconnect level if the cpu is the last in the cluster and also the 42532ed618SSoby Mathew * program the power controller. 43532ed618SSoby Mathew ******************************************************************************/ 44532ed618SSoby Mathew int psci_do_cpu_off(unsigned int end_pwrlvl) 45532ed618SSoby Mathew { 46621d64f8SAntonio Nino Diaz int rc = PSCI_E_SUCCESS; 475b33ad17SDeepika Bhavnani unsigned int idx = plat_my_core_pos(); 48532ed618SSoby Mathew psci_power_state_t state_info; 4974d27d00SAndrew F. Davis unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 50532ed618SSoby Mathew 51532ed618SSoby Mathew /* 52532ed618SSoby Mathew * This function must only be called on platforms where the 53532ed618SSoby Mathew * CPU_OFF platform hooks have been implemented. 54532ed618SSoby Mathew */ 55621d64f8SAntonio Nino Diaz assert(psci_plat_pm_ops->pwr_domain_off != NULL); 56532ed618SSoby Mathew 57216e58a3SRoberto Vargas /* Construct the psci_power_state for CPU_OFF */ 58216e58a3SRoberto Vargas psci_set_power_off_state(&state_info); 59216e58a3SRoberto Vargas 60532ed618SSoby Mathew /* 616cf4ae97SVarun Wadekar * Call the platform provided early CPU_OFF handler to allow 626cf4ae97SVarun Wadekar * platforms to perform any housekeeping activities before 636cf4ae97SVarun Wadekar * actually powering the CPU off. PSCI_E_DENIED indicates that 646cf4ae97SVarun Wadekar * the CPU off sequence should be aborted at this time. 656cf4ae97SVarun Wadekar */ 666cf4ae97SVarun Wadekar if (psci_plat_pm_ops->pwr_domain_off_early) { 676cf4ae97SVarun Wadekar rc = psci_plat_pm_ops->pwr_domain_off_early(&state_info); 686cf4ae97SVarun Wadekar if (rc == PSCI_E_DENIED) { 696cf4ae97SVarun Wadekar return rc; 706cf4ae97SVarun Wadekar } 716cf4ae97SVarun Wadekar } 726cf4ae97SVarun Wadekar 736cf4ae97SVarun Wadekar /* 7474d27d00SAndrew F. Davis * Get the parent nodes here, this is important to do before we 7574d27d00SAndrew F. Davis * initiate the power down sequence as after that point the core may 7674d27d00SAndrew F. Davis * have exited coherency and its cache may be disabled, any access to 7774d27d00SAndrew F. Davis * shared memory after that (such as the parent node lookup in 7874d27d00SAndrew F. Davis * psci_cpu_pd_nodes) can cause coherency issues on some platforms. 7974d27d00SAndrew F. Davis */ 8074d27d00SAndrew F. Davis psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes); 8174d27d00SAndrew F. Davis 8274d27d00SAndrew F. Davis /* 83532ed618SSoby Mathew * This function acquires the lock corresponding to each power 84532ed618SSoby Mathew * level so that by the time all locks are taken, the system topology 85532ed618SSoby Mathew * is snapshot and state management can be done safely. 86532ed618SSoby Mathew */ 8774d27d00SAndrew F. Davis psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); 88532ed618SSoby Mathew 89532ed618SSoby Mathew /* 90532ed618SSoby Mathew * Call the cpu off handler registered by the Secure Payload Dispatcher 91532ed618SSoby Mathew * to let it do any bookkeeping. Assume that the SPD always reports an 92532ed618SSoby Mathew * E_DENIED error if SP refuse to power down 93532ed618SSoby Mathew */ 94621d64f8SAntonio Nino Diaz if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_off != NULL)) { 95532ed618SSoby Mathew rc = psci_spd_pm->svc_off(0); 96621d64f8SAntonio Nino Diaz if (rc != 0) 97532ed618SSoby Mathew goto exit; 98532ed618SSoby Mathew } 99532ed618SSoby Mathew 100532ed618SSoby Mathew /* 101532ed618SSoby Mathew * This function is passed the requested state info and 102532ed618SSoby Mathew * it returns the negotiated state info for each power level upto 103532ed618SSoby Mathew * the end level specified. 104532ed618SSoby Mathew */ 105532ed618SSoby Mathew psci_do_state_coordination(end_pwrlvl, &state_info); 106532ed618SSoby Mathew 107*d3488614SWing Li /* Update the target state in the power domain nodes */ 108*d3488614SWing Li psci_set_target_local_pwr_states(end_pwrlvl, &state_info); 109*d3488614SWing Li 110532ed618SSoby Mathew #if ENABLE_PSCI_STAT 111532ed618SSoby Mathew /* Update the last cpu for each level till end_pwrlvl */ 112532ed618SSoby Mathew psci_stats_update_pwr_down(end_pwrlvl, &state_info); 113532ed618SSoby Mathew #endif 114532ed618SSoby Mathew 1157941816aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 1167941816aSdp-arm 1177941816aSdp-arm /* 1187941816aSdp-arm * Flush cache line so that even if CPU power down happens 1197941816aSdp-arm * the timestamp update is reflected in memory. 1207941816aSdp-arm */ 1217941816aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 1227941816aSdp-arm RT_INSTR_ENTER_CFLUSH, 1237941816aSdp-arm PMF_CACHE_MAINT); 1247941816aSdp-arm #endif 1257941816aSdp-arm 126532ed618SSoby Mathew /* 127b0408e87SJeenu Viswambharan * Arch. management. Initiate power down sequence. 128532ed618SSoby Mathew */ 12965bbb935SPranav Madhu psci_pwrdown_cpu(psci_find_max_off_lvl(&state_info)); 130532ed618SSoby Mathew 1317941816aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 1327941816aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 1337941816aSdp-arm RT_INSTR_EXIT_CFLUSH, 1347941816aSdp-arm PMF_NO_CACHE_MAINT); 1357941816aSdp-arm #endif 1367941816aSdp-arm 137532ed618SSoby Mathew /* 138532ed618SSoby Mathew * Plat. management: Perform platform specific actions to turn this 139532ed618SSoby Mathew * cpu off e.g. exit cpu coherency, program the power controller etc. 140532ed618SSoby Mathew */ 141532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_off(&state_info); 142532ed618SSoby Mathew 143532ed618SSoby Mathew #if ENABLE_PSCI_STAT 14404c1db1eSdp-arm plat_psci_stat_accounting_start(&state_info); 145532ed618SSoby Mathew #endif 146532ed618SSoby Mathew 147532ed618SSoby Mathew exit: 148532ed618SSoby Mathew /* 149532ed618SSoby Mathew * Release the locks corresponding to each power level in the 150532ed618SSoby Mathew * reverse order to which they were acquired. 151532ed618SSoby Mathew */ 15274d27d00SAndrew F. Davis psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); 153532ed618SSoby Mathew 154532ed618SSoby Mathew /* 155532ed618SSoby Mathew * Check if all actions needed to safely power down this cpu have 156532ed618SSoby Mathew * successfully completed. 157532ed618SSoby Mathew */ 158532ed618SSoby Mathew if (rc == PSCI_E_SUCCESS) { 159532ed618SSoby Mathew /* 160a10d3632SJeenu Viswambharan * Set the affinity info state to OFF. When caches are disabled, 161a10d3632SJeenu Viswambharan * this writes directly to main memory, so cache maintenance is 162532ed618SSoby Mathew * required to ensure that later cached reads of aff_info_state 163532ed618SSoby Mathew * return AFF_STATE_OFF. A dsbish() ensures ordering of the 164532ed618SSoby Mathew * update to the affinity info state prior to cache line 165532ed618SSoby Mathew * invalidation. 166532ed618SSoby Mathew */ 167a10d3632SJeenu Viswambharan psci_flush_cpu_data(psci_svc_cpu_data.aff_info_state); 168532ed618SSoby Mathew psci_set_aff_info_state(AFF_STATE_OFF); 169a10d3632SJeenu Viswambharan psci_dsbish(); 170a10d3632SJeenu Viswambharan psci_inv_cpu_data(psci_svc_cpu_data.aff_info_state); 171532ed618SSoby Mathew 172872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 173872be88aSdp-arm 174872be88aSdp-arm /* 175872be88aSdp-arm * Update the timestamp with cache off. We assume this 176872be88aSdp-arm * timestamp can only be read from the current CPU and the 177872be88aSdp-arm * timestamp cache line will be flushed before return to 178872be88aSdp-arm * normal world on wakeup. 179872be88aSdp-arm */ 180872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 181872be88aSdp-arm RT_INSTR_ENTER_HW_LOW_PWR, 182872be88aSdp-arm PMF_NO_CACHE_MAINT); 183872be88aSdp-arm #endif 184872be88aSdp-arm 185621d64f8SAntonio Nino Diaz if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi != NULL) { 186532ed618SSoby Mathew /* This function must not return */ 187532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_pwr_down_wfi(&state_info); 188532ed618SSoby Mathew } else { 189532ed618SSoby Mathew /* 190532ed618SSoby Mathew * Enter a wfi loop which will allow the power 191532ed618SSoby Mathew * controller to physically power down this cpu. 192532ed618SSoby Mathew */ 193532ed618SSoby Mathew psci_power_down_wfi(); 194532ed618SSoby Mathew } 195532ed618SSoby Mathew } 196532ed618SSoby Mathew 197532ed618SSoby Mathew return rc; 198532ed618SSoby Mathew } 199