xref: /rk3399_ARM-atf/lib/psci/psci_common.c (revision b88a4416b5e5f2bda2240c632ba79e15a9a75c45)
1532ed618SSoby Mathew /*
2b9338eeeSYann Gautier  * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <string.h>
909d40e0eSAntonio Nino Diaz 
10532ed618SSoby Mathew #include <arch.h>
11532ed618SSoby Mathew #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
14532ed618SSoby Mathew #include <context.h>
1522744909SSandeep Tripathy #include <drivers/delay_timer.h>
1609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
1709d40e0eSAntonio Nino Diaz #include <lib/utils.h>
1809d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1909d40e0eSAntonio Nino Diaz 
20532ed618SSoby Mathew #include "psci_private.h"
21532ed618SSoby Mathew 
22532ed618SSoby Mathew /*
23532ed618SSoby Mathew  * SPD power management operations, expected to be supplied by the registered
24532ed618SSoby Mathew  * SPD on successful SP initialization
25532ed618SSoby Mathew  */
26532ed618SSoby Mathew const spd_pm_ops_t *psci_spd_pm;
27532ed618SSoby Mathew 
28532ed618SSoby Mathew /*
29532ed618SSoby Mathew  * PSCI requested local power state map. This array is used to store the local
30532ed618SSoby Mathew  * power states requested by a CPU for power levels from level 1 to
31532ed618SSoby Mathew  * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power
32532ed618SSoby Mathew  * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a
33532ed618SSoby Mathew  * CPU are the same.
34532ed618SSoby Mathew  *
35532ed618SSoby Mathew  * During state coordination, the platform is passed an array containing the
36532ed618SSoby Mathew  * local states requested for a particular non cpu power domain by each cpu
37532ed618SSoby Mathew  * within the domain.
38532ed618SSoby Mathew  *
39532ed618SSoby Mathew  * TODO: Dense packing of the requested states will cause cache thrashing
40532ed618SSoby Mathew  * when multiple power domains write to it. If we allocate the requested
41532ed618SSoby Mathew  * states at each power level in a cache-line aligned per-domain memory,
42532ed618SSoby Mathew  * the cache thrashing can be avoided.
43532ed618SSoby Mathew  */
44532ed618SSoby Mathew static plat_local_state_t
45532ed618SSoby Mathew 	psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT];
46532ed618SSoby Mathew 
47ab4df50cSPankaj Gupta unsigned int psci_plat_core_count;
48532ed618SSoby Mathew 
49532ed618SSoby Mathew /*******************************************************************************
50532ed618SSoby Mathew  * Arrays that hold the platform's power domain tree information for state
51532ed618SSoby Mathew  * management of power domains.
52532ed618SSoby Mathew  * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain
53532ed618SSoby Mathew  * which is an ancestor of a CPU power domain.
54532ed618SSoby Mathew  * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain
55532ed618SSoby Mathew  ******************************************************************************/
56532ed618SSoby Mathew non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS]
57532ed618SSoby Mathew #if USE_COHERENT_MEM
58da04341eSChris Kay __section(".tzfw_coherent_mem")
59532ed618SSoby Mathew #endif
60532ed618SSoby Mathew ;
61532ed618SSoby Mathew 
62b0408e87SJeenu Viswambharan /* Lock for PSCI state coordination */
63b0408e87SJeenu Viswambharan DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
64532ed618SSoby Mathew 
65532ed618SSoby Mathew cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
66532ed618SSoby Mathew 
67532ed618SSoby Mathew /*******************************************************************************
68532ed618SSoby Mathew  * Pointer to functions exported by the platform to complete power mgmt. ops
69532ed618SSoby Mathew  ******************************************************************************/
70532ed618SSoby Mathew const plat_psci_ops_t *psci_plat_pm_ops;
71532ed618SSoby Mathew 
72532ed618SSoby Mathew /******************************************************************************
73532ed618SSoby Mathew  * Check that the maximum power level supported by the platform makes sense
74532ed618SSoby Mathew  *****************************************************************************/
756b7b0f36SAntonio Nino Diaz CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) &&
766b7b0f36SAntonio Nino Diaz 	(PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL),
77532ed618SSoby Mathew 	assert_platform_max_pwrlvl_check);
78532ed618SSoby Mathew 
79*b88a4416SWing Li #if PSCI_OS_INIT_MODE
80*b88a4416SWing Li /*******************************************************************************
81*b88a4416SWing Li  * The power state coordination mode used in CPU_SUSPEND.
82*b88a4416SWing Li  * Defaults to platform-coordinated mode.
83*b88a4416SWing Li  ******************************************************************************/
84*b88a4416SWing Li suspend_mode_t psci_suspend_mode = PLAT_COORD;
85*b88a4416SWing Li #endif
86*b88a4416SWing Li 
87532ed618SSoby Mathew /*
88532ed618SSoby Mathew  * The plat_local_state used by the platform is one of these types: RUN,
89532ed618SSoby Mathew  * RETENTION and OFF. The platform can define further sub-states for each type
90532ed618SSoby Mathew  * apart from RUN. This categorization is done to verify the sanity of the
91532ed618SSoby Mathew  * psci_power_state passed by the platform and to print debug information. The
92532ed618SSoby Mathew  * categorization is done on the basis of the following conditions:
93532ed618SSoby Mathew  *
94532ed618SSoby Mathew  * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN.
95532ed618SSoby Mathew  *
96532ed618SSoby Mathew  * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is
97532ed618SSoby Mathew  *    STATE_TYPE_RETN.
98532ed618SSoby Mathew  *
99532ed618SSoby Mathew  * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is
100532ed618SSoby Mathew  *    STATE_TYPE_OFF.
101532ed618SSoby Mathew  */
102532ed618SSoby Mathew typedef enum plat_local_state_type {
103532ed618SSoby Mathew 	STATE_TYPE_RUN = 0,
104532ed618SSoby Mathew 	STATE_TYPE_RETN,
105532ed618SSoby Mathew 	STATE_TYPE_OFF
106532ed618SSoby Mathew } plat_local_state_type_t;
107532ed618SSoby Mathew 
10897373c33SAntonio Nino Diaz /* Function used to categorize plat_local_state. */
10997373c33SAntonio Nino Diaz static plat_local_state_type_t find_local_state_type(plat_local_state_t state)
11097373c33SAntonio Nino Diaz {
11197373c33SAntonio Nino Diaz 	if (state != 0U) {
11297373c33SAntonio Nino Diaz 		if (state > PLAT_MAX_RET_STATE) {
11397373c33SAntonio Nino Diaz 			return STATE_TYPE_OFF;
11497373c33SAntonio Nino Diaz 		} else {
11597373c33SAntonio Nino Diaz 			return STATE_TYPE_RETN;
11697373c33SAntonio Nino Diaz 		}
11797373c33SAntonio Nino Diaz 	} else {
11897373c33SAntonio Nino Diaz 		return STATE_TYPE_RUN;
11997373c33SAntonio Nino Diaz 	}
12097373c33SAntonio Nino Diaz }
121532ed618SSoby Mathew 
122532ed618SSoby Mathew /******************************************************************************
123532ed618SSoby Mathew  * Check that the maximum retention level supported by the platform is less
124532ed618SSoby Mathew  * than the maximum off level.
125532ed618SSoby Mathew  *****************************************************************************/
1266b7b0f36SAntonio Nino Diaz CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE,
127532ed618SSoby Mathew 		assert_platform_max_off_and_retn_state_check);
128532ed618SSoby Mathew 
129532ed618SSoby Mathew /******************************************************************************
130532ed618SSoby Mathew  * This function ensures that the power state parameter in a CPU_SUSPEND request
131532ed618SSoby Mathew  * is valid. If so, it returns the requested states for each power level.
132532ed618SSoby Mathew  *****************************************************************************/
133532ed618SSoby Mathew int psci_validate_power_state(unsigned int power_state,
134532ed618SSoby Mathew 			      psci_power_state_t *state_info)
135532ed618SSoby Mathew {
136532ed618SSoby Mathew 	/* Check SBZ bits in power state are zero */
1376b7b0f36SAntonio Nino Diaz 	if (psci_check_power_state(power_state) != 0U)
138532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
139532ed618SSoby Mathew 
1406b7b0f36SAntonio Nino Diaz 	assert(psci_plat_pm_ops->validate_power_state != NULL);
141532ed618SSoby Mathew 
142532ed618SSoby Mathew 	/* Validate the power_state using platform pm_ops */
143532ed618SSoby Mathew 	return psci_plat_pm_ops->validate_power_state(power_state, state_info);
144532ed618SSoby Mathew }
145532ed618SSoby Mathew 
146532ed618SSoby Mathew /******************************************************************************
147532ed618SSoby Mathew  * This function retrieves the `psci_power_state_t` for system suspend from
148532ed618SSoby Mathew  * the platform.
149532ed618SSoby Mathew  *****************************************************************************/
150532ed618SSoby Mathew void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info)
151532ed618SSoby Mathew {
152532ed618SSoby Mathew 	/*
153532ed618SSoby Mathew 	 * Assert that the required pm_ops hook is implemented to ensure that
154532ed618SSoby Mathew 	 * the capability detected during psci_setup() is valid.
155532ed618SSoby Mathew 	 */
1566b7b0f36SAntonio Nino Diaz 	assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL);
157532ed618SSoby Mathew 
158532ed618SSoby Mathew 	/*
159532ed618SSoby Mathew 	 * Query the platform for the power_state required for system suspend
160532ed618SSoby Mathew 	 */
161532ed618SSoby Mathew 	psci_plat_pm_ops->get_sys_suspend_power_state(state_info);
162532ed618SSoby Mathew }
163532ed618SSoby Mathew 
164532ed618SSoby Mathew /*******************************************************************************
165*b88a4416SWing Li  * This function verifies that all the other cores in the system have been
166532ed618SSoby Mathew  * turned OFF and the current CPU is the last running CPU in the system.
167b41b0824SJayanth Dodderi Chidanand  * Returns true, if the current CPU is the last ON CPU or false otherwise.
168532ed618SSoby Mathew  ******************************************************************************/
169b41b0824SJayanth Dodderi Chidanand bool psci_is_last_on_cpu(void)
170532ed618SSoby Mathew {
171fc81021aSDeepika Bhavnani 	unsigned int cpu_idx, my_idx = plat_my_core_pos();
172532ed618SSoby Mathew 
173b41b0824SJayanth Dodderi Chidanand 	for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
174532ed618SSoby Mathew 		if (cpu_idx == my_idx) {
175532ed618SSoby Mathew 			assert(psci_get_aff_info_state() == AFF_STATE_ON);
176532ed618SSoby Mathew 			continue;
177532ed618SSoby Mathew 		}
178532ed618SSoby Mathew 
179b41b0824SJayanth Dodderi Chidanand 		if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) {
180b41b0824SJayanth Dodderi Chidanand 			VERBOSE("core=%u other than current core=%u %s\n",
181b41b0824SJayanth Dodderi Chidanand 				cpu_idx, my_idx, "running in the system");
182b41b0824SJayanth Dodderi Chidanand 			return false;
183b41b0824SJayanth Dodderi Chidanand 		}
184532ed618SSoby Mathew 	}
185532ed618SSoby Mathew 
186b41b0824SJayanth Dodderi Chidanand 	return true;
187532ed618SSoby Mathew }
188532ed618SSoby Mathew 
189532ed618SSoby Mathew /*******************************************************************************
190*b88a4416SWing Li  * This function verifies that all cores in the system have been turned ON.
191*b88a4416SWing Li  * Returns true, if all CPUs are ON or false otherwise.
192*b88a4416SWing Li  ******************************************************************************/
193*b88a4416SWing Li static bool psci_are_all_cpus_on(void)
194*b88a4416SWing Li {
195*b88a4416SWing Li 	unsigned int cpu_idx;
196*b88a4416SWing Li 
197*b88a4416SWing Li 	for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
198*b88a4416SWing Li 		if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_OFF) {
199*b88a4416SWing Li 			return false;
200*b88a4416SWing Li 		}
201*b88a4416SWing Li 	}
202*b88a4416SWing Li 
203*b88a4416SWing Li 	return true;
204*b88a4416SWing Li }
205*b88a4416SWing Li 
206*b88a4416SWing Li /*******************************************************************************
207532ed618SSoby Mathew  * Routine to return the maximum power level to traverse to after a cpu has
208532ed618SSoby Mathew  * been physically powered up. It is expected to be called immediately after
209532ed618SSoby Mathew  * reset from assembler code.
210532ed618SSoby Mathew  ******************************************************************************/
211532ed618SSoby Mathew static unsigned int get_power_on_target_pwrlvl(void)
212532ed618SSoby Mathew {
213532ed618SSoby Mathew 	unsigned int pwrlvl;
214532ed618SSoby Mathew 
215532ed618SSoby Mathew 	/*
216532ed618SSoby Mathew 	 * Assume that this cpu was suspended and retrieve its target power
217532ed618SSoby Mathew 	 * level. If it is invalid then it could only have been turned off
218532ed618SSoby Mathew 	 * earlier. PLAT_MAX_PWR_LVL will be the highest power level a
219532ed618SSoby Mathew 	 * cpu can be turned off to.
220532ed618SSoby Mathew 	 */
221532ed618SSoby Mathew 	pwrlvl = psci_get_suspend_pwrlvl();
222532ed618SSoby Mathew 	if (pwrlvl == PSCI_INVALID_PWR_LVL)
223532ed618SSoby Mathew 		pwrlvl = PLAT_MAX_PWR_LVL;
2240c411c78SDeepika Bhavnani 	assert(pwrlvl < PSCI_INVALID_PWR_LVL);
225532ed618SSoby Mathew 	return pwrlvl;
226532ed618SSoby Mathew }
227532ed618SSoby Mathew 
228532ed618SSoby Mathew /******************************************************************************
229532ed618SSoby Mathew  * Helper function to update the requested local power state array. This array
230532ed618SSoby Mathew  * does not store the requested state for the CPU power level. Hence an
23141af0515SDeepika Bhavnani  * assertion is added to prevent us from accessing the CPU power level.
232532ed618SSoby Mathew  *****************************************************************************/
233532ed618SSoby Mathew static void psci_set_req_local_pwr_state(unsigned int pwrlvl,
234532ed618SSoby Mathew 					 unsigned int cpu_idx,
235532ed618SSoby Mathew 					 plat_local_state_t req_pwr_state)
236532ed618SSoby Mathew {
237532ed618SSoby Mathew 	assert(pwrlvl > PSCI_CPU_PWR_LVL);
23841af0515SDeepika Bhavnani 	if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
239ab4df50cSPankaj Gupta 			(cpu_idx < psci_plat_core_count)) {
2406b7b0f36SAntonio Nino Diaz 		psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state;
24141af0515SDeepika Bhavnani 	}
242532ed618SSoby Mathew }
243532ed618SSoby Mathew 
244532ed618SSoby Mathew /******************************************************************************
245532ed618SSoby Mathew  * This function initializes the psci_req_local_pwr_states.
246532ed618SSoby Mathew  *****************************************************************************/
24787c85134SDaniel Boulby void __init psci_init_req_local_pwr_states(void)
248532ed618SSoby Mathew {
249532ed618SSoby Mathew 	/* Initialize the requested state of all non CPU power domains as OFF */
2506b7b0f36SAntonio Nino Diaz 	unsigned int pwrlvl;
251ab4df50cSPankaj Gupta 	unsigned int core;
2526b7b0f36SAntonio Nino Diaz 
2536b7b0f36SAntonio Nino Diaz 	for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) {
254ab4df50cSPankaj Gupta 		for (core = 0; core < psci_plat_core_count; core++) {
2556b7b0f36SAntonio Nino Diaz 			psci_req_local_pwr_states[pwrlvl][core] =
2566b7b0f36SAntonio Nino Diaz 				PLAT_MAX_OFF_STATE;
2576b7b0f36SAntonio Nino Diaz 		}
2586b7b0f36SAntonio Nino Diaz 	}
259532ed618SSoby Mathew }
260532ed618SSoby Mathew 
261532ed618SSoby Mathew /******************************************************************************
262532ed618SSoby Mathew  * Helper function to return a reference to an array containing the local power
263532ed618SSoby Mathew  * states requested by each cpu for a power domain at 'pwrlvl'. The size of the
264532ed618SSoby Mathew  * array will be the number of cpu power domains of which this power domain is
265532ed618SSoby Mathew  * an ancestor. These requested states will be used to determine a suitable
266532ed618SSoby Mathew  * target state for this power domain during psci state coordination. An
267532ed618SSoby Mathew  * assertion is added to prevent us from accessing the CPU power level.
268532ed618SSoby Mathew  *****************************************************************************/
269532ed618SSoby Mathew static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl,
270fc81021aSDeepika Bhavnani 							 unsigned int cpu_idx)
271532ed618SSoby Mathew {
272532ed618SSoby Mathew 	assert(pwrlvl > PSCI_CPU_PWR_LVL);
273532ed618SSoby Mathew 
27441af0515SDeepika Bhavnani 	if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
275ab4df50cSPankaj Gupta 			(cpu_idx < psci_plat_core_count)) {
2766b7b0f36SAntonio Nino Diaz 		return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx];
27741af0515SDeepika Bhavnani 	} else
27841af0515SDeepika Bhavnani 		return NULL;
279532ed618SSoby Mathew }
280532ed618SSoby Mathew 
281a10d3632SJeenu Viswambharan /*
282a10d3632SJeenu Viswambharan  * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent
283a10d3632SJeenu Viswambharan  * memory.
284a10d3632SJeenu Viswambharan  *
285a10d3632SJeenu Viswambharan  * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory,
286a10d3632SJeenu Viswambharan  * it's accessed by both cached and non-cached participants. To serve the common
287a10d3632SJeenu Viswambharan  * minimum, perform a cache flush before read and after write so that non-cached
288a10d3632SJeenu Viswambharan  * participants operate on latest data in main memory.
289a10d3632SJeenu Viswambharan  *
290a10d3632SJeenu Viswambharan  * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent
291a10d3632SJeenu Viswambharan  * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent.
292a10d3632SJeenu Viswambharan  * In both cases, no cache operations are required.
293a10d3632SJeenu Viswambharan  */
294a10d3632SJeenu Viswambharan 
295a10d3632SJeenu Viswambharan /*
296a10d3632SJeenu Viswambharan  * Retrieve local state of non-CPU power domain node from a non-cached CPU,
297a10d3632SJeenu Viswambharan  * after any required cache maintenance operation.
298a10d3632SJeenu Viswambharan  */
299a10d3632SJeenu Viswambharan static plat_local_state_t get_non_cpu_pd_node_local_state(
300a10d3632SJeenu Viswambharan 		unsigned int parent_idx)
301a10d3632SJeenu Viswambharan {
302f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
303a10d3632SJeenu Viswambharan 	flush_dcache_range(
304a10d3632SJeenu Viswambharan 			(uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
305a10d3632SJeenu Viswambharan 			sizeof(psci_non_cpu_pd_nodes[parent_idx]));
306a10d3632SJeenu Viswambharan #endif
307a10d3632SJeenu Viswambharan 	return psci_non_cpu_pd_nodes[parent_idx].local_state;
308a10d3632SJeenu Viswambharan }
309a10d3632SJeenu Viswambharan 
310a10d3632SJeenu Viswambharan /*
311a10d3632SJeenu Viswambharan  * Update local state of non-CPU power domain node from a cached CPU; perform
312a10d3632SJeenu Viswambharan  * any required cache maintenance operation afterwards.
313a10d3632SJeenu Viswambharan  */
314a10d3632SJeenu Viswambharan static void set_non_cpu_pd_node_local_state(unsigned int parent_idx,
315a10d3632SJeenu Viswambharan 		plat_local_state_t state)
316a10d3632SJeenu Viswambharan {
317a10d3632SJeenu Viswambharan 	psci_non_cpu_pd_nodes[parent_idx].local_state = state;
318f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
319a10d3632SJeenu Viswambharan 	flush_dcache_range(
320a10d3632SJeenu Viswambharan 			(uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
321a10d3632SJeenu Viswambharan 			sizeof(psci_non_cpu_pd_nodes[parent_idx]));
322a10d3632SJeenu Viswambharan #endif
323a10d3632SJeenu Viswambharan }
324a10d3632SJeenu Viswambharan 
325532ed618SSoby Mathew /******************************************************************************
326532ed618SSoby Mathew  * Helper function to return the current local power state of each power domain
327532ed618SSoby Mathew  * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This
328532ed618SSoby Mathew  * function will be called after a cpu is powered on to find the local state
329532ed618SSoby Mathew  * each power domain has emerged from.
330532ed618SSoby Mathew  *****************************************************************************/
33161eae524SAchin Gupta void psci_get_target_local_pwr_states(unsigned int end_pwrlvl,
332532ed618SSoby Mathew 				      psci_power_state_t *target_state)
333532ed618SSoby Mathew {
334532ed618SSoby Mathew 	unsigned int parent_idx, lvl;
335532ed618SSoby Mathew 	plat_local_state_t *pd_state = target_state->pwr_domain_state;
336532ed618SSoby Mathew 
337532ed618SSoby Mathew 	pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state();
338532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
339532ed618SSoby Mathew 
340532ed618SSoby Mathew 	/* Copy the local power state from node to state_info */
3416b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
342a10d3632SJeenu Viswambharan 		pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx);
343532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
344532ed618SSoby Mathew 	}
345532ed618SSoby Mathew 
346532ed618SSoby Mathew 	/* Set the the higher levels to RUN */
347532ed618SSoby Mathew 	for (; lvl <= PLAT_MAX_PWR_LVL; lvl++)
348532ed618SSoby Mathew 		target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
349532ed618SSoby Mathew }
350532ed618SSoby Mathew 
351532ed618SSoby Mathew /******************************************************************************
352532ed618SSoby Mathew  * Helper function to set the target local power state that each power domain
353532ed618SSoby Mathew  * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will
354532ed618SSoby Mathew  * enter. This function will be called after coordination of requested power
355532ed618SSoby Mathew  * states has been done for each power level.
356532ed618SSoby Mathew  *****************************************************************************/
357532ed618SSoby Mathew static void psci_set_target_local_pwr_states(unsigned int end_pwrlvl,
358532ed618SSoby Mathew 					const psci_power_state_t *target_state)
359532ed618SSoby Mathew {
360532ed618SSoby Mathew 	unsigned int parent_idx, lvl;
361532ed618SSoby Mathew 	const plat_local_state_t *pd_state = target_state->pwr_domain_state;
362532ed618SSoby Mathew 
363532ed618SSoby Mathew 	psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]);
364532ed618SSoby Mathew 
365532ed618SSoby Mathew 	/*
366a10d3632SJeenu Viswambharan 	 * Need to flush as local_state might be accessed with Data Cache
367532ed618SSoby Mathew 	 * disabled during power on
368532ed618SSoby Mathew 	 */
369a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data.local_state);
370532ed618SSoby Mathew 
371532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
372532ed618SSoby Mathew 
373532ed618SSoby Mathew 	/* Copy the local_state from state_info */
3746b7b0f36SAntonio Nino Diaz 	for (lvl = 1U; lvl <= end_pwrlvl; lvl++) {
375a10d3632SJeenu Viswambharan 		set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]);
376532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
377532ed618SSoby Mathew 	}
378532ed618SSoby Mathew }
379532ed618SSoby Mathew 
380532ed618SSoby Mathew 
381532ed618SSoby Mathew /*******************************************************************************
382532ed618SSoby Mathew  * PSCI helper function to get the parent nodes corresponding to a cpu_index.
383532ed618SSoby Mathew  ******************************************************************************/
384fc81021aSDeepika Bhavnani void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
385532ed618SSoby Mathew 				      unsigned int end_lvl,
3866b7b0f36SAntonio Nino Diaz 				      unsigned int *node_index)
387532ed618SSoby Mathew {
388532ed618SSoby Mathew 	unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node;
3896311f63dSVarun Wadekar 	unsigned int i;
3906b7b0f36SAntonio Nino Diaz 	unsigned int *node = node_index;
391532ed618SSoby Mathew 
3926b7b0f36SAntonio Nino Diaz 	for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) {
3936b7b0f36SAntonio Nino Diaz 		*node = parent_node;
3946b7b0f36SAntonio Nino Diaz 		node++;
395532ed618SSoby Mathew 		parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node;
396532ed618SSoby Mathew 	}
397532ed618SSoby Mathew }
398532ed618SSoby Mathew 
399532ed618SSoby Mathew /******************************************************************************
400532ed618SSoby Mathew  * This function is invoked post CPU power up and initialization. It sets the
401532ed618SSoby Mathew  * affinity info state, target power state and requested power state for the
402532ed618SSoby Mathew  * current CPU and all its ancestor power domains to RUN.
403532ed618SSoby Mathew  *****************************************************************************/
404532ed618SSoby Mathew void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl)
405532ed618SSoby Mathew {
406532ed618SSoby Mathew 	unsigned int parent_idx, cpu_idx = plat_my_core_pos(), lvl;
407532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
408532ed618SSoby Mathew 
409532ed618SSoby Mathew 	/* Reset the local_state to RUN for the non cpu power domains. */
4106b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
411a10d3632SJeenu Viswambharan 		set_non_cpu_pd_node_local_state(parent_idx,
412a10d3632SJeenu Viswambharan 				PSCI_LOCAL_STATE_RUN);
413532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl,
414532ed618SSoby Mathew 					     cpu_idx,
415532ed618SSoby Mathew 					     PSCI_LOCAL_STATE_RUN);
416532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
417532ed618SSoby Mathew 	}
418532ed618SSoby Mathew 
419532ed618SSoby Mathew 	/* Set the affinity info state to ON */
420532ed618SSoby Mathew 	psci_set_aff_info_state(AFF_STATE_ON);
421532ed618SSoby Mathew 
422532ed618SSoby Mathew 	psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
423a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data);
424532ed618SSoby Mathew }
425532ed618SSoby Mathew 
426532ed618SSoby Mathew /******************************************************************************
427532ed618SSoby Mathew  * This function is passed the local power states requested for each power
428532ed618SSoby Mathew  * domain (state_info) between the current CPU domain and its ancestors until
429532ed618SSoby Mathew  * the target power level (end_pwrlvl). It updates the array of requested power
430532ed618SSoby Mathew  * states with this information.
431532ed618SSoby Mathew  *
432532ed618SSoby Mathew  * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
433532ed618SSoby Mathew  * retrieves the states requested by all the cpus of which the power domain at
434532ed618SSoby Mathew  * that level is an ancestor. It passes this information to the platform to
435532ed618SSoby Mathew  * coordinate and return the target power state. If the target state for a level
436532ed618SSoby Mathew  * is RUN then subsequent levels are not considered. At the CPU level, state
437532ed618SSoby Mathew  * coordination is not required. Hence, the requested and the target states are
438532ed618SSoby Mathew  * the same.
439532ed618SSoby Mathew  *
440532ed618SSoby Mathew  * The 'state_info' is updated with the target state for each level between the
441532ed618SSoby Mathew  * CPU and the 'end_pwrlvl' and returned to the caller.
442532ed618SSoby Mathew  *
443532ed618SSoby Mathew  * This function will only be invoked with data cache enabled and while
444532ed618SSoby Mathew  * powering down a core.
445532ed618SSoby Mathew  *****************************************************************************/
446532ed618SSoby Mathew void psci_do_state_coordination(unsigned int end_pwrlvl,
447532ed618SSoby Mathew 				psci_power_state_t *state_info)
448532ed618SSoby Mathew {
449532ed618SSoby Mathew 	unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
450fc81021aSDeepika Bhavnani 	unsigned int start_idx;
4516b7b0f36SAntonio Nino Diaz 	unsigned int ncpus;
452532ed618SSoby Mathew 	plat_local_state_t target_state, *req_states;
453532ed618SSoby Mathew 
454532ed618SSoby Mathew 	assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
455532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
456532ed618SSoby Mathew 
457532ed618SSoby Mathew 	/* For level 0, the requested state will be equivalent
458532ed618SSoby Mathew 	   to target state */
4596b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
460532ed618SSoby Mathew 
461532ed618SSoby Mathew 		/* First update the requested power state */
462532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl, cpu_idx,
463532ed618SSoby Mathew 					     state_info->pwr_domain_state[lvl]);
464532ed618SSoby Mathew 
465532ed618SSoby Mathew 		/* Get the requested power states for this power level */
466532ed618SSoby Mathew 		start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
467532ed618SSoby Mathew 		req_states = psci_get_req_local_pwr_states(lvl, start_idx);
468532ed618SSoby Mathew 
469532ed618SSoby Mathew 		/*
470532ed618SSoby Mathew 		 * Let the platform coordinate amongst the requested states at
471532ed618SSoby Mathew 		 * this power level and return the target local power state.
472532ed618SSoby Mathew 		 */
473532ed618SSoby Mathew 		ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
474532ed618SSoby Mathew 		target_state = plat_get_target_pwr_state(lvl,
475532ed618SSoby Mathew 							 req_states,
476532ed618SSoby Mathew 							 ncpus);
477532ed618SSoby Mathew 
478532ed618SSoby Mathew 		state_info->pwr_domain_state[lvl] = target_state;
479532ed618SSoby Mathew 
480532ed618SSoby Mathew 		/* Break early if the negotiated target power state is RUN */
4816b7b0f36SAntonio Nino Diaz 		if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0)
482532ed618SSoby Mathew 			break;
483532ed618SSoby Mathew 
484532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
485532ed618SSoby Mathew 	}
486532ed618SSoby Mathew 
487532ed618SSoby Mathew 	/*
488532ed618SSoby Mathew 	 * This is for cases when we break out of the above loop early because
489532ed618SSoby Mathew 	 * the target power state is RUN at a power level < end_pwlvl.
490532ed618SSoby Mathew 	 * We update the requested power state from state_info and then
491532ed618SSoby Mathew 	 * set the target state as RUN.
492532ed618SSoby Mathew 	 */
4936b7b0f36SAntonio Nino Diaz 	for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) {
494532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl, cpu_idx,
495532ed618SSoby Mathew 					     state_info->pwr_domain_state[lvl]);
496532ed618SSoby Mathew 		state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
497532ed618SSoby Mathew 
498532ed618SSoby Mathew 	}
499532ed618SSoby Mathew 
500532ed618SSoby Mathew 	/* Update the target state in the power domain nodes */
501532ed618SSoby Mathew 	psci_set_target_local_pwr_states(end_pwrlvl, state_info);
502532ed618SSoby Mathew }
503532ed618SSoby Mathew 
504532ed618SSoby Mathew /******************************************************************************
505532ed618SSoby Mathew  * This function validates a suspend request by making sure that if a standby
506532ed618SSoby Mathew  * state is requested then no power level is turned off and the highest power
507532ed618SSoby Mathew  * level is placed in a standby/retention state.
508532ed618SSoby Mathew  *
509532ed618SSoby Mathew  * It also ensures that the state level X will enter is not shallower than the
510532ed618SSoby Mathew  * state level X + 1 will enter.
511532ed618SSoby Mathew  *
512532ed618SSoby Mathew  * This validation will be enabled only for DEBUG builds as the platform is
513532ed618SSoby Mathew  * expected to perform these validations as well.
514532ed618SSoby Mathew  *****************************************************************************/
515532ed618SSoby Mathew int psci_validate_suspend_req(const psci_power_state_t *state_info,
516532ed618SSoby Mathew 			      unsigned int is_power_down_state)
517532ed618SSoby Mathew {
518532ed618SSoby Mathew 	unsigned int max_off_lvl, target_lvl, max_retn_lvl;
519532ed618SSoby Mathew 	plat_local_state_t state;
520532ed618SSoby Mathew 	plat_local_state_type_t req_state_type, deepest_state_type;
521532ed618SSoby Mathew 	int i;
522532ed618SSoby Mathew 
523532ed618SSoby Mathew 	/* Find the target suspend power level */
524532ed618SSoby Mathew 	target_lvl = psci_find_target_suspend_lvl(state_info);
525532ed618SSoby Mathew 	if (target_lvl == PSCI_INVALID_PWR_LVL)
526532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
527532ed618SSoby Mathew 
528532ed618SSoby Mathew 	/* All power domain levels are in a RUN state to begin with */
529532ed618SSoby Mathew 	deepest_state_type = STATE_TYPE_RUN;
530532ed618SSoby Mathew 
5316b7b0f36SAntonio Nino Diaz 	for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) {
532532ed618SSoby Mathew 		state = state_info->pwr_domain_state[i];
533532ed618SSoby Mathew 		req_state_type = find_local_state_type(state);
534532ed618SSoby Mathew 
535532ed618SSoby Mathew 		/*
536532ed618SSoby Mathew 		 * While traversing from the highest power level to the lowest,
537532ed618SSoby Mathew 		 * the state requested for lower levels has to be the same or
538532ed618SSoby Mathew 		 * deeper i.e. equal to or greater than the state at the higher
539532ed618SSoby Mathew 		 * levels. If this condition is true, then the requested state
540532ed618SSoby Mathew 		 * becomes the deepest state encountered so far.
541532ed618SSoby Mathew 		 */
542532ed618SSoby Mathew 		if (req_state_type < deepest_state_type)
543532ed618SSoby Mathew 			return PSCI_E_INVALID_PARAMS;
544532ed618SSoby Mathew 		deepest_state_type = req_state_type;
545532ed618SSoby Mathew 	}
546532ed618SSoby Mathew 
547532ed618SSoby Mathew 	/* Find the highest off power level */
548532ed618SSoby Mathew 	max_off_lvl = psci_find_max_off_lvl(state_info);
549532ed618SSoby Mathew 
550532ed618SSoby Mathew 	/* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */
551532ed618SSoby Mathew 	max_retn_lvl = PSCI_INVALID_PWR_LVL;
552532ed618SSoby Mathew 	if (target_lvl != max_off_lvl)
553532ed618SSoby Mathew 		max_retn_lvl = target_lvl;
554532ed618SSoby Mathew 
555532ed618SSoby Mathew 	/*
556532ed618SSoby Mathew 	 * If this is not a request for a power down state then max off level
557532ed618SSoby Mathew 	 * has to be invalid and max retention level has to be a valid power
558532ed618SSoby Mathew 	 * level.
559532ed618SSoby Mathew 	 */
5606b7b0f36SAntonio Nino Diaz 	if ((is_power_down_state == 0U) &&
5616b7b0f36SAntonio Nino Diaz 			((max_off_lvl != PSCI_INVALID_PWR_LVL) ||
5626b7b0f36SAntonio Nino Diaz 			 (max_retn_lvl == PSCI_INVALID_PWR_LVL)))
563532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
564532ed618SSoby Mathew 
565532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
566532ed618SSoby Mathew }
567532ed618SSoby Mathew 
568532ed618SSoby Mathew /******************************************************************************
569532ed618SSoby Mathew  * This function finds the highest power level which will be powered down
570532ed618SSoby Mathew  * amongst all the power levels specified in the 'state_info' structure
571532ed618SSoby Mathew  *****************************************************************************/
572532ed618SSoby Mathew unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info)
573532ed618SSoby Mathew {
574532ed618SSoby Mathew 	int i;
575532ed618SSoby Mathew 
5766b7b0f36SAntonio Nino Diaz 	for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
5776b7b0f36SAntonio Nino Diaz 		if (is_local_state_off(state_info->pwr_domain_state[i]) != 0)
5786b7b0f36SAntonio Nino Diaz 			return (unsigned int) i;
579532ed618SSoby Mathew 	}
580532ed618SSoby Mathew 
581532ed618SSoby Mathew 	return PSCI_INVALID_PWR_LVL;
582532ed618SSoby Mathew }
583532ed618SSoby Mathew 
584532ed618SSoby Mathew /******************************************************************************
585532ed618SSoby Mathew  * This functions finds the level of the highest power domain which will be
586532ed618SSoby Mathew  * placed in a low power state during a suspend operation.
587532ed618SSoby Mathew  *****************************************************************************/
588532ed618SSoby Mathew unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info)
589532ed618SSoby Mathew {
590532ed618SSoby Mathew 	int i;
591532ed618SSoby Mathew 
5926b7b0f36SAntonio Nino Diaz 	for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
5936b7b0f36SAntonio Nino Diaz 		if (is_local_state_run(state_info->pwr_domain_state[i]) == 0)
5946b7b0f36SAntonio Nino Diaz 			return (unsigned int) i;
595532ed618SSoby Mathew 	}
596532ed618SSoby Mathew 
597532ed618SSoby Mathew 	return PSCI_INVALID_PWR_LVL;
598532ed618SSoby Mathew }
599532ed618SSoby Mathew 
600532ed618SSoby Mathew /*******************************************************************************
60174d27d00SAndrew F. Davis  * This function is passed the highest level in the topology tree that the
60274d27d00SAndrew F. Davis  * operation should be applied to and a list of node indexes. It picks up locks
60374d27d00SAndrew F. Davis  * from the node index list in order of increasing power domain level in the
60474d27d00SAndrew F. Davis  * range specified.
605532ed618SSoby Mathew  ******************************************************************************/
60674d27d00SAndrew F. Davis void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
60774d27d00SAndrew F. Davis 				   const unsigned int *parent_nodes)
608532ed618SSoby Mathew {
60974d27d00SAndrew F. Davis 	unsigned int parent_idx;
610532ed618SSoby Mathew 	unsigned int level;
611532ed618SSoby Mathew 
612532ed618SSoby Mathew 	/* No locking required for level 0. Hence start locking from level 1 */
6136b7b0f36SAntonio Nino Diaz 	for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) {
61474d27d00SAndrew F. Davis 		parent_idx = parent_nodes[level - 1U];
615532ed618SSoby Mathew 		psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]);
616532ed618SSoby Mathew 	}
617532ed618SSoby Mathew }
618532ed618SSoby Mathew 
619532ed618SSoby Mathew /*******************************************************************************
62074d27d00SAndrew F. Davis  * This function is passed the highest level in the topology tree that the
62174d27d00SAndrew F. Davis  * operation should be applied to and a list of node indexes. It releases the
62274d27d00SAndrew F. Davis  * locks in order of decreasing power domain level in the range specified.
623532ed618SSoby Mathew  ******************************************************************************/
62474d27d00SAndrew F. Davis void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
62574d27d00SAndrew F. Davis 				   const unsigned int *parent_nodes)
626532ed618SSoby Mathew {
62774d27d00SAndrew F. Davis 	unsigned int parent_idx;
6286b7b0f36SAntonio Nino Diaz 	unsigned int level;
629532ed618SSoby Mathew 
630532ed618SSoby Mathew 	/* Unlock top down. No unlocking required for level 0. */
6312fe75a2dSZelalem 	for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) {
6326b7b0f36SAntonio Nino Diaz 		parent_idx = parent_nodes[level - 1U];
633532ed618SSoby Mathew 		psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]);
634532ed618SSoby Mathew 	}
635532ed618SSoby Mathew }
636532ed618SSoby Mathew 
637532ed618SSoby Mathew /*******************************************************************************
638532ed618SSoby Mathew  * Simple routine to determine whether a mpidr is valid or not.
639532ed618SSoby Mathew  ******************************************************************************/
640532ed618SSoby Mathew int psci_validate_mpidr(u_register_t mpidr)
641532ed618SSoby Mathew {
642532ed618SSoby Mathew 	if (plat_core_pos_by_mpidr(mpidr) < 0)
643532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
644532ed618SSoby Mathew 
645532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
646532ed618SSoby Mathew }
647532ed618SSoby Mathew 
648532ed618SSoby Mathew /*******************************************************************************
649532ed618SSoby Mathew  * This function determines the full entrypoint information for the requested
650532ed618SSoby Mathew  * PSCI entrypoint on power on/resume and returns it.
651532ed618SSoby Mathew  ******************************************************************************/
652402b3cf8SJulius Werner #ifdef __aarch64__
653532ed618SSoby Mathew static int psci_get_ns_ep_info(entry_point_info_t *ep,
654532ed618SSoby Mathew 			       uintptr_t entrypoint,
655532ed618SSoby Mathew 			       u_register_t context_id)
656532ed618SSoby Mathew {
657532ed618SSoby Mathew 	u_register_t ep_attr, sctlr;
658532ed618SSoby Mathew 	unsigned int daif, ee, mode;
659532ed618SSoby Mathew 	u_register_t ns_scr_el3 = read_scr_el3();
660532ed618SSoby Mathew 	u_register_t ns_sctlr_el1 = read_sctlr_el1();
661532ed618SSoby Mathew 
6626b7b0f36SAntonio Nino Diaz 	sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
6636b7b0f36SAntonio Nino Diaz 		read_sctlr_el2() : ns_sctlr_el1;
664532ed618SSoby Mathew 	ee = 0;
665532ed618SSoby Mathew 
666532ed618SSoby Mathew 	ep_attr = NON_SECURE | EP_ST_DISABLE;
6676b7b0f36SAntonio Nino Diaz 	if ((sctlr & SCTLR_EE_BIT) != 0U) {
668532ed618SSoby Mathew 		ep_attr |= EP_EE_BIG;
669532ed618SSoby Mathew 		ee = 1;
670532ed618SSoby Mathew 	}
671532ed618SSoby Mathew 	SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
672532ed618SSoby Mathew 
673532ed618SSoby Mathew 	ep->pc = entrypoint;
67432f0d3c6SDouglas Raillard 	zeromem(&ep->args, sizeof(ep->args));
675532ed618SSoby Mathew 	ep->args.arg0 = context_id;
676532ed618SSoby Mathew 
677532ed618SSoby Mathew 	/*
678532ed618SSoby Mathew 	 * Figure out whether the cpu enters the non-secure address space
679532ed618SSoby Mathew 	 * in aarch32 or aarch64
680532ed618SSoby Mathew 	 */
6816b7b0f36SAntonio Nino Diaz 	if ((ns_scr_el3 & SCR_RW_BIT) != 0U) {
682532ed618SSoby Mathew 
683532ed618SSoby Mathew 		/*
684532ed618SSoby Mathew 		 * Check whether a Thumb entry point has been provided for an
685532ed618SSoby Mathew 		 * aarch64 EL
686532ed618SSoby Mathew 		 */
6876b7b0f36SAntonio Nino Diaz 		if ((entrypoint & 0x1UL) != 0UL)
688532ed618SSoby Mathew 			return PSCI_E_INVALID_ADDRESS;
689532ed618SSoby Mathew 
6906b7b0f36SAntonio Nino Diaz 		mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1;
691532ed618SSoby Mathew 
692d7b5f408SJimmy Brisson 		ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX,
693d7b5f408SJimmy Brisson 				   DISABLE_ALL_EXCEPTIONS);
694532ed618SSoby Mathew 	} else {
695532ed618SSoby Mathew 
6966b7b0f36SAntonio Nino Diaz 		mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
6976b7b0f36SAntonio Nino Diaz 			MODE32_hyp : MODE32_svc;
698532ed618SSoby Mathew 
699532ed618SSoby Mathew 		/*
700532ed618SSoby Mathew 		 * TODO: Choose async. exception bits if HYP mode is not
701532ed618SSoby Mathew 		 * implemented according to the values of SCR.{AW, FW} bits
702532ed618SSoby Mathew 		 */
703532ed618SSoby Mathew 		daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT;
704532ed618SSoby Mathew 
705d7b5f408SJimmy Brisson 		ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee,
706d7b5f408SJimmy Brisson 				       daif);
707532ed618SSoby Mathew 	}
708532ed618SSoby Mathew 
709532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
710532ed618SSoby Mathew }
711402b3cf8SJulius Werner #else /* !__aarch64__ */
712402b3cf8SJulius Werner static int psci_get_ns_ep_info(entry_point_info_t *ep,
713402b3cf8SJulius Werner 			       uintptr_t entrypoint,
714402b3cf8SJulius Werner 			       u_register_t context_id)
715402b3cf8SJulius Werner {
716402b3cf8SJulius Werner 	u_register_t ep_attr;
717402b3cf8SJulius Werner 	unsigned int aif, ee, mode;
718402b3cf8SJulius Werner 	u_register_t scr = read_scr();
719402b3cf8SJulius Werner 	u_register_t ns_sctlr, sctlr;
720402b3cf8SJulius Werner 
721402b3cf8SJulius Werner 	/* Switch to non secure state */
722402b3cf8SJulius Werner 	write_scr(scr | SCR_NS_BIT);
723402b3cf8SJulius Werner 	isb();
724402b3cf8SJulius Werner 	ns_sctlr = read_sctlr();
725402b3cf8SJulius Werner 
726402b3cf8SJulius Werner 	sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr;
727402b3cf8SJulius Werner 
728402b3cf8SJulius Werner 	/* Return to original state */
729402b3cf8SJulius Werner 	write_scr(scr);
730402b3cf8SJulius Werner 	isb();
731402b3cf8SJulius Werner 	ee = 0;
732402b3cf8SJulius Werner 
733402b3cf8SJulius Werner 	ep_attr = NON_SECURE | EP_ST_DISABLE;
734402b3cf8SJulius Werner 	if (sctlr & SCTLR_EE_BIT) {
735402b3cf8SJulius Werner 		ep_attr |= EP_EE_BIG;
736402b3cf8SJulius Werner 		ee = 1;
737402b3cf8SJulius Werner 	}
738402b3cf8SJulius Werner 	SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
739402b3cf8SJulius Werner 
740402b3cf8SJulius Werner 	ep->pc = entrypoint;
741402b3cf8SJulius Werner 	zeromem(&ep->args, sizeof(ep->args));
742402b3cf8SJulius Werner 	ep->args.arg0 = context_id;
743402b3cf8SJulius Werner 
744402b3cf8SJulius Werner 	mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc;
745402b3cf8SJulius Werner 
746402b3cf8SJulius Werner 	/*
747402b3cf8SJulius Werner 	 * TODO: Choose async. exception bits if HYP mode is not
748402b3cf8SJulius Werner 	 * implemented according to the values of SCR.{AW, FW} bits
749402b3cf8SJulius Werner 	 */
750402b3cf8SJulius Werner 	aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT;
751402b3cf8SJulius Werner 
752402b3cf8SJulius Werner 	ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif);
753402b3cf8SJulius Werner 
754402b3cf8SJulius Werner 	return PSCI_E_SUCCESS;
755402b3cf8SJulius Werner }
756402b3cf8SJulius Werner 
757402b3cf8SJulius Werner #endif /* __aarch64__ */
758532ed618SSoby Mathew 
759532ed618SSoby Mathew /*******************************************************************************
760532ed618SSoby Mathew  * This function validates the entrypoint with the platform layer if the
761532ed618SSoby Mathew  * appropriate pm_ops hook is exported by the platform and returns the
762532ed618SSoby Mathew  * 'entry_point_info'.
763532ed618SSoby Mathew  ******************************************************************************/
764532ed618SSoby Mathew int psci_validate_entry_point(entry_point_info_t *ep,
765532ed618SSoby Mathew 			      uintptr_t entrypoint,
766532ed618SSoby Mathew 			      u_register_t context_id)
767532ed618SSoby Mathew {
768532ed618SSoby Mathew 	int rc;
769532ed618SSoby Mathew 
770532ed618SSoby Mathew 	/* Validate the entrypoint using platform psci_ops */
7716b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) {
772532ed618SSoby Mathew 		rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint);
773532ed618SSoby Mathew 		if (rc != PSCI_E_SUCCESS)
774532ed618SSoby Mathew 			return PSCI_E_INVALID_ADDRESS;
775532ed618SSoby Mathew 	}
776532ed618SSoby Mathew 
777532ed618SSoby Mathew 	/*
778532ed618SSoby Mathew 	 * Verify and derive the re-entry information for
779532ed618SSoby Mathew 	 * the non-secure world from the non-secure state from
780532ed618SSoby Mathew 	 * where this call originated.
781532ed618SSoby Mathew 	 */
782532ed618SSoby Mathew 	rc = psci_get_ns_ep_info(ep, entrypoint, context_id);
783532ed618SSoby Mathew 	return rc;
784532ed618SSoby Mathew }
785532ed618SSoby Mathew 
786532ed618SSoby Mathew /*******************************************************************************
787532ed618SSoby Mathew  * Generic handler which is called when a cpu is physically powered on. It
788532ed618SSoby Mathew  * traverses the node information and finds the highest power level powered
789532ed618SSoby Mathew  * off and performs generic, architectural, platform setup and state management
790532ed618SSoby Mathew  * to power on that power level and power levels below it.
791532ed618SSoby Mathew  * e.g. For a cpu that's been powered on, it will call the platform specific
792532ed618SSoby Mathew  * code to enable the gic cpu interface and for a cluster it will enable
793532ed618SSoby Mathew  * coherency at the interconnect level in addition to gic cpu interface.
794532ed618SSoby Mathew  ******************************************************************************/
795cf0b1492SSoby Mathew void psci_warmboot_entrypoint(void)
796532ed618SSoby Mathew {
7976b7b0f36SAntonio Nino Diaz 	unsigned int end_pwrlvl;
798fc81021aSDeepika Bhavnani 	unsigned int cpu_idx = plat_my_core_pos();
79974d27d00SAndrew F. Davis 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
800532ed618SSoby Mathew 	psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
801532ed618SSoby Mathew 
802532ed618SSoby Mathew 	/*
803532ed618SSoby Mathew 	 * Verify that we have been explicitly turned ON or resumed from
804532ed618SSoby Mathew 	 * suspend.
805532ed618SSoby Mathew 	 */
806532ed618SSoby Mathew 	if (psci_get_aff_info_state() == AFF_STATE_OFF) {
80733e8c569SAndrew Walbran 		ERROR("Unexpected affinity info state.\n");
808532ed618SSoby Mathew 		panic();
809532ed618SSoby Mathew 	}
810532ed618SSoby Mathew 
811532ed618SSoby Mathew 	/*
812532ed618SSoby Mathew 	 * Get the maximum power domain level to traverse to after this cpu
813532ed618SSoby Mathew 	 * has been physically powered up.
814532ed618SSoby Mathew 	 */
815532ed618SSoby Mathew 	end_pwrlvl = get_power_on_target_pwrlvl();
816532ed618SSoby Mathew 
81774d27d00SAndrew F. Davis 	/* Get the parent nodes */
81874d27d00SAndrew F. Davis 	psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes);
81974d27d00SAndrew F. Davis 
820532ed618SSoby Mathew 	/*
821532ed618SSoby Mathew 	 * This function acquires the lock corresponding to each power level so
822532ed618SSoby Mathew 	 * that by the time all locks are taken, the system topology is snapshot
823532ed618SSoby Mathew 	 * and state management can be done safely.
824532ed618SSoby Mathew 	 */
82574d27d00SAndrew F. Davis 	psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
826532ed618SSoby Mathew 
827bfc87a8dSSoby Mathew 	psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
828bfc87a8dSSoby Mathew 
829532ed618SSoby Mathew #if ENABLE_PSCI_STAT
83004c1db1eSdp-arm 	plat_psci_stat_accounting_stop(&state_info);
831532ed618SSoby Mathew #endif
832532ed618SSoby Mathew 
833532ed618SSoby Mathew 	/*
834532ed618SSoby Mathew 	 * This CPU could be resuming from suspend or it could have just been
835532ed618SSoby Mathew 	 * turned on. To distinguish between these 2 cases, we examine the
836532ed618SSoby Mathew 	 * affinity state of the CPU:
837532ed618SSoby Mathew 	 *  - If the affinity state is ON_PENDING then it has just been
838532ed618SSoby Mathew 	 *    turned on.
839532ed618SSoby Mathew 	 *  - Else it is resuming from suspend.
840532ed618SSoby Mathew 	 *
841532ed618SSoby Mathew 	 * Depending on the type of warm reset identified, choose the right set
842532ed618SSoby Mathew 	 * of power management handler and perform the generic, architecture
843532ed618SSoby Mathew 	 * and platform specific handling.
844532ed618SSoby Mathew 	 */
845532ed618SSoby Mathew 	if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING)
846532ed618SSoby Mathew 		psci_cpu_on_finish(cpu_idx, &state_info);
847532ed618SSoby Mathew 	else
848532ed618SSoby Mathew 		psci_cpu_suspend_finish(cpu_idx, &state_info);
849532ed618SSoby Mathew 
850532ed618SSoby Mathew 	/*
851532ed618SSoby Mathew 	 * Set the requested and target state of this CPU and all the higher
852532ed618SSoby Mathew 	 * power domains which are ancestors of this CPU to run.
853532ed618SSoby Mathew 	 */
854532ed618SSoby Mathew 	psci_set_pwr_domains_to_run(end_pwrlvl);
855532ed618SSoby Mathew 
856532ed618SSoby Mathew #if ENABLE_PSCI_STAT
857532ed618SSoby Mathew 	/*
858532ed618SSoby Mathew 	 * Update PSCI stats.
859532ed618SSoby Mathew 	 * Caches are off when writing stats data on the power down path.
860532ed618SSoby Mathew 	 * Since caches are now enabled, it's necessary to do cache
861532ed618SSoby Mathew 	 * maintenance before reading that same data.
862532ed618SSoby Mathew 	 */
86304c1db1eSdp-arm 	psci_stats_update_pwr_up(end_pwrlvl, &state_info);
864532ed618SSoby Mathew #endif
865532ed618SSoby Mathew 
866532ed618SSoby Mathew 	/*
867532ed618SSoby Mathew 	 * This loop releases the lock corresponding to each power level
868532ed618SSoby Mathew 	 * in the reverse order to which they were acquired.
869532ed618SSoby Mathew 	 */
87074d27d00SAndrew F. Davis 	psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
871532ed618SSoby Mathew }
872532ed618SSoby Mathew 
873532ed618SSoby Mathew /*******************************************************************************
874532ed618SSoby Mathew  * This function initializes the set of hooks that PSCI invokes as part of power
875532ed618SSoby Mathew  * management operation. The power management hooks are expected to be provided
876532ed618SSoby Mathew  * by the SPD, after it finishes all its initialization
877532ed618SSoby Mathew  ******************************************************************************/
878532ed618SSoby Mathew void psci_register_spd_pm_hook(const spd_pm_ops_t *pm)
879532ed618SSoby Mathew {
8806b7b0f36SAntonio Nino Diaz 	assert(pm != NULL);
881532ed618SSoby Mathew 	psci_spd_pm = pm;
882532ed618SSoby Mathew 
8836b7b0f36SAntonio Nino Diaz 	if (pm->svc_migrate != NULL)
884532ed618SSoby Mathew 		psci_caps |= define_psci_cap(PSCI_MIG_AARCH64);
885532ed618SSoby Mathew 
8866b7b0f36SAntonio Nino Diaz 	if (pm->svc_migrate_info != NULL)
887532ed618SSoby Mathew 		psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64)
888532ed618SSoby Mathew 				| define_psci_cap(PSCI_MIG_INFO_TYPE);
889532ed618SSoby Mathew }
890532ed618SSoby Mathew 
891532ed618SSoby Mathew /*******************************************************************************
892532ed618SSoby Mathew  * This function invokes the migrate info hook in the spd_pm_ops. It performs
893532ed618SSoby Mathew  * the necessary return value validation. If the Secure Payload is UP and
894532ed618SSoby Mathew  * migrate capable, it returns the mpidr of the CPU on which the Secure payload
895532ed618SSoby Mathew  * is resident through the mpidr parameter. Else the value of the parameter on
896532ed618SSoby Mathew  * return is undefined.
897532ed618SSoby Mathew  ******************************************************************************/
898532ed618SSoby Mathew int psci_spd_migrate_info(u_register_t *mpidr)
899532ed618SSoby Mathew {
900532ed618SSoby Mathew 	int rc;
901532ed618SSoby Mathew 
9026b7b0f36SAntonio Nino Diaz 	if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL))
903532ed618SSoby Mathew 		return PSCI_E_NOT_SUPPORTED;
904532ed618SSoby Mathew 
905532ed618SSoby Mathew 	rc = psci_spd_pm->svc_migrate_info(mpidr);
906532ed618SSoby Mathew 
9076b7b0f36SAntonio Nino Diaz 	assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) ||
9086b7b0f36SAntonio Nino Diaz 	       (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED));
909532ed618SSoby Mathew 
910532ed618SSoby Mathew 	return rc;
911532ed618SSoby Mathew }
912532ed618SSoby Mathew 
913532ed618SSoby Mathew 
914532ed618SSoby Mathew /*******************************************************************************
915532ed618SSoby Mathew  * This function prints the state of all power domains present in the
916532ed618SSoby Mathew  * system
917532ed618SSoby Mathew  ******************************************************************************/
918532ed618SSoby Mathew void psci_print_power_domain_map(void)
919532ed618SSoby Mathew {
920532ed618SSoby Mathew #if LOG_LEVEL >= LOG_LEVEL_INFO
921ab4df50cSPankaj Gupta 	unsigned int idx;
922532ed618SSoby Mathew 	plat_local_state_t state;
923532ed618SSoby Mathew 	plat_local_state_type_t state_type;
924532ed618SSoby Mathew 
925532ed618SSoby Mathew 	/* This array maps to the PSCI_STATE_X definitions in psci.h */
926532ed618SSoby Mathew 	static const char * const psci_state_type_str[] = {
927532ed618SSoby Mathew 		"ON",
928532ed618SSoby Mathew 		"RETENTION",
929532ed618SSoby Mathew 		"OFF",
930532ed618SSoby Mathew 	};
931532ed618SSoby Mathew 
932532ed618SSoby Mathew 	INFO("PSCI Power Domain Map:\n");
933ab4df50cSPankaj Gupta 	for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count);
934532ed618SSoby Mathew 							idx++) {
935532ed618SSoby Mathew 		state_type = find_local_state_type(
936532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].local_state);
937b9338eeeSYann Gautier 		INFO("  Domain Node : Level %u, parent_node %u,"
938532ed618SSoby Mathew 				" State %s (0x%x)\n",
939532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].level,
940532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].parent_node,
941532ed618SSoby Mathew 				psci_state_type_str[state_type],
942532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].local_state);
943532ed618SSoby Mathew 	}
944532ed618SSoby Mathew 
945ab4df50cSPankaj Gupta 	for (idx = 0; idx < psci_plat_core_count; idx++) {
946532ed618SSoby Mathew 		state = psci_get_cpu_local_state_by_idx(idx);
947532ed618SSoby Mathew 		state_type = find_local_state_type(state);
948b9338eeeSYann Gautier 		INFO("  CPU Node : MPID 0x%llx, parent_node %u,"
949532ed618SSoby Mathew 				" State %s (0x%x)\n",
950532ed618SSoby Mathew 				(unsigned long long)psci_cpu_pd_nodes[idx].mpidr,
951532ed618SSoby Mathew 				psci_cpu_pd_nodes[idx].parent_node,
952532ed618SSoby Mathew 				psci_state_type_str[state_type],
953532ed618SSoby Mathew 				psci_get_cpu_local_state_by_idx(idx));
954532ed618SSoby Mathew 	}
955532ed618SSoby Mathew #endif
956532ed618SSoby Mathew }
957532ed618SSoby Mathew 
958b10d4499SJeenu Viswambharan /******************************************************************************
959b10d4499SJeenu Viswambharan  * Return whether any secondaries were powered up with CPU_ON call. A CPU that
960b10d4499SJeenu Viswambharan  * have ever been powered up would have set its MPDIR value to something other
961b10d4499SJeenu Viswambharan  * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to
962b10d4499SJeenu Viswambharan  * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is
963b10d4499SJeenu Viswambharan  * meaningful only when called on the primary CPU during early boot.
964b10d4499SJeenu Viswambharan  *****************************************************************************/
965b10d4499SJeenu Viswambharan int psci_secondaries_brought_up(void)
966b10d4499SJeenu Viswambharan {
9676b7b0f36SAntonio Nino Diaz 	unsigned int idx, n_valid = 0U;
968b10d4499SJeenu Viswambharan 
9696b7b0f36SAntonio Nino Diaz 	for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) {
970b10d4499SJeenu Viswambharan 		if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR)
971b10d4499SJeenu Viswambharan 			n_valid++;
972b10d4499SJeenu Viswambharan 	}
973b10d4499SJeenu Viswambharan 
9746b7b0f36SAntonio Nino Diaz 	assert(n_valid > 0U);
975b10d4499SJeenu Viswambharan 
9766b7b0f36SAntonio Nino Diaz 	return (n_valid > 1U) ? 1 : 0;
977b10d4499SJeenu Viswambharan }
978b10d4499SJeenu Viswambharan 
979b0408e87SJeenu Viswambharan /*******************************************************************************
980b0408e87SJeenu Viswambharan  * Initiate power down sequence, by calling power down operations registered for
981b0408e87SJeenu Viswambharan  * this CPU.
982b0408e87SJeenu Viswambharan  ******************************************************************************/
98365bbb935SPranav Madhu void psci_pwrdown_cpu(unsigned int power_level)
984b0408e87SJeenu Viswambharan {
985b0408e87SJeenu Viswambharan #if HW_ASSISTED_COHERENCY
986b0408e87SJeenu Viswambharan 	/*
987b0408e87SJeenu Viswambharan 	 * With hardware-assisted coherency, the CPU drivers only initiate the
988b0408e87SJeenu Viswambharan 	 * power down sequence, without performing cache-maintenance operations
989c98db6c6SAndrew F. Davis 	 * in software. Data caches enabled both before and after this call.
990b0408e87SJeenu Viswambharan 	 */
991b0408e87SJeenu Viswambharan 	prepare_cpu_pwr_dwn(power_level);
992b0408e87SJeenu Viswambharan #else
993b0408e87SJeenu Viswambharan 	/*
994b0408e87SJeenu Viswambharan 	 * Without hardware-assisted coherency, the CPU drivers disable data
995c98db6c6SAndrew F. Davis 	 * caches, then perform cache-maintenance operations in software.
996b0408e87SJeenu Viswambharan 	 *
997c98db6c6SAndrew F. Davis 	 * This also calls prepare_cpu_pwr_dwn() to initiate power down
998c98db6c6SAndrew F. Davis 	 * sequence, but that function will return with data caches disabled.
999c98db6c6SAndrew F. Davis 	 * We must ensure that the stack memory is flushed out to memory before
1000c98db6c6SAndrew F. Davis 	 * we start popping from it again.
1001b0408e87SJeenu Viswambharan 	 */
1002b0408e87SJeenu Viswambharan 	psci_do_pwrdown_cache_maintenance(power_level);
1003b0408e87SJeenu Viswambharan #endif
1004b0408e87SJeenu Viswambharan }
100522744909SSandeep Tripathy 
100622744909SSandeep Tripathy /*******************************************************************************
100722744909SSandeep Tripathy  * This function invokes the callback 'stop_func()' with the 'mpidr' of each
100822744909SSandeep Tripathy  * online PE. Caller can pass suitable method to stop a remote core.
100922744909SSandeep Tripathy  *
101022744909SSandeep Tripathy  * 'wait_ms' is the timeout value in milliseconds for the other cores to
101122744909SSandeep Tripathy  * transition to power down state. Passing '0' makes it non-blocking.
101222744909SSandeep Tripathy  *
101322744909SSandeep Tripathy  * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the
101422744909SSandeep Tripathy  * given timeout.
101522744909SSandeep Tripathy  ******************************************************************************/
101622744909SSandeep Tripathy int psci_stop_other_cores(unsigned int wait_ms,
101722744909SSandeep Tripathy 				   void (*stop_func)(u_register_t mpidr))
101822744909SSandeep Tripathy {
101922744909SSandeep Tripathy 	unsigned int idx, this_cpu_idx;
102022744909SSandeep Tripathy 
102122744909SSandeep Tripathy 	this_cpu_idx = plat_my_core_pos();
102222744909SSandeep Tripathy 
102322744909SSandeep Tripathy 	/* Invoke stop_func for each core */
102422744909SSandeep Tripathy 	for (idx = 0U; idx < psci_plat_core_count; idx++) {
102522744909SSandeep Tripathy 		/* skip current CPU */
102622744909SSandeep Tripathy 		if (idx == this_cpu_idx) {
102722744909SSandeep Tripathy 			continue;
102822744909SSandeep Tripathy 		}
102922744909SSandeep Tripathy 
103022744909SSandeep Tripathy 		/* Check if the CPU is ON */
103122744909SSandeep Tripathy 		if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) {
103222744909SSandeep Tripathy 			(*stop_func)(psci_cpu_pd_nodes[idx].mpidr);
103322744909SSandeep Tripathy 		}
103422744909SSandeep Tripathy 	}
103522744909SSandeep Tripathy 
103622744909SSandeep Tripathy 	/* Need to wait for other cores to shutdown */
103722744909SSandeep Tripathy 	if (wait_ms != 0U) {
1038b41b0824SJayanth Dodderi Chidanand 		while ((wait_ms-- != 0U) && (!psci_is_last_on_cpu())) {
103922744909SSandeep Tripathy 			mdelay(1U);
104022744909SSandeep Tripathy 		}
104122744909SSandeep Tripathy 
1042b41b0824SJayanth Dodderi Chidanand 		if (!psci_is_last_on_cpu()) {
104322744909SSandeep Tripathy 			WARN("Failed to stop all cores!\n");
104422744909SSandeep Tripathy 			psci_print_power_domain_map();
104522744909SSandeep Tripathy 			return PSCI_E_DENIED;
104622744909SSandeep Tripathy 		}
104722744909SSandeep Tripathy 	}
104822744909SSandeep Tripathy 
104922744909SSandeep Tripathy 	return PSCI_E_SUCCESS;
105022744909SSandeep Tripathy }
1051ce14a12fSLucian Paul-Trifu 
1052ce14a12fSLucian Paul-Trifu /*******************************************************************************
1053ce14a12fSLucian Paul-Trifu  * This function verifies that all the other cores in the system have been
1054ce14a12fSLucian Paul-Trifu  * turned OFF and the current CPU is the last running CPU in the system.
1055ce14a12fSLucian Paul-Trifu  * Returns true if the current CPU is the last ON CPU or false otherwise.
1056ce14a12fSLucian Paul-Trifu  *
1057ce14a12fSLucian Paul-Trifu  * This API has following differences with psci_is_last_on_cpu
1058ce14a12fSLucian Paul-Trifu  *  1. PSCI states are locked
1059ce14a12fSLucian Paul-Trifu  ******************************************************************************/
1060ce14a12fSLucian Paul-Trifu bool psci_is_last_on_cpu_safe(void)
1061ce14a12fSLucian Paul-Trifu {
1062ce14a12fSLucian Paul-Trifu 	unsigned int this_core = plat_my_core_pos();
1063ce14a12fSLucian Paul-Trifu 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1064ce14a12fSLucian Paul-Trifu 
1065b41b0824SJayanth Dodderi Chidanand 	psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1066ce14a12fSLucian Paul-Trifu 
1067ce14a12fSLucian Paul-Trifu 	psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1068ce14a12fSLucian Paul-Trifu 
1069b41b0824SJayanth Dodderi Chidanand 	if (!psci_is_last_on_cpu()) {
1070b41b0824SJayanth Dodderi Chidanand 		psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1071ce14a12fSLucian Paul-Trifu 		return false;
1072ce14a12fSLucian Paul-Trifu 	}
1073ce14a12fSLucian Paul-Trifu 
1074ce14a12fSLucian Paul-Trifu 	psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1075ce14a12fSLucian Paul-Trifu 
1076ce14a12fSLucian Paul-Trifu 	return true;
1077ce14a12fSLucian Paul-Trifu }
1078*b88a4416SWing Li 
1079*b88a4416SWing Li /*******************************************************************************
1080*b88a4416SWing Li  * This function verifies that all cores in the system have been turned ON.
1081*b88a4416SWing Li  * Returns true, if all CPUs are ON or false otherwise.
1082*b88a4416SWing Li  *
1083*b88a4416SWing Li  * This API has following differences with psci_are_all_cpus_on
1084*b88a4416SWing Li  *  1. PSCI states are locked
1085*b88a4416SWing Li  ******************************************************************************/
1086*b88a4416SWing Li bool psci_are_all_cpus_on_safe(void)
1087*b88a4416SWing Li {
1088*b88a4416SWing Li 	unsigned int this_core = plat_my_core_pos();
1089*b88a4416SWing Li 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1090*b88a4416SWing Li 
1091*b88a4416SWing Li 	psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1092*b88a4416SWing Li 
1093*b88a4416SWing Li 	psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1094*b88a4416SWing Li 
1095*b88a4416SWing Li 	if (!psci_are_all_cpus_on()) {
1096*b88a4416SWing Li 		psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1097*b88a4416SWing Li 		return false;
1098*b88a4416SWing Li 	}
1099*b88a4416SWing Li 
1100*b88a4416SWing Li 	psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1101*b88a4416SWing Li 
1102*b88a4416SWing Li 	return true;
1103*b88a4416SWing Li }
1104