xref: /rk3399_ARM-atf/lib/psci/psci_common.c (revision a7be2a57b6999d2035655d75b9938770e8ecc5a8)
1532ed618SSoby Mathew /*
23b802105SBoyan Karatotev  * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <string.h>
909d40e0eSAntonio Nino Diaz 
10532ed618SSoby Mathew #include <arch.h>
11777f1f68SJayanth Dodderi Chidanand #include <arch_features.h>
12532ed618SSoby Mathew #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
15532ed618SSoby Mathew #include <context.h>
1622744909SSandeep Tripathy #include <drivers/delay_timer.h>
1709d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
18777f1f68SJayanth Dodderi Chidanand #include <lib/extensions/spe.h>
199b1e800eSBoyan Karatotev #include <lib/pmf/pmf.h>
209b1e800eSBoyan Karatotev #include <lib/runtime_instr.h>
2109d40e0eSAntonio Nino Diaz #include <lib/utils.h>
2209d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2309d40e0eSAntonio Nino Diaz 
24532ed618SSoby Mathew #include "psci_private.h"
25532ed618SSoby Mathew 
26532ed618SSoby Mathew /*
27532ed618SSoby Mathew  * SPD power management operations, expected to be supplied by the registered
28532ed618SSoby Mathew  * SPD on successful SP initialization
29532ed618SSoby Mathew  */
30532ed618SSoby Mathew const spd_pm_ops_t *psci_spd_pm;
31532ed618SSoby Mathew 
32532ed618SSoby Mathew /*
33532ed618SSoby Mathew  * PSCI requested local power state map. This array is used to store the local
34532ed618SSoby Mathew  * power states requested by a CPU for power levels from level 1 to
35532ed618SSoby Mathew  * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power
36532ed618SSoby Mathew  * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a
37532ed618SSoby Mathew  * CPU are the same.
38532ed618SSoby Mathew  *
39532ed618SSoby Mathew  * During state coordination, the platform is passed an array containing the
40532ed618SSoby Mathew  * local states requested for a particular non cpu power domain by each cpu
41532ed618SSoby Mathew  * within the domain.
42532ed618SSoby Mathew  *
43532ed618SSoby Mathew  * TODO: Dense packing of the requested states will cause cache thrashing
44532ed618SSoby Mathew  * when multiple power domains write to it. If we allocate the requested
45532ed618SSoby Mathew  * states at each power level in a cache-line aligned per-domain memory,
46532ed618SSoby Mathew  * the cache thrashing can be avoided.
47532ed618SSoby Mathew  */
48532ed618SSoby Mathew static plat_local_state_t
49532ed618SSoby Mathew 	psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT];
50532ed618SSoby Mathew 
51ab4df50cSPankaj Gupta unsigned int psci_plat_core_count;
52532ed618SSoby Mathew 
53532ed618SSoby Mathew /*******************************************************************************
54532ed618SSoby Mathew  * Arrays that hold the platform's power domain tree information for state
55532ed618SSoby Mathew  * management of power domains.
56532ed618SSoby Mathew  * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain
57532ed618SSoby Mathew  * which is an ancestor of a CPU power domain.
58532ed618SSoby Mathew  * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain
59532ed618SSoby Mathew  ******************************************************************************/
60532ed618SSoby Mathew non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS]
61532ed618SSoby Mathew #if USE_COHERENT_MEM
62da04341eSChris Kay __section(".tzfw_coherent_mem")
63532ed618SSoby Mathew #endif
64532ed618SSoby Mathew ;
65532ed618SSoby Mathew 
66b0408e87SJeenu Viswambharan /* Lock for PSCI state coordination */
67b0408e87SJeenu Viswambharan DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
68532ed618SSoby Mathew 
69532ed618SSoby Mathew cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
70532ed618SSoby Mathew 
71532ed618SSoby Mathew /*******************************************************************************
72532ed618SSoby Mathew  * Pointer to functions exported by the platform to complete power mgmt. ops
73532ed618SSoby Mathew  ******************************************************************************/
74532ed618SSoby Mathew const plat_psci_ops_t *psci_plat_pm_ops;
75532ed618SSoby Mathew 
76532ed618SSoby Mathew /******************************************************************************
77532ed618SSoby Mathew  * Check that the maximum power level supported by the platform makes sense
78532ed618SSoby Mathew  *****************************************************************************/
796b7b0f36SAntonio Nino Diaz CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) &&
806b7b0f36SAntonio Nino Diaz 	(PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL),
81532ed618SSoby Mathew 	assert_platform_max_pwrlvl_check);
82532ed618SSoby Mathew 
83b88a4416SWing Li #if PSCI_OS_INIT_MODE
84b88a4416SWing Li /*******************************************************************************
85b88a4416SWing Li  * The power state coordination mode used in CPU_SUSPEND.
86b88a4416SWing Li  * Defaults to platform-coordinated mode.
87b88a4416SWing Li  ******************************************************************************/
88b88a4416SWing Li suspend_mode_t psci_suspend_mode = PLAT_COORD;
89b88a4416SWing Li #endif
90b88a4416SWing Li 
91532ed618SSoby Mathew /*
92532ed618SSoby Mathew  * The plat_local_state used by the platform is one of these types: RUN,
93532ed618SSoby Mathew  * RETENTION and OFF. The platform can define further sub-states for each type
94532ed618SSoby Mathew  * apart from RUN. This categorization is done to verify the sanity of the
95532ed618SSoby Mathew  * psci_power_state passed by the platform and to print debug information. The
96532ed618SSoby Mathew  * categorization is done on the basis of the following conditions:
97532ed618SSoby Mathew  *
98532ed618SSoby Mathew  * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN.
99532ed618SSoby Mathew  *
100532ed618SSoby Mathew  * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is
101532ed618SSoby Mathew  *    STATE_TYPE_RETN.
102532ed618SSoby Mathew  *
103532ed618SSoby Mathew  * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is
104532ed618SSoby Mathew  *    STATE_TYPE_OFF.
105532ed618SSoby Mathew  */
106532ed618SSoby Mathew typedef enum plat_local_state_type {
107532ed618SSoby Mathew 	STATE_TYPE_RUN = 0,
108532ed618SSoby Mathew 	STATE_TYPE_RETN,
109532ed618SSoby Mathew 	STATE_TYPE_OFF
110532ed618SSoby Mathew } plat_local_state_type_t;
111532ed618SSoby Mathew 
11297373c33SAntonio Nino Diaz /* Function used to categorize plat_local_state. */
11397373c33SAntonio Nino Diaz static plat_local_state_type_t find_local_state_type(plat_local_state_t state)
11497373c33SAntonio Nino Diaz {
11597373c33SAntonio Nino Diaz 	if (state != 0U) {
11697373c33SAntonio Nino Diaz 		if (state > PLAT_MAX_RET_STATE) {
11797373c33SAntonio Nino Diaz 			return STATE_TYPE_OFF;
11897373c33SAntonio Nino Diaz 		} else {
11997373c33SAntonio Nino Diaz 			return STATE_TYPE_RETN;
12097373c33SAntonio Nino Diaz 		}
12197373c33SAntonio Nino Diaz 	} else {
12297373c33SAntonio Nino Diaz 		return STATE_TYPE_RUN;
12397373c33SAntonio Nino Diaz 	}
12497373c33SAntonio Nino Diaz }
125532ed618SSoby Mathew 
126532ed618SSoby Mathew /******************************************************************************
127532ed618SSoby Mathew  * Check that the maximum retention level supported by the platform is less
128532ed618SSoby Mathew  * than the maximum off level.
129532ed618SSoby Mathew  *****************************************************************************/
1306b7b0f36SAntonio Nino Diaz CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE,
131532ed618SSoby Mathew 		assert_platform_max_off_and_retn_state_check);
132532ed618SSoby Mathew 
133532ed618SSoby Mathew /******************************************************************************
134532ed618SSoby Mathew  * This function ensures that the power state parameter in a CPU_SUSPEND request
135532ed618SSoby Mathew  * is valid. If so, it returns the requested states for each power level.
136532ed618SSoby Mathew  *****************************************************************************/
137532ed618SSoby Mathew int psci_validate_power_state(unsigned int power_state,
138532ed618SSoby Mathew 			      psci_power_state_t *state_info)
139532ed618SSoby Mathew {
140532ed618SSoby Mathew 	/* Check SBZ bits in power state are zero */
141c7b0a28dSMaheedhar Bollapalli 	if (psci_check_power_state(power_state) != 0U) {
142532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
143c7b0a28dSMaheedhar Bollapalli 	}
1446b7b0f36SAntonio Nino Diaz 	assert(psci_plat_pm_ops->validate_power_state != NULL);
145532ed618SSoby Mathew 
146532ed618SSoby Mathew 	/* Validate the power_state using platform pm_ops */
147532ed618SSoby Mathew 	return psci_plat_pm_ops->validate_power_state(power_state, state_info);
148532ed618SSoby Mathew }
149532ed618SSoby Mathew 
150532ed618SSoby Mathew /******************************************************************************
151532ed618SSoby Mathew  * This function retrieves the `psci_power_state_t` for system suspend from
152532ed618SSoby Mathew  * the platform.
153532ed618SSoby Mathew  *****************************************************************************/
154532ed618SSoby Mathew void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info)
155532ed618SSoby Mathew {
156532ed618SSoby Mathew 	/*
157532ed618SSoby Mathew 	 * Assert that the required pm_ops hook is implemented to ensure that
158532ed618SSoby Mathew 	 * the capability detected during psci_setup() is valid.
159532ed618SSoby Mathew 	 */
1606b7b0f36SAntonio Nino Diaz 	assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL);
161532ed618SSoby Mathew 
162532ed618SSoby Mathew 	/*
163532ed618SSoby Mathew 	 * Query the platform for the power_state required for system suspend
164532ed618SSoby Mathew 	 */
165532ed618SSoby Mathew 	psci_plat_pm_ops->get_sys_suspend_power_state(state_info);
166532ed618SSoby Mathew }
167532ed618SSoby Mathew 
168606b7430SWing Li #if PSCI_OS_INIT_MODE
169606b7430SWing Li /*******************************************************************************
170606b7430SWing Li  * This function verifies that all the other cores at the 'end_pwrlvl' have been
171606b7430SWing Li  * idled and the current CPU is the last running CPU at the 'end_pwrlvl'.
172606b7430SWing Li  * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false)
173606b7430SWing Li  * otherwise.
174606b7430SWing Li  ******************************************************************************/
1753b802105SBoyan Karatotev static bool psci_is_last_cpu_to_idle_at_pwrlvl(unsigned int my_idx, unsigned int end_pwrlvl)
176606b7430SWing Li {
1773b802105SBoyan Karatotev 	unsigned int lvl;
178152ad112SMark Dykes 	unsigned int parent_idx = 0;
179606b7430SWing Li 	unsigned int cpu_start_idx, ncpus, cpu_idx;
180606b7430SWing Li 	plat_local_state_t local_state;
181606b7430SWing Li 
182606b7430SWing Li 	if (end_pwrlvl == PSCI_CPU_PWR_LVL) {
183606b7430SWing Li 		return true;
184606b7430SWing Li 	}
185606b7430SWing Li 
186606b7430SWing Li 	parent_idx = psci_cpu_pd_nodes[my_idx].parent_node;
18701959a16SCharlie Bareham 	for (lvl = PSCI_CPU_PWR_LVL + U(1); lvl < end_pwrlvl; lvl++) {
18801959a16SCharlie Bareham 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
189606b7430SWing Li 	}
190606b7430SWing Li 
191606b7430SWing Li 	cpu_start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
192606b7430SWing Li 	ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
193606b7430SWing Li 
194606b7430SWing Li 	for (cpu_idx = cpu_start_idx; cpu_idx < cpu_start_idx + ncpus;
195606b7430SWing Li 			cpu_idx++) {
196606b7430SWing Li 		local_state = psci_get_cpu_local_state_by_idx(cpu_idx);
197606b7430SWing Li 		if (cpu_idx == my_idx) {
198606b7430SWing Li 			assert(is_local_state_run(local_state) != 0);
199606b7430SWing Li 			continue;
200606b7430SWing Li 		}
201606b7430SWing Li 
202606b7430SWing Li 		if (is_local_state_run(local_state) != 0) {
203606b7430SWing Li 			return false;
204606b7430SWing Li 		}
205606b7430SWing Li 	}
206606b7430SWing Li 
207606b7430SWing Li 	return true;
208606b7430SWing Li }
209606b7430SWing Li #endif
210606b7430SWing Li 
211532ed618SSoby Mathew /*******************************************************************************
212b88a4416SWing Li  * This function verifies that all the other cores in the system have been
213532ed618SSoby Mathew  * turned OFF and the current CPU is the last running CPU in the system.
214b41b0824SJayanth Dodderi Chidanand  * Returns true, if the current CPU is the last ON CPU or false otherwise.
215532ed618SSoby Mathew  ******************************************************************************/
2163b802105SBoyan Karatotev bool psci_is_last_on_cpu(unsigned int my_idx)
217532ed618SSoby Mathew {
218*a7be2a57SManish V Badarkhe 	for (unsigned int cpu_idx = 0U; cpu_idx < psci_plat_core_count; cpu_idx++) {
219532ed618SSoby Mathew 		if (cpu_idx == my_idx) {
220532ed618SSoby Mathew 			assert(psci_get_aff_info_state() == AFF_STATE_ON);
221532ed618SSoby Mathew 			continue;
222532ed618SSoby Mathew 		}
223532ed618SSoby Mathew 
224b41b0824SJayanth Dodderi Chidanand 		if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) {
225b41b0824SJayanth Dodderi Chidanand 			VERBOSE("core=%u other than current core=%u %s\n",
226b41b0824SJayanth Dodderi Chidanand 				cpu_idx, my_idx, "running in the system");
227b41b0824SJayanth Dodderi Chidanand 			return false;
228b41b0824SJayanth Dodderi Chidanand 		}
229532ed618SSoby Mathew 	}
230532ed618SSoby Mathew 
231b41b0824SJayanth Dodderi Chidanand 	return true;
232532ed618SSoby Mathew }
233532ed618SSoby Mathew 
234532ed618SSoby Mathew /*******************************************************************************
235b88a4416SWing Li  * This function verifies that all cores in the system have been turned ON.
236b88a4416SWing Li  * Returns true, if all CPUs are ON or false otherwise.
237b88a4416SWing Li  ******************************************************************************/
238b88a4416SWing Li static bool psci_are_all_cpus_on(void)
239b88a4416SWing Li {
240b88a4416SWing Li 	unsigned int cpu_idx;
241b88a4416SWing Li 
242*a7be2a57SManish V Badarkhe 	for (cpu_idx = 0U; cpu_idx < psci_plat_core_count; cpu_idx++) {
243b88a4416SWing Li 		if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_OFF) {
244b88a4416SWing Li 			return false;
245b88a4416SWing Li 		}
246b88a4416SWing Li 	}
247b88a4416SWing Li 
248b88a4416SWing Li 	return true;
249b88a4416SWing Li }
250b88a4416SWing Li 
251b88a4416SWing Li /*******************************************************************************
252*a7be2a57SManish V Badarkhe  * Counts the number of CPUs in the system that are currently in the ON or
253*a7be2a57SManish V Badarkhe  * ON_PENDING state.
254*a7be2a57SManish V Badarkhe  *
255*a7be2a57SManish V Badarkhe  * @note This function does not acquire any power domain locks. It must only be
256*a7be2a57SManish V Badarkhe  *       called in contexts where it is guaranteed that PSCI state transitions
257*a7be2a57SManish V Badarkhe  *       are not concurrently happening, or where locks are already held.
258*a7be2a57SManish V Badarkhe  *
259*a7be2a57SManish V Badarkhe  * @return The number of CPUs currently in AFF_STATE_ON or AFF_STATE_ON_PENDING.
260*a7be2a57SManish V Badarkhe  ******************************************************************************/
261*a7be2a57SManish V Badarkhe static unsigned int psci_num_cpus_running(void)
262*a7be2a57SManish V Badarkhe {
263*a7be2a57SManish V Badarkhe 	unsigned int cpu_idx;
264*a7be2a57SManish V Badarkhe 	unsigned int no_of_cpus = 0U;
265*a7be2a57SManish V Badarkhe 	aff_info_state_t aff_state;
266*a7be2a57SManish V Badarkhe 
267*a7be2a57SManish V Badarkhe 	for (cpu_idx = 0U; cpu_idx < psci_plat_core_count; cpu_idx++) {
268*a7be2a57SManish V Badarkhe 		aff_state = psci_get_aff_info_state_by_idx(cpu_idx);
269*a7be2a57SManish V Badarkhe 		if (aff_state == AFF_STATE_ON ||
270*a7be2a57SManish V Badarkhe 		    aff_state == AFF_STATE_ON_PENDING) {
271*a7be2a57SManish V Badarkhe 			no_of_cpus++;
272*a7be2a57SManish V Badarkhe 		}
273*a7be2a57SManish V Badarkhe 	}
274*a7be2a57SManish V Badarkhe 
275*a7be2a57SManish V Badarkhe 	return no_of_cpus;
276*a7be2a57SManish V Badarkhe }
277*a7be2a57SManish V Badarkhe 
278*a7be2a57SManish V Badarkhe /*******************************************************************************
279532ed618SSoby Mathew  * Routine to return the maximum power level to traverse to after a cpu has
280532ed618SSoby Mathew  * been physically powered up. It is expected to be called immediately after
281532ed618SSoby Mathew  * reset from assembler code.
282532ed618SSoby Mathew  ******************************************************************************/
283532ed618SSoby Mathew static unsigned int get_power_on_target_pwrlvl(void)
284532ed618SSoby Mathew {
285532ed618SSoby Mathew 	unsigned int pwrlvl;
286532ed618SSoby Mathew 
287532ed618SSoby Mathew 	/*
288532ed618SSoby Mathew 	 * Assume that this cpu was suspended and retrieve its target power
2890c836554SBoyan Karatotev 	 * level. If it wasn't, the cpu is off so this will be PLAT_MAX_PWR_LVL.
290532ed618SSoby Mathew 	 */
291532ed618SSoby Mathew 	pwrlvl = psci_get_suspend_pwrlvl();
2920c411c78SDeepika Bhavnani 	assert(pwrlvl < PSCI_INVALID_PWR_LVL);
293532ed618SSoby Mathew 	return pwrlvl;
294532ed618SSoby Mathew }
295532ed618SSoby Mathew 
296532ed618SSoby Mathew /******************************************************************************
297532ed618SSoby Mathew  * Helper function to update the requested local power state array. This array
298532ed618SSoby Mathew  * does not store the requested state for the CPU power level. Hence an
29941af0515SDeepika Bhavnani  * assertion is added to prevent us from accessing the CPU power level.
300532ed618SSoby Mathew  *****************************************************************************/
301532ed618SSoby Mathew static void psci_set_req_local_pwr_state(unsigned int pwrlvl,
302532ed618SSoby Mathew 					 unsigned int cpu_idx,
303532ed618SSoby Mathew 					 plat_local_state_t req_pwr_state)
304532ed618SSoby Mathew {
305532ed618SSoby Mathew 	assert(pwrlvl > PSCI_CPU_PWR_LVL);
30641af0515SDeepika Bhavnani 	if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
307ab4df50cSPankaj Gupta 			(cpu_idx < psci_plat_core_count)) {
3086b7b0f36SAntonio Nino Diaz 		psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state;
30941af0515SDeepika Bhavnani 	}
310532ed618SSoby Mathew }
311532ed618SSoby Mathew 
312532ed618SSoby Mathew /******************************************************************************
313532ed618SSoby Mathew  * This function initializes the psci_req_local_pwr_states.
314532ed618SSoby Mathew  *****************************************************************************/
31587c85134SDaniel Boulby void __init psci_init_req_local_pwr_states(void)
316532ed618SSoby Mathew {
317532ed618SSoby Mathew 	/* Initialize the requested state of all non CPU power domains as OFF */
3186b7b0f36SAntonio Nino Diaz 	unsigned int pwrlvl;
319ab4df50cSPankaj Gupta 	unsigned int core;
3206b7b0f36SAntonio Nino Diaz 
3216b7b0f36SAntonio Nino Diaz 	for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) {
322ab4df50cSPankaj Gupta 		for (core = 0; core < psci_plat_core_count; core++) {
3236b7b0f36SAntonio Nino Diaz 			psci_req_local_pwr_states[pwrlvl][core] =
3246b7b0f36SAntonio Nino Diaz 				PLAT_MAX_OFF_STATE;
3256b7b0f36SAntonio Nino Diaz 		}
3266b7b0f36SAntonio Nino Diaz 	}
327532ed618SSoby Mathew }
328532ed618SSoby Mathew 
329532ed618SSoby Mathew /******************************************************************************
330532ed618SSoby Mathew  * Helper function to return a reference to an array containing the local power
331532ed618SSoby Mathew  * states requested by each cpu for a power domain at 'pwrlvl'. The size of the
332532ed618SSoby Mathew  * array will be the number of cpu power domains of which this power domain is
333532ed618SSoby Mathew  * an ancestor. These requested states will be used to determine a suitable
334532ed618SSoby Mathew  * target state for this power domain during psci state coordination. An
335532ed618SSoby Mathew  * assertion is added to prevent us from accessing the CPU power level.
336532ed618SSoby Mathew  *****************************************************************************/
337532ed618SSoby Mathew static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl,
338fc81021aSDeepika Bhavnani 							 unsigned int cpu_idx)
339532ed618SSoby Mathew {
340532ed618SSoby Mathew 	assert(pwrlvl > PSCI_CPU_PWR_LVL);
341532ed618SSoby Mathew 
34241af0515SDeepika Bhavnani 	if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
343ab4df50cSPankaj Gupta 			(cpu_idx < psci_plat_core_count)) {
3446b7b0f36SAntonio Nino Diaz 		return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx];
34541af0515SDeepika Bhavnani 	} else
34641af0515SDeepika Bhavnani 		return NULL;
347532ed618SSoby Mathew }
348532ed618SSoby Mathew 
349606b7430SWing Li #if PSCI_OS_INIT_MODE
350606b7430SWing Li /******************************************************************************
351606b7430SWing Li  * Helper function to save a copy of the psci_req_local_pwr_states (prev) for a
352606b7430SWing Li  * CPU (cpu_idx), and update psci_req_local_pwr_states with the new requested
353606b7430SWing Li  * local power states (state_info).
354606b7430SWing Li  *****************************************************************************/
355606b7430SWing Li void psci_update_req_local_pwr_states(unsigned int end_pwrlvl,
356606b7430SWing Li 				      unsigned int cpu_idx,
357606b7430SWing Li 				      psci_power_state_t *state_info,
358606b7430SWing Li 				      plat_local_state_t *prev)
359606b7430SWing Li {
360606b7430SWing Li 	unsigned int lvl;
361606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
362606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
363606b7430SWing Li #else
364606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL;
365606b7430SWing Li #endif
366606b7430SWing Li 	plat_local_state_t req_state;
367606b7430SWing Li 
368606b7430SWing Li 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) {
369606b7430SWing Li 		/* Save the previous requested local power state */
370606b7430SWing Li 		prev[lvl - 1U] = *psci_get_req_local_pwr_states(lvl, cpu_idx);
371606b7430SWing Li 
372606b7430SWing Li 		/* Update the new requested local power state */
373606b7430SWing Li 		if (lvl <= end_pwrlvl) {
374606b7430SWing Li 			req_state = state_info->pwr_domain_state[lvl];
375606b7430SWing Li 		} else {
376606b7430SWing Li 			req_state = state_info->pwr_domain_state[end_pwrlvl];
377606b7430SWing Li 		}
378606b7430SWing Li 		psci_set_req_local_pwr_state(lvl, cpu_idx, req_state);
379606b7430SWing Li 	}
380606b7430SWing Li }
381606b7430SWing Li 
382606b7430SWing Li /******************************************************************************
383606b7430SWing Li  * Helper function to restore the previously saved requested local power states
384606b7430SWing Li  * (prev) for a CPU (cpu_idx) to psci_req_local_pwr_states.
385606b7430SWing Li  *****************************************************************************/
386606b7430SWing Li void psci_restore_req_local_pwr_states(unsigned int cpu_idx,
387606b7430SWing Li 				       plat_local_state_t *prev)
388606b7430SWing Li {
389606b7430SWing Li 	unsigned int lvl;
390606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
391606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
392606b7430SWing Li #else
393606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL;
394606b7430SWing Li #endif
395606b7430SWing Li 
396606b7430SWing Li 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) {
397606b7430SWing Li 		/* Restore the previous requested local power state */
398606b7430SWing Li 		psci_set_req_local_pwr_state(lvl, cpu_idx, prev[lvl - 1U]);
399606b7430SWing Li 	}
400606b7430SWing Li }
401606b7430SWing Li #endif
402606b7430SWing Li 
403a10d3632SJeenu Viswambharan /*
404a10d3632SJeenu Viswambharan  * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent
405a10d3632SJeenu Viswambharan  * memory.
406a10d3632SJeenu Viswambharan  *
407a10d3632SJeenu Viswambharan  * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory,
408a10d3632SJeenu Viswambharan  * it's accessed by both cached and non-cached participants. To serve the common
409a10d3632SJeenu Viswambharan  * minimum, perform a cache flush before read and after write so that non-cached
410a10d3632SJeenu Viswambharan  * participants operate on latest data in main memory.
411a10d3632SJeenu Viswambharan  *
412a10d3632SJeenu Viswambharan  * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent
413a10d3632SJeenu Viswambharan  * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent.
414a10d3632SJeenu Viswambharan  * In both cases, no cache operations are required.
415a10d3632SJeenu Viswambharan  */
416a10d3632SJeenu Viswambharan 
417a10d3632SJeenu Viswambharan /*
418a10d3632SJeenu Viswambharan  * Retrieve local state of non-CPU power domain node from a non-cached CPU,
419a10d3632SJeenu Viswambharan  * after any required cache maintenance operation.
420a10d3632SJeenu Viswambharan  */
421a10d3632SJeenu Viswambharan static plat_local_state_t get_non_cpu_pd_node_local_state(
422a10d3632SJeenu Viswambharan 		unsigned int parent_idx)
423a10d3632SJeenu Viswambharan {
424f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
425a10d3632SJeenu Viswambharan 	flush_dcache_range(
426a10d3632SJeenu Viswambharan 			(uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
427a10d3632SJeenu Viswambharan 			sizeof(psci_non_cpu_pd_nodes[parent_idx]));
428a10d3632SJeenu Viswambharan #endif
429a10d3632SJeenu Viswambharan 	return psci_non_cpu_pd_nodes[parent_idx].local_state;
430a10d3632SJeenu Viswambharan }
431a10d3632SJeenu Viswambharan 
432a10d3632SJeenu Viswambharan /*
433a10d3632SJeenu Viswambharan  * Update local state of non-CPU power domain node from a cached CPU; perform
434a10d3632SJeenu Viswambharan  * any required cache maintenance operation afterwards.
435a10d3632SJeenu Viswambharan  */
436a10d3632SJeenu Viswambharan static void set_non_cpu_pd_node_local_state(unsigned int parent_idx,
437a10d3632SJeenu Viswambharan 		plat_local_state_t state)
438a10d3632SJeenu Viswambharan {
439a10d3632SJeenu Viswambharan 	psci_non_cpu_pd_nodes[parent_idx].local_state = state;
440f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
441a10d3632SJeenu Viswambharan 	flush_dcache_range(
442a10d3632SJeenu Viswambharan 			(uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
443a10d3632SJeenu Viswambharan 			sizeof(psci_non_cpu_pd_nodes[parent_idx]));
444a10d3632SJeenu Viswambharan #endif
445a10d3632SJeenu Viswambharan }
446a10d3632SJeenu Viswambharan 
447532ed618SSoby Mathew /******************************************************************************
448532ed618SSoby Mathew  * Helper function to return the current local power state of each power domain
449532ed618SSoby Mathew  * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This
450532ed618SSoby Mathew  * function will be called after a cpu is powered on to find the local state
451532ed618SSoby Mathew  * each power domain has emerged from.
452532ed618SSoby Mathew  *****************************************************************************/
4533b802105SBoyan Karatotev void psci_get_target_local_pwr_states(unsigned int cpu_idx, unsigned int end_pwrlvl,
454532ed618SSoby Mathew 				      psci_power_state_t *target_state)
455532ed618SSoby Mathew {
456532ed618SSoby Mathew 	unsigned int parent_idx, lvl;
457532ed618SSoby Mathew 	plat_local_state_t *pd_state = target_state->pwr_domain_state;
458532ed618SSoby Mathew 
459532ed618SSoby Mathew 	pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state();
4603b802105SBoyan Karatotev 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
461532ed618SSoby Mathew 
462532ed618SSoby Mathew 	/* Copy the local power state from node to state_info */
4636b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
464a10d3632SJeenu Viswambharan 		pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx);
465532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
466532ed618SSoby Mathew 	}
467532ed618SSoby Mathew 
468532ed618SSoby Mathew 	/* Set the the higher levels to RUN */
469c7b0a28dSMaheedhar Bollapalli 	for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
470532ed618SSoby Mathew 		target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
471532ed618SSoby Mathew 	}
472c7b0a28dSMaheedhar Bollapalli }
473532ed618SSoby Mathew 
474532ed618SSoby Mathew /******************************************************************************
475532ed618SSoby Mathew  * Helper function to set the target local power state that each power domain
476532ed618SSoby Mathew  * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will
477532ed618SSoby Mathew  * enter. This function will be called after coordination of requested power
478532ed618SSoby Mathew  * states has been done for each power level.
479532ed618SSoby Mathew  *****************************************************************************/
4803b802105SBoyan Karatotev void psci_set_target_local_pwr_states(unsigned int cpu_idx, unsigned int end_pwrlvl,
481532ed618SSoby Mathew 				      const psci_power_state_t *target_state)
482532ed618SSoby Mathew {
483532ed618SSoby Mathew 	unsigned int parent_idx, lvl;
484532ed618SSoby Mathew 	const plat_local_state_t *pd_state = target_state->pwr_domain_state;
485532ed618SSoby Mathew 
486532ed618SSoby Mathew 	psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]);
487532ed618SSoby Mathew 
488532ed618SSoby Mathew 	/*
489a10d3632SJeenu Viswambharan 	 * Need to flush as local_state might be accessed with Data Cache
490532ed618SSoby Mathew 	 * disabled during power on
491532ed618SSoby Mathew 	 */
492a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data.local_state);
493532ed618SSoby Mathew 
4943b802105SBoyan Karatotev 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
495532ed618SSoby Mathew 
496532ed618SSoby Mathew 	/* Copy the local_state from state_info */
4976b7b0f36SAntonio Nino Diaz 	for (lvl = 1U; lvl <= end_pwrlvl; lvl++) {
498a10d3632SJeenu Viswambharan 		set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]);
499532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
500532ed618SSoby Mathew 	}
501532ed618SSoby Mathew }
502532ed618SSoby Mathew 
503532ed618SSoby Mathew /*******************************************************************************
504532ed618SSoby Mathew  * PSCI helper function to get the parent nodes corresponding to a cpu_index.
505532ed618SSoby Mathew  ******************************************************************************/
506fc81021aSDeepika Bhavnani void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
507532ed618SSoby Mathew 				      unsigned int end_lvl,
5086b7b0f36SAntonio Nino Diaz 				      unsigned int *node_index)
509532ed618SSoby Mathew {
510532ed618SSoby Mathew 	unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node;
5116311f63dSVarun Wadekar 	unsigned int i;
5126b7b0f36SAntonio Nino Diaz 	unsigned int *node = node_index;
513532ed618SSoby Mathew 
5146b7b0f36SAntonio Nino Diaz 	for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) {
5156b7b0f36SAntonio Nino Diaz 		*node = parent_node;
5166b7b0f36SAntonio Nino Diaz 		node++;
517532ed618SSoby Mathew 		parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node;
518532ed618SSoby Mathew 	}
519532ed618SSoby Mathew }
520532ed618SSoby Mathew 
521532ed618SSoby Mathew /******************************************************************************
522532ed618SSoby Mathew  * This function is invoked post CPU power up and initialization. It sets the
523532ed618SSoby Mathew  * affinity info state, target power state and requested power state for the
524532ed618SSoby Mathew  * current CPU and all its ancestor power domains to RUN.
525532ed618SSoby Mathew  *****************************************************************************/
5263b802105SBoyan Karatotev void psci_set_pwr_domains_to_run(unsigned int cpu_idx, unsigned int end_pwrlvl)
527532ed618SSoby Mathew {
5283b802105SBoyan Karatotev 	unsigned int parent_idx, lvl;
529532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
530532ed618SSoby Mathew 
531532ed618SSoby Mathew 	/* Reset the local_state to RUN for the non cpu power domains. */
5326b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
533a10d3632SJeenu Viswambharan 		set_non_cpu_pd_node_local_state(parent_idx,
534a10d3632SJeenu Viswambharan 				PSCI_LOCAL_STATE_RUN);
535532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl,
536532ed618SSoby Mathew 					     cpu_idx,
537532ed618SSoby Mathew 					     PSCI_LOCAL_STATE_RUN);
538532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
539532ed618SSoby Mathew 	}
540532ed618SSoby Mathew 
541532ed618SSoby Mathew 	/* Set the affinity info state to ON */
542532ed618SSoby Mathew 	psci_set_aff_info_state(AFF_STATE_ON);
543532ed618SSoby Mathew 
544532ed618SSoby Mathew 	psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
545a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data);
546532ed618SSoby Mathew }
547532ed618SSoby Mathew 
548532ed618SSoby Mathew /******************************************************************************
549606b7430SWing Li  * This function is used in platform-coordinated mode.
550606b7430SWing Li  *
551532ed618SSoby Mathew  * This function is passed the local power states requested for each power
552532ed618SSoby Mathew  * domain (state_info) between the current CPU domain and its ancestors until
553532ed618SSoby Mathew  * the target power level (end_pwrlvl). It updates the array of requested power
554532ed618SSoby Mathew  * states with this information.
555532ed618SSoby Mathew  *
556532ed618SSoby Mathew  * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
557532ed618SSoby Mathew  * retrieves the states requested by all the cpus of which the power domain at
558532ed618SSoby Mathew  * that level is an ancestor. It passes this information to the platform to
559532ed618SSoby Mathew  * coordinate and return the target power state. If the target state for a level
560532ed618SSoby Mathew  * is RUN then subsequent levels are not considered. At the CPU level, state
561532ed618SSoby Mathew  * coordination is not required. Hence, the requested and the target states are
562532ed618SSoby Mathew  * the same.
563532ed618SSoby Mathew  *
564532ed618SSoby Mathew  * The 'state_info' is updated with the target state for each level between the
565532ed618SSoby Mathew  * CPU and the 'end_pwrlvl' and returned to the caller.
566532ed618SSoby Mathew  *
567532ed618SSoby Mathew  * This function will only be invoked with data cache enabled and while
568532ed618SSoby Mathew  * powering down a core.
569532ed618SSoby Mathew  *****************************************************************************/
5703b802105SBoyan Karatotev void psci_do_state_coordination(unsigned int cpu_idx, unsigned int end_pwrlvl,
571532ed618SSoby Mathew 				psci_power_state_t *state_info)
572532ed618SSoby Mathew {
5733b802105SBoyan Karatotev 	unsigned int lvl, parent_idx;
574fc81021aSDeepika Bhavnani 	unsigned int start_idx;
5756b7b0f36SAntonio Nino Diaz 	unsigned int ncpus;
5767b970841SNithin G 	plat_local_state_t target_state;
577532ed618SSoby Mathew 
578532ed618SSoby Mathew 	assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
579532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
580532ed618SSoby Mathew 
581532ed618SSoby Mathew 	/* For level 0, the requested state will be equivalent
582532ed618SSoby Mathew 	   to target state */
5836b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
584532ed618SSoby Mathew 
585532ed618SSoby Mathew 		/* First update the requested power state */
586532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl, cpu_idx,
587532ed618SSoby Mathew 					     state_info->pwr_domain_state[lvl]);
588532ed618SSoby Mathew 
589532ed618SSoby Mathew 		/* Get the requested power states for this power level */
590532ed618SSoby Mathew 		start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
5917b970841SNithin G 		plat_local_state_t const *req_states = psci_get_req_local_pwr_states(lvl,
5927b970841SNithin G 										start_idx);
593532ed618SSoby Mathew 
594532ed618SSoby Mathew 		/*
595532ed618SSoby Mathew 		 * Let the platform coordinate amongst the requested states at
596532ed618SSoby Mathew 		 * this power level and return the target local power state.
597532ed618SSoby Mathew 		 */
598532ed618SSoby Mathew 		ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
599532ed618SSoby Mathew 		target_state = plat_get_target_pwr_state(lvl,
600532ed618SSoby Mathew 							 req_states,
601532ed618SSoby Mathew 							 ncpus);
602532ed618SSoby Mathew 
603532ed618SSoby Mathew 		state_info->pwr_domain_state[lvl] = target_state;
604532ed618SSoby Mathew 
605532ed618SSoby Mathew 		/* Break early if the negotiated target power state is RUN */
606c7b0a28dSMaheedhar Bollapalli 		if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0) {
607532ed618SSoby Mathew 			break;
608c7b0a28dSMaheedhar Bollapalli 		}
609532ed618SSoby Mathew 
610532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
611532ed618SSoby Mathew 	}
612532ed618SSoby Mathew 
613532ed618SSoby Mathew 	/*
614532ed618SSoby Mathew 	 * This is for cases when we break out of the above loop early because
615532ed618SSoby Mathew 	 * the target power state is RUN at a power level < end_pwlvl.
616532ed618SSoby Mathew 	 * We update the requested power state from state_info and then
617532ed618SSoby Mathew 	 * set the target state as RUN.
618532ed618SSoby Mathew 	 */
6196b7b0f36SAntonio Nino Diaz 	for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) {
620532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl, cpu_idx,
621532ed618SSoby Mathew 					     state_info->pwr_domain_state[lvl]);
622532ed618SSoby Mathew 		state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
623532ed618SSoby Mathew 
624532ed618SSoby Mathew 	}
625532ed618SSoby Mathew }
626532ed618SSoby Mathew 
627606b7430SWing Li #if PSCI_OS_INIT_MODE
628606b7430SWing Li /******************************************************************************
629606b7430SWing Li  * This function is used in OS-initiated mode.
630606b7430SWing Li  *
631606b7430SWing Li  * This function is passed the local power states requested for each power
632606b7430SWing Li  * domain (state_info) between the current CPU domain and its ancestors until
633606b7430SWing Li  * the target power level (end_pwrlvl), and ensures the requested power states
634606b7430SWing Li  * are valid. It updates the array of requested power states with this
635606b7430SWing Li  * information.
636606b7430SWing Li  *
637606b7430SWing Li  * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
638606b7430SWing Li  * retrieves the states requested by all the cpus of which the power domain at
639606b7430SWing Li  * that level is an ancestor. It passes this information to the platform to
640606b7430SWing Li  * coordinate and return the target power state. If the requested state does
641606b7430SWing Li  * not match the target state, the request is denied.
642606b7430SWing Li  *
643606b7430SWing Li  * The 'state_info' is not modified.
644606b7430SWing Li  *
645606b7430SWing Li  * This function will only be invoked with data cache enabled and while
646606b7430SWing Li  * powering down a core.
647606b7430SWing Li  *****************************************************************************/
6483b802105SBoyan Karatotev int psci_validate_state_coordination(unsigned int cpu_idx, unsigned int end_pwrlvl,
649606b7430SWing Li 				     psci_power_state_t *state_info)
650606b7430SWing Li {
651606b7430SWing Li 	int rc = PSCI_E_SUCCESS;
6523b802105SBoyan Karatotev 	unsigned int lvl, parent_idx;
653606b7430SWing Li 	unsigned int start_idx;
654606b7430SWing Li 	unsigned int ncpus;
655606b7430SWing Li 	plat_local_state_t target_state, *req_states;
656606b7430SWing Li 	plat_local_state_t prev[PLAT_MAX_PWR_LVL];
657606b7430SWing Li 
658606b7430SWing Li 	assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
659606b7430SWing Li 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
660606b7430SWing Li 
661606b7430SWing Li 	/*
662606b7430SWing Li 	 * Save a copy of the previous requested local power states and update
663606b7430SWing Li 	 * the new requested local power states.
664606b7430SWing Li 	 */
665606b7430SWing Li 	psci_update_req_local_pwr_states(end_pwrlvl, cpu_idx, state_info, prev);
666606b7430SWing Li 
667606b7430SWing Li 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
668606b7430SWing Li 		/* Get the requested power states for this power level */
669606b7430SWing Li 		start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
670606b7430SWing Li 		req_states = psci_get_req_local_pwr_states(lvl, start_idx);
671606b7430SWing Li 
672606b7430SWing Li 		/*
673606b7430SWing Li 		 * Let the platform coordinate amongst the requested states at
674606b7430SWing Li 		 * this power level and return the target local power state.
675606b7430SWing Li 		 */
676606b7430SWing Li 		ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
677606b7430SWing Li 		target_state = plat_get_target_pwr_state(lvl,
678606b7430SWing Li 							 req_states,
679606b7430SWing Li 							 ncpus);
680606b7430SWing Li 
681606b7430SWing Li 		/*
682606b7430SWing Li 		 * Verify that the requested power state matches the target
683606b7430SWing Li 		 * local power state.
684606b7430SWing Li 		 */
685606b7430SWing Li 		if (state_info->pwr_domain_state[lvl] != target_state) {
686606b7430SWing Li 			if (target_state == PSCI_LOCAL_STATE_RUN) {
687606b7430SWing Li 				rc = PSCI_E_DENIED;
688606b7430SWing Li 			} else {
689606b7430SWing Li 				rc = PSCI_E_INVALID_PARAMS;
690606b7430SWing Li 			}
691606b7430SWing Li 			goto exit;
692606b7430SWing Li 		}
693412d92fdSPatrick Delaunay 
694412d92fdSPatrick Delaunay 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
695606b7430SWing Li 	}
696606b7430SWing Li 
697606b7430SWing Li 	/*
698606b7430SWing Li 	 * Verify that the current core is the last running core at the
699606b7430SWing Li 	 * specified power level.
700606b7430SWing Li 	 */
701606b7430SWing Li 	lvl = state_info->last_at_pwrlvl;
7023b802105SBoyan Karatotev 	if (!psci_is_last_cpu_to_idle_at_pwrlvl(cpu_idx, lvl)) {
703606b7430SWing Li 		rc = PSCI_E_DENIED;
704606b7430SWing Li 	}
705606b7430SWing Li 
706606b7430SWing Li exit:
707606b7430SWing Li 	if (rc != PSCI_E_SUCCESS) {
708606b7430SWing Li 		/* Restore the previous requested local power states. */
709606b7430SWing Li 		psci_restore_req_local_pwr_states(cpu_idx, prev);
710606b7430SWing Li 		return rc;
711606b7430SWing Li 	}
712606b7430SWing Li 
713606b7430SWing Li 	return rc;
714606b7430SWing Li }
715606b7430SWing Li #endif
716606b7430SWing Li 
717532ed618SSoby Mathew /******************************************************************************
718532ed618SSoby Mathew  * This function validates a suspend request by making sure that if a standby
719532ed618SSoby Mathew  * state is requested then no power level is turned off and the highest power
720532ed618SSoby Mathew  * level is placed in a standby/retention state.
721532ed618SSoby Mathew  *
722532ed618SSoby Mathew  * It also ensures that the state level X will enter is not shallower than the
723532ed618SSoby Mathew  * state level X + 1 will enter.
724532ed618SSoby Mathew  *
725532ed618SSoby Mathew  * This validation will be enabled only for DEBUG builds as the platform is
726532ed618SSoby Mathew  * expected to perform these validations as well.
727532ed618SSoby Mathew  *****************************************************************************/
728532ed618SSoby Mathew int psci_validate_suspend_req(const psci_power_state_t *state_info,
729532ed618SSoby Mathew 			      unsigned int is_power_down_state)
730532ed618SSoby Mathew {
731532ed618SSoby Mathew 	unsigned int max_off_lvl, target_lvl, max_retn_lvl;
732532ed618SSoby Mathew 	plat_local_state_t state;
733532ed618SSoby Mathew 	plat_local_state_type_t req_state_type, deepest_state_type;
734532ed618SSoby Mathew 	int i;
735532ed618SSoby Mathew 
736532ed618SSoby Mathew 	/* Find the target suspend power level */
737532ed618SSoby Mathew 	target_lvl = psci_find_target_suspend_lvl(state_info);
738532ed618SSoby Mathew 	if (target_lvl == PSCI_INVALID_PWR_LVL)
739532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
740532ed618SSoby Mathew 
741532ed618SSoby Mathew 	/* All power domain levels are in a RUN state to begin with */
742532ed618SSoby Mathew 	deepest_state_type = STATE_TYPE_RUN;
743532ed618SSoby Mathew 
7446b7b0f36SAntonio Nino Diaz 	for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) {
745532ed618SSoby Mathew 		state = state_info->pwr_domain_state[i];
746532ed618SSoby Mathew 		req_state_type = find_local_state_type(state);
747532ed618SSoby Mathew 
748532ed618SSoby Mathew 		/*
749532ed618SSoby Mathew 		 * While traversing from the highest power level to the lowest,
750532ed618SSoby Mathew 		 * the state requested for lower levels has to be the same or
751532ed618SSoby Mathew 		 * deeper i.e. equal to or greater than the state at the higher
752532ed618SSoby Mathew 		 * levels. If this condition is true, then the requested state
753532ed618SSoby Mathew 		 * becomes the deepest state encountered so far.
754532ed618SSoby Mathew 		 */
755532ed618SSoby Mathew 		if (req_state_type < deepest_state_type)
756532ed618SSoby Mathew 			return PSCI_E_INVALID_PARAMS;
757532ed618SSoby Mathew 		deepest_state_type = req_state_type;
758532ed618SSoby Mathew 	}
759532ed618SSoby Mathew 
760532ed618SSoby Mathew 	/* Find the highest off power level */
761532ed618SSoby Mathew 	max_off_lvl = psci_find_max_off_lvl(state_info);
762532ed618SSoby Mathew 
763532ed618SSoby Mathew 	/* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */
764532ed618SSoby Mathew 	max_retn_lvl = PSCI_INVALID_PWR_LVL;
765532ed618SSoby Mathew 	if (target_lvl != max_off_lvl)
766532ed618SSoby Mathew 		max_retn_lvl = target_lvl;
767532ed618SSoby Mathew 
768532ed618SSoby Mathew 	/*
769532ed618SSoby Mathew 	 * If this is not a request for a power down state then max off level
770532ed618SSoby Mathew 	 * has to be invalid and max retention level has to be a valid power
771532ed618SSoby Mathew 	 * level.
772532ed618SSoby Mathew 	 */
7736b7b0f36SAntonio Nino Diaz 	if ((is_power_down_state == 0U) &&
7746b7b0f36SAntonio Nino Diaz 			((max_off_lvl != PSCI_INVALID_PWR_LVL) ||
7756b7b0f36SAntonio Nino Diaz 			 (max_retn_lvl == PSCI_INVALID_PWR_LVL)))
776532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
777532ed618SSoby Mathew 
778532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
779532ed618SSoby Mathew }
780532ed618SSoby Mathew 
781532ed618SSoby Mathew /******************************************************************************
782532ed618SSoby Mathew  * This function finds the highest power level which will be powered down
783532ed618SSoby Mathew  * amongst all the power levels specified in the 'state_info' structure
784532ed618SSoby Mathew  *****************************************************************************/
785532ed618SSoby Mathew unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info)
786532ed618SSoby Mathew {
787532ed618SSoby Mathew 	int i;
788532ed618SSoby Mathew 
7896b7b0f36SAntonio Nino Diaz 	for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
790c7b0a28dSMaheedhar Bollapalli 		if (is_local_state_off(state_info->pwr_domain_state[i]) != 0) {
7916b7b0f36SAntonio Nino Diaz 			return (unsigned int) i;
792532ed618SSoby Mathew 		}
793c7b0a28dSMaheedhar Bollapalli 	}
794532ed618SSoby Mathew 
795532ed618SSoby Mathew 	return PSCI_INVALID_PWR_LVL;
796532ed618SSoby Mathew }
797532ed618SSoby Mathew 
798532ed618SSoby Mathew /******************************************************************************
799532ed618SSoby Mathew  * This functions finds the level of the highest power domain which will be
800532ed618SSoby Mathew  * placed in a low power state during a suspend operation.
801532ed618SSoby Mathew  *****************************************************************************/
802532ed618SSoby Mathew unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info)
803532ed618SSoby Mathew {
804532ed618SSoby Mathew 	int i;
805532ed618SSoby Mathew 
8066b7b0f36SAntonio Nino Diaz 	for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
8076b7b0f36SAntonio Nino Diaz 		if (is_local_state_run(state_info->pwr_domain_state[i]) == 0)
8086b7b0f36SAntonio Nino Diaz 			return (unsigned int) i;
809532ed618SSoby Mathew 	}
810532ed618SSoby Mathew 
811532ed618SSoby Mathew 	return PSCI_INVALID_PWR_LVL;
812532ed618SSoby Mathew }
813532ed618SSoby Mathew 
814532ed618SSoby Mathew /*******************************************************************************
81574d27d00SAndrew F. Davis  * This function is passed the highest level in the topology tree that the
81674d27d00SAndrew F. Davis  * operation should be applied to and a list of node indexes. It picks up locks
81774d27d00SAndrew F. Davis  * from the node index list in order of increasing power domain level in the
81874d27d00SAndrew F. Davis  * range specified.
819532ed618SSoby Mathew  ******************************************************************************/
82074d27d00SAndrew F. Davis void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
82174d27d00SAndrew F. Davis 				   const unsigned int *parent_nodes)
822532ed618SSoby Mathew {
82374d27d00SAndrew F. Davis 	unsigned int parent_idx;
824532ed618SSoby Mathew 	unsigned int level;
825532ed618SSoby Mathew 
826532ed618SSoby Mathew 	/* No locking required for level 0. Hence start locking from level 1 */
8276b7b0f36SAntonio Nino Diaz 	for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) {
82874d27d00SAndrew F. Davis 		parent_idx = parent_nodes[level - 1U];
829532ed618SSoby Mathew 		psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]);
830532ed618SSoby Mathew 	}
831532ed618SSoby Mathew }
832532ed618SSoby Mathew 
833532ed618SSoby Mathew /*******************************************************************************
83474d27d00SAndrew F. Davis  * This function is passed the highest level in the topology tree that the
83574d27d00SAndrew F. Davis  * operation should be applied to and a list of node indexes. It releases the
83674d27d00SAndrew F. Davis  * locks in order of decreasing power domain level in the range specified.
837532ed618SSoby Mathew  ******************************************************************************/
83874d27d00SAndrew F. Davis void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
83974d27d00SAndrew F. Davis 				   const unsigned int *parent_nodes)
840532ed618SSoby Mathew {
84174d27d00SAndrew F. Davis 	unsigned int parent_idx;
8426b7b0f36SAntonio Nino Diaz 	unsigned int level;
843532ed618SSoby Mathew 
844532ed618SSoby Mathew 	/* Unlock top down. No unlocking required for level 0. */
8452fe75a2dSZelalem 	for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) {
8466b7b0f36SAntonio Nino Diaz 		parent_idx = parent_nodes[level - 1U];
847532ed618SSoby Mathew 		psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]);
848532ed618SSoby Mathew 	}
849532ed618SSoby Mathew }
850532ed618SSoby Mathew 
851532ed618SSoby Mathew /*******************************************************************************
852532ed618SSoby Mathew  * This function determines the full entrypoint information for the requested
853532ed618SSoby Mathew  * PSCI entrypoint on power on/resume and returns it.
854532ed618SSoby Mathew  ******************************************************************************/
855402b3cf8SJulius Werner #ifdef __aarch64__
856532ed618SSoby Mathew static int psci_get_ns_ep_info(entry_point_info_t *ep,
857532ed618SSoby Mathew 			       uintptr_t entrypoint,
858532ed618SSoby Mathew 			       u_register_t context_id)
859532ed618SSoby Mathew {
860532ed618SSoby Mathew 	u_register_t ep_attr, sctlr;
861532ed618SSoby Mathew 	unsigned int daif, ee, mode;
862532ed618SSoby Mathew 	u_register_t ns_scr_el3 = read_scr_el3();
863532ed618SSoby Mathew 	u_register_t ns_sctlr_el1 = read_sctlr_el1();
864532ed618SSoby Mathew 
8656b7b0f36SAntonio Nino Diaz 	sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
8666b7b0f36SAntonio Nino Diaz 		read_sctlr_el2() : ns_sctlr_el1;
867532ed618SSoby Mathew 	ee = 0;
868532ed618SSoby Mathew 
869532ed618SSoby Mathew 	ep_attr = NON_SECURE | EP_ST_DISABLE;
8706b7b0f36SAntonio Nino Diaz 	if ((sctlr & SCTLR_EE_BIT) != 0U) {
871532ed618SSoby Mathew 		ep_attr |= EP_EE_BIG;
872532ed618SSoby Mathew 		ee = 1;
873532ed618SSoby Mathew 	}
874532ed618SSoby Mathew 	SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
875532ed618SSoby Mathew 
876532ed618SSoby Mathew 	ep->pc = entrypoint;
87732f0d3c6SDouglas Raillard 	zeromem(&ep->args, sizeof(ep->args));
878532ed618SSoby Mathew 	ep->args.arg0 = context_id;
879532ed618SSoby Mathew 
880532ed618SSoby Mathew 	/*
881532ed618SSoby Mathew 	 * Figure out whether the cpu enters the non-secure address space
882532ed618SSoby Mathew 	 * in aarch32 or aarch64
883532ed618SSoby Mathew 	 */
8846b7b0f36SAntonio Nino Diaz 	if ((ns_scr_el3 & SCR_RW_BIT) != 0U) {
885532ed618SSoby Mathew 
886532ed618SSoby Mathew 		/*
887532ed618SSoby Mathew 		 * Check whether a Thumb entry point has been provided for an
888532ed618SSoby Mathew 		 * aarch64 EL
889532ed618SSoby Mathew 		 */
8906b7b0f36SAntonio Nino Diaz 		if ((entrypoint & 0x1UL) != 0UL)
891532ed618SSoby Mathew 			return PSCI_E_INVALID_ADDRESS;
892532ed618SSoby Mathew 
8936b7b0f36SAntonio Nino Diaz 		mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1;
894532ed618SSoby Mathew 
895d7b5f408SJimmy Brisson 		ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX,
896d7b5f408SJimmy Brisson 				   DISABLE_ALL_EXCEPTIONS);
897532ed618SSoby Mathew 	} else {
898532ed618SSoby Mathew 
8996b7b0f36SAntonio Nino Diaz 		mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
9006b7b0f36SAntonio Nino Diaz 			MODE32_hyp : MODE32_svc;
901532ed618SSoby Mathew 
902532ed618SSoby Mathew 		/*
903532ed618SSoby Mathew 		 * TODO: Choose async. exception bits if HYP mode is not
904532ed618SSoby Mathew 		 * implemented according to the values of SCR.{AW, FW} bits
905532ed618SSoby Mathew 		 */
906532ed618SSoby Mathew 		daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT;
907532ed618SSoby Mathew 
908d7b5f408SJimmy Brisson 		ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee,
909d7b5f408SJimmy Brisson 				       daif);
910532ed618SSoby Mathew 	}
911532ed618SSoby Mathew 
912532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
913532ed618SSoby Mathew }
914402b3cf8SJulius Werner #else /* !__aarch64__ */
915402b3cf8SJulius Werner static int psci_get_ns_ep_info(entry_point_info_t *ep,
916402b3cf8SJulius Werner 			       uintptr_t entrypoint,
917402b3cf8SJulius Werner 			       u_register_t context_id)
918402b3cf8SJulius Werner {
919402b3cf8SJulius Werner 	u_register_t ep_attr;
920402b3cf8SJulius Werner 	unsigned int aif, ee, mode;
921402b3cf8SJulius Werner 	u_register_t scr = read_scr();
922402b3cf8SJulius Werner 	u_register_t ns_sctlr, sctlr;
923402b3cf8SJulius Werner 
924402b3cf8SJulius Werner 	/* Switch to non secure state */
925402b3cf8SJulius Werner 	write_scr(scr | SCR_NS_BIT);
926402b3cf8SJulius Werner 	isb();
927402b3cf8SJulius Werner 	ns_sctlr = read_sctlr();
928402b3cf8SJulius Werner 
929402b3cf8SJulius Werner 	sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr;
930402b3cf8SJulius Werner 
931402b3cf8SJulius Werner 	/* Return to original state */
932402b3cf8SJulius Werner 	write_scr(scr);
933402b3cf8SJulius Werner 	isb();
934402b3cf8SJulius Werner 	ee = 0;
935402b3cf8SJulius Werner 
936402b3cf8SJulius Werner 	ep_attr = NON_SECURE | EP_ST_DISABLE;
937402b3cf8SJulius Werner 	if (sctlr & SCTLR_EE_BIT) {
938402b3cf8SJulius Werner 		ep_attr |= EP_EE_BIG;
939402b3cf8SJulius Werner 		ee = 1;
940402b3cf8SJulius Werner 	}
941402b3cf8SJulius Werner 	SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
942402b3cf8SJulius Werner 
943402b3cf8SJulius Werner 	ep->pc = entrypoint;
944402b3cf8SJulius Werner 	zeromem(&ep->args, sizeof(ep->args));
945402b3cf8SJulius Werner 	ep->args.arg0 = context_id;
946402b3cf8SJulius Werner 
947402b3cf8SJulius Werner 	mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc;
948402b3cf8SJulius Werner 
949402b3cf8SJulius Werner 	/*
950402b3cf8SJulius Werner 	 * TODO: Choose async. exception bits if HYP mode is not
951402b3cf8SJulius Werner 	 * implemented according to the values of SCR.{AW, FW} bits
952402b3cf8SJulius Werner 	 */
953402b3cf8SJulius Werner 	aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT;
954402b3cf8SJulius Werner 
955402b3cf8SJulius Werner 	ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif);
956402b3cf8SJulius Werner 
957402b3cf8SJulius Werner 	return PSCI_E_SUCCESS;
958402b3cf8SJulius Werner }
959402b3cf8SJulius Werner 
960402b3cf8SJulius Werner #endif /* __aarch64__ */
961532ed618SSoby Mathew 
962532ed618SSoby Mathew /*******************************************************************************
963532ed618SSoby Mathew  * This function validates the entrypoint with the platform layer if the
964532ed618SSoby Mathew  * appropriate pm_ops hook is exported by the platform and returns the
965532ed618SSoby Mathew  * 'entry_point_info'.
966532ed618SSoby Mathew  ******************************************************************************/
967532ed618SSoby Mathew int psci_validate_entry_point(entry_point_info_t *ep,
968532ed618SSoby Mathew 			      uintptr_t entrypoint,
969532ed618SSoby Mathew 			      u_register_t context_id)
970532ed618SSoby Mathew {
971532ed618SSoby Mathew 	int rc;
972532ed618SSoby Mathew 
973532ed618SSoby Mathew 	/* Validate the entrypoint using platform psci_ops */
9746b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) {
975532ed618SSoby Mathew 		rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint);
976c7b0a28dSMaheedhar Bollapalli 		if (rc != PSCI_E_SUCCESS) {
977532ed618SSoby Mathew 			return PSCI_E_INVALID_ADDRESS;
978532ed618SSoby Mathew 		}
979c7b0a28dSMaheedhar Bollapalli 	}
980532ed618SSoby Mathew 
981532ed618SSoby Mathew 	/*
982532ed618SSoby Mathew 	 * Verify and derive the re-entry information for
983532ed618SSoby Mathew 	 * the non-secure world from the non-secure state from
984532ed618SSoby Mathew 	 * where this call originated.
985532ed618SSoby Mathew 	 */
986532ed618SSoby Mathew 	rc = psci_get_ns_ep_info(ep, entrypoint, context_id);
987532ed618SSoby Mathew 	return rc;
988532ed618SSoby Mathew }
989532ed618SSoby Mathew 
990532ed618SSoby Mathew /*******************************************************************************
991532ed618SSoby Mathew  * Generic handler which is called when a cpu is physically powered on. It
992532ed618SSoby Mathew  * traverses the node information and finds the highest power level powered
993532ed618SSoby Mathew  * off and performs generic, architectural, platform setup and state management
994532ed618SSoby Mathew  * to power on that power level and power levels below it.
995532ed618SSoby Mathew  * e.g. For a cpu that's been powered on, it will call the platform specific
996532ed618SSoby Mathew  * code to enable the gic cpu interface and for a cluster it will enable
997532ed618SSoby Mathew  * coherency at the interconnect level in addition to gic cpu interface.
998532ed618SSoby Mathew  ******************************************************************************/
999cf0b1492SSoby Mathew void psci_warmboot_entrypoint(void)
1000532ed618SSoby Mathew {
10016b7b0f36SAntonio Nino Diaz 	unsigned int end_pwrlvl;
1002fc81021aSDeepika Bhavnani 	unsigned int cpu_idx = plat_my_core_pos();
100374d27d00SAndrew F. Davis 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1004532ed618SSoby Mathew 	psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
1005532ed618SSoby Mathew 
100624a70738SBoyan Karatotev 	/* Init registers that never change for the lifetime of TF-A */
100783ec7e45SBoyan Karatotev 	cm_manage_extensions_el3(cpu_idx);
100824a70738SBoyan Karatotev 
1009532ed618SSoby Mathew 	/*
1010532ed618SSoby Mathew 	 * Verify that we have been explicitly turned ON or resumed from
1011532ed618SSoby Mathew 	 * suspend.
1012532ed618SSoby Mathew 	 */
1013532ed618SSoby Mathew 	if (psci_get_aff_info_state() == AFF_STATE_OFF) {
101433e8c569SAndrew Walbran 		ERROR("Unexpected affinity info state.\n");
1015532ed618SSoby Mathew 		panic();
1016532ed618SSoby Mathew 	}
1017532ed618SSoby Mathew 
1018532ed618SSoby Mathew 	/*
1019532ed618SSoby Mathew 	 * Get the maximum power domain level to traverse to after this cpu
1020532ed618SSoby Mathew 	 * has been physically powered up.
1021532ed618SSoby Mathew 	 */
1022532ed618SSoby Mathew 	end_pwrlvl = get_power_on_target_pwrlvl();
1023532ed618SSoby Mathew 
102474d27d00SAndrew F. Davis 	/* Get the parent nodes */
102574d27d00SAndrew F. Davis 	psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes);
102674d27d00SAndrew F. Davis 
1027532ed618SSoby Mathew 	/*
1028532ed618SSoby Mathew 	 * This function acquires the lock corresponding to each power level so
1029532ed618SSoby Mathew 	 * that by the time all locks are taken, the system topology is snapshot
1030532ed618SSoby Mathew 	 * and state management can be done safely.
1031532ed618SSoby Mathew 	 */
103274d27d00SAndrew F. Davis 	psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
1033532ed618SSoby Mathew 
10343b802105SBoyan Karatotev 	psci_get_target_local_pwr_states(cpu_idx, end_pwrlvl, &state_info);
1035bfc87a8dSSoby Mathew 
1036532ed618SSoby Mathew #if ENABLE_PSCI_STAT
103704c1db1eSdp-arm 	plat_psci_stat_accounting_stop(&state_info);
1038532ed618SSoby Mathew #endif
1039532ed618SSoby Mathew 
1040532ed618SSoby Mathew 	/*
1041532ed618SSoby Mathew 	 * This CPU could be resuming from suspend or it could have just been
1042532ed618SSoby Mathew 	 * turned on. To distinguish between these 2 cases, we examine the
1043532ed618SSoby Mathew 	 * affinity state of the CPU:
1044532ed618SSoby Mathew 	 *  - If the affinity state is ON_PENDING then it has just been
1045532ed618SSoby Mathew 	 *    turned on.
1046532ed618SSoby Mathew 	 *  - Else it is resuming from suspend.
1047532ed618SSoby Mathew 	 *
1048532ed618SSoby Mathew 	 * Depending on the type of warm reset identified, choose the right set
1049532ed618SSoby Mathew 	 * of power management handler and perform the generic, architecture
1050532ed618SSoby Mathew 	 * and platform specific handling.
1051532ed618SSoby Mathew 	 */
1052c7b0a28dSMaheedhar Bollapalli 	if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING) {
1053532ed618SSoby Mathew 		psci_cpu_on_finish(cpu_idx, &state_info);
1054c7b0a28dSMaheedhar Bollapalli 	} else {
10552b5e00d4SBoyan Karatotev 		unsigned int max_off_lvl = psci_find_max_off_lvl(&state_info);
10562b5e00d4SBoyan Karatotev 
10572b5e00d4SBoyan Karatotev 		assert(max_off_lvl != PSCI_INVALID_PWR_LVL);
10582b5e00d4SBoyan Karatotev 		psci_cpu_suspend_to_powerdown_finish(cpu_idx, max_off_lvl, &state_info);
10592b5e00d4SBoyan Karatotev 	}
1060532ed618SSoby Mathew 
1061532ed618SSoby Mathew 	/*
1062ef738d19SManish Pandey 	 * Caches and (importantly) coherency are on so we can rely on seeing
1063ef738d19SManish Pandey 	 * whatever the primary gave us without explicit cache maintenance
1064ef738d19SManish Pandey 	 */
1065ef738d19SManish Pandey 	entry_point_info_t *ep = get_cpu_data(warmboot_ep_info);
1066ef738d19SManish Pandey 	cm_init_my_context(ep);
1067ef738d19SManish Pandey 
1068ef738d19SManish Pandey 	/*
1069e07e7392SBoyan Karatotev 	 * Generic management: Now we just need to retrieve the
1070e07e7392SBoyan Karatotev 	 * information that we had stashed away during the cpu_on
1071e07e7392SBoyan Karatotev 	 * call to set this cpu on its way.
1072e07e7392SBoyan Karatotev 	 */
1073e07e7392SBoyan Karatotev 	cm_prepare_el3_exit_ns();
1074e07e7392SBoyan Karatotev 
1075e07e7392SBoyan Karatotev 	/*
1076532ed618SSoby Mathew 	 * Set the requested and target state of this CPU and all the higher
1077532ed618SSoby Mathew 	 * power domains which are ancestors of this CPU to run.
1078532ed618SSoby Mathew 	 */
10793b802105SBoyan Karatotev 	psci_set_pwr_domains_to_run(cpu_idx, end_pwrlvl);
1080532ed618SSoby Mathew 
1081532ed618SSoby Mathew #if ENABLE_PSCI_STAT
10823b802105SBoyan Karatotev 	psci_stats_update_pwr_up(cpu_idx, end_pwrlvl, &state_info);
1083532ed618SSoby Mathew #endif
1084532ed618SSoby Mathew 
1085532ed618SSoby Mathew 	/*
1086532ed618SSoby Mathew 	 * This loop releases the lock corresponding to each power level
1087532ed618SSoby Mathew 	 * in the reverse order to which they were acquired.
1088532ed618SSoby Mathew 	 */
108974d27d00SAndrew F. Davis 	psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
1090532ed618SSoby Mathew }
1091532ed618SSoby Mathew 
1092532ed618SSoby Mathew /*******************************************************************************
1093532ed618SSoby Mathew  * This function initializes the set of hooks that PSCI invokes as part of power
1094532ed618SSoby Mathew  * management operation. The power management hooks are expected to be provided
1095532ed618SSoby Mathew  * by the SPD, after it finishes all its initialization
1096532ed618SSoby Mathew  ******************************************************************************/
1097532ed618SSoby Mathew void psci_register_spd_pm_hook(const spd_pm_ops_t *pm)
1098532ed618SSoby Mathew {
10996b7b0f36SAntonio Nino Diaz 	assert(pm != NULL);
1100532ed618SSoby Mathew 	psci_spd_pm = pm;
1101532ed618SSoby Mathew 
11026b7b0f36SAntonio Nino Diaz 	if (pm->svc_migrate != NULL)
1103532ed618SSoby Mathew 		psci_caps |= define_psci_cap(PSCI_MIG_AARCH64);
1104532ed618SSoby Mathew 
11056b7b0f36SAntonio Nino Diaz 	if (pm->svc_migrate_info != NULL)
1106532ed618SSoby Mathew 		psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64)
1107532ed618SSoby Mathew 				| define_psci_cap(PSCI_MIG_INFO_TYPE);
1108532ed618SSoby Mathew }
1109532ed618SSoby Mathew 
1110532ed618SSoby Mathew /*******************************************************************************
1111532ed618SSoby Mathew  * This function invokes the migrate info hook in the spd_pm_ops. It performs
1112532ed618SSoby Mathew  * the necessary return value validation. If the Secure Payload is UP and
1113532ed618SSoby Mathew  * migrate capable, it returns the mpidr of the CPU on which the Secure payload
1114532ed618SSoby Mathew  * is resident through the mpidr parameter. Else the value of the parameter on
1115532ed618SSoby Mathew  * return is undefined.
1116532ed618SSoby Mathew  ******************************************************************************/
1117532ed618SSoby Mathew int psci_spd_migrate_info(u_register_t *mpidr)
1118532ed618SSoby Mathew {
1119532ed618SSoby Mathew 	int rc;
1120532ed618SSoby Mathew 
11216b7b0f36SAntonio Nino Diaz 	if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL))
1122532ed618SSoby Mathew 		return PSCI_E_NOT_SUPPORTED;
1123532ed618SSoby Mathew 
1124532ed618SSoby Mathew 	rc = psci_spd_pm->svc_migrate_info(mpidr);
1125532ed618SSoby Mathew 
11266b7b0f36SAntonio Nino Diaz 	assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) ||
11276b7b0f36SAntonio Nino Diaz 	       (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED));
1128532ed618SSoby Mathew 
1129532ed618SSoby Mathew 	return rc;
1130532ed618SSoby Mathew }
1131532ed618SSoby Mathew 
1132532ed618SSoby Mathew 
1133532ed618SSoby Mathew /*******************************************************************************
1134532ed618SSoby Mathew  * This function prints the state of all power domains present in the
1135532ed618SSoby Mathew  * system
1136532ed618SSoby Mathew  ******************************************************************************/
1137532ed618SSoby Mathew void psci_print_power_domain_map(void)
1138532ed618SSoby Mathew {
1139532ed618SSoby Mathew #if LOG_LEVEL >= LOG_LEVEL_INFO
1140ab4df50cSPankaj Gupta 	unsigned int idx;
1141532ed618SSoby Mathew 	plat_local_state_t state;
1142532ed618SSoby Mathew 	plat_local_state_type_t state_type;
1143532ed618SSoby Mathew 
1144532ed618SSoby Mathew 	/* This array maps to the PSCI_STATE_X definitions in psci.h */
1145532ed618SSoby Mathew 	static const char * const psci_state_type_str[] = {
1146532ed618SSoby Mathew 		"ON",
1147532ed618SSoby Mathew 		"RETENTION",
1148532ed618SSoby Mathew 		"OFF",
1149532ed618SSoby Mathew 	};
1150532ed618SSoby Mathew 
1151532ed618SSoby Mathew 	INFO("PSCI Power Domain Map:\n");
1152ab4df50cSPankaj Gupta 	for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count);
1153532ed618SSoby Mathew 							idx++) {
1154532ed618SSoby Mathew 		state_type = find_local_state_type(
1155532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].local_state);
1156b9338eeeSYann Gautier 		INFO("  Domain Node : Level %u, parent_node %u,"
1157532ed618SSoby Mathew 				" State %s (0x%x)\n",
1158532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].level,
1159532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].parent_node,
1160532ed618SSoby Mathew 				psci_state_type_str[state_type],
1161532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].local_state);
1162532ed618SSoby Mathew 	}
1163532ed618SSoby Mathew 
1164ab4df50cSPankaj Gupta 	for (idx = 0; idx < psci_plat_core_count; idx++) {
1165532ed618SSoby Mathew 		state = psci_get_cpu_local_state_by_idx(idx);
1166532ed618SSoby Mathew 		state_type = find_local_state_type(state);
1167b9338eeeSYann Gautier 		INFO("  CPU Node : MPID 0x%llx, parent_node %u,"
1168532ed618SSoby Mathew 				" State %s (0x%x)\n",
1169532ed618SSoby Mathew 				(unsigned long long)psci_cpu_pd_nodes[idx].mpidr,
1170532ed618SSoby Mathew 				psci_cpu_pd_nodes[idx].parent_node,
1171532ed618SSoby Mathew 				psci_state_type_str[state_type],
1172532ed618SSoby Mathew 				psci_get_cpu_local_state_by_idx(idx));
1173532ed618SSoby Mathew 	}
1174532ed618SSoby Mathew #endif
1175532ed618SSoby Mathew }
1176532ed618SSoby Mathew 
1177b10d4499SJeenu Viswambharan /******************************************************************************
1178b10d4499SJeenu Viswambharan  * Return whether any secondaries were powered up with CPU_ON call. A CPU that
1179b10d4499SJeenu Viswambharan  * have ever been powered up would have set its MPDIR value to something other
1180b10d4499SJeenu Viswambharan  * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to
1181b10d4499SJeenu Viswambharan  * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is
1182b10d4499SJeenu Viswambharan  * meaningful only when called on the primary CPU during early boot.
1183b10d4499SJeenu Viswambharan  *****************************************************************************/
1184b10d4499SJeenu Viswambharan int psci_secondaries_brought_up(void)
1185b10d4499SJeenu Viswambharan {
11866b7b0f36SAntonio Nino Diaz 	unsigned int idx, n_valid = 0U;
1187b10d4499SJeenu Viswambharan 
11886b7b0f36SAntonio Nino Diaz 	for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) {
1189b10d4499SJeenu Viswambharan 		if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR)
1190b10d4499SJeenu Viswambharan 			n_valid++;
1191b10d4499SJeenu Viswambharan 	}
1192b10d4499SJeenu Viswambharan 
11936b7b0f36SAntonio Nino Diaz 	assert(n_valid > 0U);
1194b10d4499SJeenu Viswambharan 
11956b7b0f36SAntonio Nino Diaz 	return (n_valid > 1U) ? 1 : 0;
1196b10d4499SJeenu Viswambharan }
1197b10d4499SJeenu Viswambharan 
1198b0408e87SJeenu Viswambharan /*******************************************************************************
1199b0408e87SJeenu Viswambharan  * Initiate power down sequence, by calling power down operations registered for
1200b0408e87SJeenu Viswambharan  * this CPU.
1201b0408e87SJeenu Viswambharan  ******************************************************************************/
12022b5e00d4SBoyan Karatotev void psci_pwrdown_cpu_start(unsigned int power_level)
1203b0408e87SJeenu Viswambharan {
12049b1e800eSBoyan Karatotev #if ENABLE_RUNTIME_INSTRUMENTATION
12059b1e800eSBoyan Karatotev 
12069b1e800eSBoyan Karatotev 	/*
12079b1e800eSBoyan Karatotev 	 * Flush cache line so that even if CPU power down happens
12089b1e800eSBoyan Karatotev 	 * the timestamp update is reflected in memory.
12099b1e800eSBoyan Karatotev 	 */
12109b1e800eSBoyan Karatotev 	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
12119b1e800eSBoyan Karatotev 		RT_INSTR_ENTER_CFLUSH,
12129b1e800eSBoyan Karatotev 		PMF_CACHE_MAINT);
12139b1e800eSBoyan Karatotev #endif
12149b1e800eSBoyan Karatotev 
1215b0408e87SJeenu Viswambharan #if HW_ASSISTED_COHERENCY
1216b0408e87SJeenu Viswambharan 	/*
1217b0408e87SJeenu Viswambharan 	 * With hardware-assisted coherency, the CPU drivers only initiate the
1218b0408e87SJeenu Viswambharan 	 * power down sequence, without performing cache-maintenance operations
1219c98db6c6SAndrew F. Davis 	 * in software. Data caches enabled both before and after this call.
1220b0408e87SJeenu Viswambharan 	 */
1221b0408e87SJeenu Viswambharan 	prepare_cpu_pwr_dwn(power_level);
1222b0408e87SJeenu Viswambharan #else
1223b0408e87SJeenu Viswambharan 	/*
1224b0408e87SJeenu Viswambharan 	 * Without hardware-assisted coherency, the CPU drivers disable data
1225c98db6c6SAndrew F. Davis 	 * caches, then perform cache-maintenance operations in software.
1226b0408e87SJeenu Viswambharan 	 *
1227c98db6c6SAndrew F. Davis 	 * This also calls prepare_cpu_pwr_dwn() to initiate power down
1228c98db6c6SAndrew F. Davis 	 * sequence, but that function will return with data caches disabled.
1229c98db6c6SAndrew F. Davis 	 * We must ensure that the stack memory is flushed out to memory before
1230c98db6c6SAndrew F. Davis 	 * we start popping from it again.
1231b0408e87SJeenu Viswambharan 	 */
1232b0408e87SJeenu Viswambharan 	psci_do_pwrdown_cache_maintenance(power_level);
1233b0408e87SJeenu Viswambharan #endif
12349b1e800eSBoyan Karatotev 
12359b1e800eSBoyan Karatotev #if ENABLE_RUNTIME_INSTRUMENTATION
12369b1e800eSBoyan Karatotev 	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
12379b1e800eSBoyan Karatotev 		RT_INSTR_EXIT_CFLUSH,
12389b1e800eSBoyan Karatotev 		PMF_NO_CACHE_MAINT);
12399b1e800eSBoyan Karatotev #endif
1240b0408e87SJeenu Viswambharan }
124122744909SSandeep Tripathy 
124222744909SSandeep Tripathy /*******************************************************************************
12432b5e00d4SBoyan Karatotev  * Finish a terminal power down sequence, ending with a wfi. In case of wakeup
12442b5e00d4SBoyan Karatotev  * will retry the sleep and panic if it persists.
12452b5e00d4SBoyan Karatotev  ******************************************************************************/
12462b5e00d4SBoyan Karatotev void __dead2 psci_pwrdown_cpu_end_terminal(void)
12472b5e00d4SBoyan Karatotev {
124845c7328cSBoyan Karatotev #if ERRATA_SME_POWER_DOWN
124945c7328cSBoyan Karatotev 	/*
125045c7328cSBoyan Karatotev 	 * force SME off to not get power down rejected. Getting here is
125145c7328cSBoyan Karatotev 	 * terminal so we don't care if we lose context because of another
125245c7328cSBoyan Karatotev 	 * wakeup
125345c7328cSBoyan Karatotev 	 */
125445c7328cSBoyan Karatotev 	if (is_feat_sme_supported()) {
125545c7328cSBoyan Karatotev 		write_svcr(0);
125645c7328cSBoyan Karatotev 		isb();
125745c7328cSBoyan Karatotev 	}
125845c7328cSBoyan Karatotev #endif /* ERRATA_SME_POWER_DOWN */
125945c7328cSBoyan Karatotev 
12602b5e00d4SBoyan Karatotev 	/*
12612b5e00d4SBoyan Karatotev 	 * Execute a wfi which, in most cases, will allow the power controller
12622b5e00d4SBoyan Karatotev 	 * to physically power down this cpu. Under some circumstances that may
12632b5e00d4SBoyan Karatotev 	 * be denied. Hopefully this is transient, retrying a few times should
12642b5e00d4SBoyan Karatotev 	 * power down.
12652b5e00d4SBoyan Karatotev 	 */
12662b5e00d4SBoyan Karatotev 	for (int i = 0; i < 32; i++)
12672b5e00d4SBoyan Karatotev 		psci_power_down_wfi();
12682b5e00d4SBoyan Karatotev 
12692b5e00d4SBoyan Karatotev 	/* Wake up wasn't transient. System is probably in a bad state. */
12702b5e00d4SBoyan Karatotev 	ERROR("Could not power off CPU.\n");
12712b5e00d4SBoyan Karatotev 	panic();
12722b5e00d4SBoyan Karatotev }
12732b5e00d4SBoyan Karatotev 
12742b5e00d4SBoyan Karatotev /*******************************************************************************
12752b5e00d4SBoyan Karatotev  * Finish a non-terminal power down sequence, ending with a wfi. In case of
12762b5e00d4SBoyan Karatotev  * wakeup will unwind any CPU specific actions and return.
12772b5e00d4SBoyan Karatotev  ******************************************************************************/
12782b5e00d4SBoyan Karatotev 
12792b5e00d4SBoyan Karatotev void psci_pwrdown_cpu_end_wakeup(unsigned int power_level)
12802b5e00d4SBoyan Karatotev {
12812b5e00d4SBoyan Karatotev 	/*
12822b5e00d4SBoyan Karatotev 	 * Usually, will be terminal. In some circumstances the powerdown will
12832b5e00d4SBoyan Karatotev 	 * be denied and we'll need to unwind
12842b5e00d4SBoyan Karatotev 	 */
12852b5e00d4SBoyan Karatotev 	psci_power_down_wfi();
12862b5e00d4SBoyan Karatotev 
12872b5e00d4SBoyan Karatotev 	/*
12882b5e00d4SBoyan Karatotev 	 * Waking up does not require hardware-assisted coherency, but that is
12892b5e00d4SBoyan Karatotev 	 * the case for every core that can wake up. Untangling the cache
12902b5e00d4SBoyan Karatotev 	 * coherency code from powerdown is a non-trivial effort which isn't
12912b5e00d4SBoyan Karatotev 	 * needed for our purposes.
12922b5e00d4SBoyan Karatotev 	 */
12932b5e00d4SBoyan Karatotev #if !FEAT_PABANDON
12942b5e00d4SBoyan Karatotev 	ERROR("Systems without FEAT_PABANDON shouldn't wake up.\n");
12952b5e00d4SBoyan Karatotev 	panic();
12962b5e00d4SBoyan Karatotev #else /* FEAT_PABANDON */
12972b5e00d4SBoyan Karatotev 
12982b5e00d4SBoyan Karatotev 	/*
12992b5e00d4SBoyan Karatotev 	 * Begin unwinding. Everything can be shared with CPU_ON and co later,
13002b5e00d4SBoyan Karatotev 	 * except the CPU specific bit. Cores that have hardware-assisted
13012b5e00d4SBoyan Karatotev 	 * coherency don't have much to do so just calling the hook again is
13022b5e00d4SBoyan Karatotev 	 * the simplest way to achieve this
13032b5e00d4SBoyan Karatotev 	 */
13042b5e00d4SBoyan Karatotev 	prepare_cpu_pwr_dwn(power_level);
13052b5e00d4SBoyan Karatotev #endif /* FEAT_PABANDON */
13062b5e00d4SBoyan Karatotev }
13072b5e00d4SBoyan Karatotev 
13082b5e00d4SBoyan Karatotev /*******************************************************************************
130922744909SSandeep Tripathy  * This function invokes the callback 'stop_func()' with the 'mpidr' of each
131022744909SSandeep Tripathy  * online PE. Caller can pass suitable method to stop a remote core.
131122744909SSandeep Tripathy  *
131222744909SSandeep Tripathy  * 'wait_ms' is the timeout value in milliseconds for the other cores to
131322744909SSandeep Tripathy  * transition to power down state. Passing '0' makes it non-blocking.
131422744909SSandeep Tripathy  *
131522744909SSandeep Tripathy  * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the
131622744909SSandeep Tripathy  * given timeout.
131722744909SSandeep Tripathy  ******************************************************************************/
13183b802105SBoyan Karatotev int psci_stop_other_cores(unsigned int this_cpu_idx, unsigned int wait_ms,
131922744909SSandeep Tripathy 				   void (*stop_func)(u_register_t mpidr))
132022744909SSandeep Tripathy {
132122744909SSandeep Tripathy 	/* Invoke stop_func for each core */
13223b802105SBoyan Karatotev 	for (unsigned int idx = 0U; idx < psci_plat_core_count; idx++) {
132322744909SSandeep Tripathy 		/* skip current CPU */
132422744909SSandeep Tripathy 		if (idx == this_cpu_idx) {
132522744909SSandeep Tripathy 			continue;
132622744909SSandeep Tripathy 		}
132722744909SSandeep Tripathy 
132822744909SSandeep Tripathy 		/* Check if the CPU is ON */
132922744909SSandeep Tripathy 		if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) {
133022744909SSandeep Tripathy 			(*stop_func)(psci_cpu_pd_nodes[idx].mpidr);
133122744909SSandeep Tripathy 		}
133222744909SSandeep Tripathy 	}
133322744909SSandeep Tripathy 
133422744909SSandeep Tripathy 	/* Need to wait for other cores to shutdown */
133522744909SSandeep Tripathy 	if (wait_ms != 0U) {
1336e64cdee4SMaheedhar Bollapalli 		for (uint32_t delay_ms = wait_ms; ((delay_ms != 0U) &&
1337e64cdee4SMaheedhar Bollapalli 					(!psci_is_last_on_cpu(this_cpu_idx))); delay_ms--) {
133822744909SSandeep Tripathy 			mdelay(1U);
133922744909SSandeep Tripathy 		}
134022744909SSandeep Tripathy 
13413b802105SBoyan Karatotev 		if (!psci_is_last_on_cpu(this_cpu_idx)) {
134222744909SSandeep Tripathy 			WARN("Failed to stop all cores!\n");
134322744909SSandeep Tripathy 			psci_print_power_domain_map();
134422744909SSandeep Tripathy 			return PSCI_E_DENIED;
134522744909SSandeep Tripathy 		}
134622744909SSandeep Tripathy 	}
134722744909SSandeep Tripathy 
134822744909SSandeep Tripathy 	return PSCI_E_SUCCESS;
134922744909SSandeep Tripathy }
1350ce14a12fSLucian Paul-Trifu 
1351ce14a12fSLucian Paul-Trifu /*******************************************************************************
1352ce14a12fSLucian Paul-Trifu  * This function verifies that all the other cores in the system have been
1353ce14a12fSLucian Paul-Trifu  * turned OFF and the current CPU is the last running CPU in the system.
1354ce14a12fSLucian Paul-Trifu  * Returns true if the current CPU is the last ON CPU or false otherwise.
1355ce14a12fSLucian Paul-Trifu  *
1356ce14a12fSLucian Paul-Trifu  * This API has following differences with psci_is_last_on_cpu
1357ce14a12fSLucian Paul-Trifu  *  1. PSCI states are locked
1358ce14a12fSLucian Paul-Trifu  ******************************************************************************/
13593b802105SBoyan Karatotev bool psci_is_last_on_cpu_safe(unsigned int this_core)
1360ce14a12fSLucian Paul-Trifu {
1361ce14a12fSLucian Paul-Trifu 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1362ce14a12fSLucian Paul-Trifu 
1363b41b0824SJayanth Dodderi Chidanand 	psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1364ce14a12fSLucian Paul-Trifu 
1365ce14a12fSLucian Paul-Trifu 	psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1366ce14a12fSLucian Paul-Trifu 
13673b802105SBoyan Karatotev 	if (!psci_is_last_on_cpu(this_core)) {
1368b41b0824SJayanth Dodderi Chidanand 		psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1369ce14a12fSLucian Paul-Trifu 		return false;
1370ce14a12fSLucian Paul-Trifu 	}
1371ce14a12fSLucian Paul-Trifu 
1372ce14a12fSLucian Paul-Trifu 	psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1373ce14a12fSLucian Paul-Trifu 
1374ce14a12fSLucian Paul-Trifu 	return true;
1375ce14a12fSLucian Paul-Trifu }
1376b88a4416SWing Li 
1377b88a4416SWing Li /*******************************************************************************
1378b88a4416SWing Li  * This function verifies that all cores in the system have been turned ON.
1379b88a4416SWing Li  * Returns true, if all CPUs are ON or false otherwise.
1380b88a4416SWing Li  *
1381b88a4416SWing Li  * This API has following differences with psci_are_all_cpus_on
1382b88a4416SWing Li  *  1. PSCI states are locked
1383b88a4416SWing Li  ******************************************************************************/
13843b802105SBoyan Karatotev bool psci_are_all_cpus_on_safe(unsigned int this_core)
1385b88a4416SWing Li {
1386b88a4416SWing Li 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1387b88a4416SWing Li 
1388b88a4416SWing Li 	psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1389b88a4416SWing Li 
1390b88a4416SWing Li 	psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1391b88a4416SWing Li 
1392b88a4416SWing Li 	if (!psci_are_all_cpus_on()) {
1393b88a4416SWing Li 		psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1394b88a4416SWing Li 		return false;
1395b88a4416SWing Li 	}
1396b88a4416SWing Li 
1397b88a4416SWing Li 	psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1398b88a4416SWing Li 
1399b88a4416SWing Li 	return true;
1400b88a4416SWing Li }
1401*a7be2a57SManish V Badarkhe 
1402*a7be2a57SManish V Badarkhe /*******************************************************************************
1403*a7be2a57SManish V Badarkhe  * Safely counts the number of CPUs in the system that are currently in the ON
1404*a7be2a57SManish V Badarkhe  * or ON_PENDING state.
1405*a7be2a57SManish V Badarkhe  *
1406*a7be2a57SManish V Badarkhe  * This function acquires and releases the necessary power domain locks to
1407*a7be2a57SManish V Badarkhe  * ensure consistency of the CPU state information.
1408*a7be2a57SManish V Badarkhe  *
1409*a7be2a57SManish V Badarkhe  * @param this_core The index of the current core making the query.
1410*a7be2a57SManish V Badarkhe  *
1411*a7be2a57SManish V Badarkhe  * @return The number of CPUs currently in AFF_STATE_ON or AFF_STATE_ON_PENDING.
1412*a7be2a57SManish V Badarkhe  ******************************************************************************/
1413*a7be2a57SManish V Badarkhe unsigned int psci_num_cpus_running_on_safe(unsigned int this_core)
1414*a7be2a57SManish V Badarkhe {
1415*a7be2a57SManish V Badarkhe 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1416*a7be2a57SManish V Badarkhe 	unsigned int no_of_cpus;
1417*a7be2a57SManish V Badarkhe 
1418*a7be2a57SManish V Badarkhe 	psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1419*a7be2a57SManish V Badarkhe 
1420*a7be2a57SManish V Badarkhe 	psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1421*a7be2a57SManish V Badarkhe 
1422*a7be2a57SManish V Badarkhe 	no_of_cpus = psci_num_cpus_running();
1423*a7be2a57SManish V Badarkhe 
1424*a7be2a57SManish V Badarkhe 	psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1425*a7be2a57SManish V Badarkhe 
1426*a7be2a57SManish V Badarkhe 	return no_of_cpus;
1427*a7be2a57SManish V Badarkhe }
1428