xref: /rk3399_ARM-atf/lib/psci/psci_common.c (revision a10d3632acbd1135648f07c2a998cba8c5c77cfd)
1532ed618SSoby Mathew /*
204c1db1eSdp-arm  * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
4532ed618SSoby Mathew  * Redistribution and use in source and binary forms, with or without
5532ed618SSoby Mathew  * modification, are permitted provided that the following conditions are met:
6532ed618SSoby Mathew  *
7532ed618SSoby Mathew  * Redistributions of source code must retain the above copyright notice, this
8532ed618SSoby Mathew  * list of conditions and the following disclaimer.
9532ed618SSoby Mathew  *
10532ed618SSoby Mathew  * Redistributions in binary form must reproduce the above copyright notice,
11532ed618SSoby Mathew  * this list of conditions and the following disclaimer in the documentation
12532ed618SSoby Mathew  * and/or other materials provided with the distribution.
13532ed618SSoby Mathew  *
14532ed618SSoby Mathew  * Neither the name of ARM nor the names of its contributors may be used
15532ed618SSoby Mathew  * to endorse or promote products derived from this software without specific
16532ed618SSoby Mathew  * prior written permission.
17532ed618SSoby Mathew  *
18532ed618SSoby Mathew  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19532ed618SSoby Mathew  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20532ed618SSoby Mathew  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21532ed618SSoby Mathew  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22532ed618SSoby Mathew  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23532ed618SSoby Mathew  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24532ed618SSoby Mathew  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25532ed618SSoby Mathew  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26532ed618SSoby Mathew  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27532ed618SSoby Mathew  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28532ed618SSoby Mathew  * POSSIBILITY OF SUCH DAMAGE.
29532ed618SSoby Mathew  */
30532ed618SSoby Mathew 
31532ed618SSoby Mathew #include <arch.h>
32532ed618SSoby Mathew #include <arch_helpers.h>
33532ed618SSoby Mathew #include <assert.h>
34532ed618SSoby Mathew #include <bl_common.h>
35532ed618SSoby Mathew #include <context.h>
36532ed618SSoby Mathew #include <context_mgmt.h>
37532ed618SSoby Mathew #include <debug.h>
38532ed618SSoby Mathew #include <platform.h>
39532ed618SSoby Mathew #include <string.h>
4032f0d3c6SDouglas Raillard #include <utils.h>
41532ed618SSoby Mathew #include "psci_private.h"
42532ed618SSoby Mathew 
43532ed618SSoby Mathew /*
44532ed618SSoby Mathew  * SPD power management operations, expected to be supplied by the registered
45532ed618SSoby Mathew  * SPD on successful SP initialization
46532ed618SSoby Mathew  */
47532ed618SSoby Mathew const spd_pm_ops_t *psci_spd_pm;
48532ed618SSoby Mathew 
49532ed618SSoby Mathew /*
50532ed618SSoby Mathew  * PSCI requested local power state map. This array is used to store the local
51532ed618SSoby Mathew  * power states requested by a CPU for power levels from level 1 to
52532ed618SSoby Mathew  * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power
53532ed618SSoby Mathew  * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a
54532ed618SSoby Mathew  * CPU are the same.
55532ed618SSoby Mathew  *
56532ed618SSoby Mathew  * During state coordination, the platform is passed an array containing the
57532ed618SSoby Mathew  * local states requested for a particular non cpu power domain by each cpu
58532ed618SSoby Mathew  * within the domain.
59532ed618SSoby Mathew  *
60532ed618SSoby Mathew  * TODO: Dense packing of the requested states will cause cache thrashing
61532ed618SSoby Mathew  * when multiple power domains write to it. If we allocate the requested
62532ed618SSoby Mathew  * states at each power level in a cache-line aligned per-domain memory,
63532ed618SSoby Mathew  * the cache thrashing can be avoided.
64532ed618SSoby Mathew  */
65532ed618SSoby Mathew static plat_local_state_t
66532ed618SSoby Mathew 	psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT];
67532ed618SSoby Mathew 
68532ed618SSoby Mathew 
69532ed618SSoby Mathew /*******************************************************************************
70532ed618SSoby Mathew  * Arrays that hold the platform's power domain tree information for state
71532ed618SSoby Mathew  * management of power domains.
72532ed618SSoby Mathew  * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain
73532ed618SSoby Mathew  * which is an ancestor of a CPU power domain.
74532ed618SSoby Mathew  * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain
75532ed618SSoby Mathew  ******************************************************************************/
76532ed618SSoby Mathew non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS]
77532ed618SSoby Mathew #if USE_COHERENT_MEM
78532ed618SSoby Mathew __section("tzfw_coherent_mem")
79532ed618SSoby Mathew #endif
80532ed618SSoby Mathew ;
81532ed618SSoby Mathew 
82532ed618SSoby Mathew DEFINE_BAKERY_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
83532ed618SSoby Mathew 
84532ed618SSoby Mathew cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
85532ed618SSoby Mathew 
86532ed618SSoby Mathew /*******************************************************************************
87532ed618SSoby Mathew  * Pointer to functions exported by the platform to complete power mgmt. ops
88532ed618SSoby Mathew  ******************************************************************************/
89532ed618SSoby Mathew const plat_psci_ops_t *psci_plat_pm_ops;
90532ed618SSoby Mathew 
91532ed618SSoby Mathew /******************************************************************************
92532ed618SSoby Mathew  * Check that the maximum power level supported by the platform makes sense
93532ed618SSoby Mathew  *****************************************************************************/
94532ed618SSoby Mathew CASSERT(PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL && \
95532ed618SSoby Mathew 		PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL, \
96532ed618SSoby Mathew 		assert_platform_max_pwrlvl_check);
97532ed618SSoby Mathew 
98532ed618SSoby Mathew /*
99532ed618SSoby Mathew  * The plat_local_state used by the platform is one of these types: RUN,
100532ed618SSoby Mathew  * RETENTION and OFF. The platform can define further sub-states for each type
101532ed618SSoby Mathew  * apart from RUN. This categorization is done to verify the sanity of the
102532ed618SSoby Mathew  * psci_power_state passed by the platform and to print debug information. The
103532ed618SSoby Mathew  * categorization is done on the basis of the following conditions:
104532ed618SSoby Mathew  *
105532ed618SSoby Mathew  * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN.
106532ed618SSoby Mathew  *
107532ed618SSoby Mathew  * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is
108532ed618SSoby Mathew  *    STATE_TYPE_RETN.
109532ed618SSoby Mathew  *
110532ed618SSoby Mathew  * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is
111532ed618SSoby Mathew  *    STATE_TYPE_OFF.
112532ed618SSoby Mathew  */
113532ed618SSoby Mathew typedef enum plat_local_state_type {
114532ed618SSoby Mathew 	STATE_TYPE_RUN = 0,
115532ed618SSoby Mathew 	STATE_TYPE_RETN,
116532ed618SSoby Mathew 	STATE_TYPE_OFF
117532ed618SSoby Mathew } plat_local_state_type_t;
118532ed618SSoby Mathew 
119532ed618SSoby Mathew /* The macro used to categorize plat_local_state. */
120532ed618SSoby Mathew #define find_local_state_type(plat_local_state)					\
121532ed618SSoby Mathew 		((plat_local_state) ? ((plat_local_state > PLAT_MAX_RET_STATE)	\
122532ed618SSoby Mathew 		? STATE_TYPE_OFF : STATE_TYPE_RETN)				\
123532ed618SSoby Mathew 		: STATE_TYPE_RUN)
124532ed618SSoby Mathew 
125532ed618SSoby Mathew /******************************************************************************
126532ed618SSoby Mathew  * Check that the maximum retention level supported by the platform is less
127532ed618SSoby Mathew  * than the maximum off level.
128532ed618SSoby Mathew  *****************************************************************************/
129532ed618SSoby Mathew CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE, \
130532ed618SSoby Mathew 		assert_platform_max_off_and_retn_state_check);
131532ed618SSoby Mathew 
132532ed618SSoby Mathew /******************************************************************************
133532ed618SSoby Mathew  * This function ensures that the power state parameter in a CPU_SUSPEND request
134532ed618SSoby Mathew  * is valid. If so, it returns the requested states for each power level.
135532ed618SSoby Mathew  *****************************************************************************/
136532ed618SSoby Mathew int psci_validate_power_state(unsigned int power_state,
137532ed618SSoby Mathew 			      psci_power_state_t *state_info)
138532ed618SSoby Mathew {
139532ed618SSoby Mathew 	/* Check SBZ bits in power state are zero */
140532ed618SSoby Mathew 	if (psci_check_power_state(power_state))
141532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
142532ed618SSoby Mathew 
143532ed618SSoby Mathew 	assert(psci_plat_pm_ops->validate_power_state);
144532ed618SSoby Mathew 
145532ed618SSoby Mathew 	/* Validate the power_state using platform pm_ops */
146532ed618SSoby Mathew 	return psci_plat_pm_ops->validate_power_state(power_state, state_info);
147532ed618SSoby Mathew }
148532ed618SSoby Mathew 
149532ed618SSoby Mathew /******************************************************************************
150532ed618SSoby Mathew  * This function retrieves the `psci_power_state_t` for system suspend from
151532ed618SSoby Mathew  * the platform.
152532ed618SSoby Mathew  *****************************************************************************/
153532ed618SSoby Mathew void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info)
154532ed618SSoby Mathew {
155532ed618SSoby Mathew 	/*
156532ed618SSoby Mathew 	 * Assert that the required pm_ops hook is implemented to ensure that
157532ed618SSoby Mathew 	 * the capability detected during psci_setup() is valid.
158532ed618SSoby Mathew 	 */
159532ed618SSoby Mathew 	assert(psci_plat_pm_ops->get_sys_suspend_power_state);
160532ed618SSoby Mathew 
161532ed618SSoby Mathew 	/*
162532ed618SSoby Mathew 	 * Query the platform for the power_state required for system suspend
163532ed618SSoby Mathew 	 */
164532ed618SSoby Mathew 	psci_plat_pm_ops->get_sys_suspend_power_state(state_info);
165532ed618SSoby Mathew }
166532ed618SSoby Mathew 
167532ed618SSoby Mathew /*******************************************************************************
168532ed618SSoby Mathew  * This function verifies that the all the other cores in the system have been
169532ed618SSoby Mathew  * turned OFF and the current CPU is the last running CPU in the system.
170532ed618SSoby Mathew  * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false)
171532ed618SSoby Mathew  * otherwise.
172532ed618SSoby Mathew  ******************************************************************************/
173532ed618SSoby Mathew unsigned int psci_is_last_on_cpu(void)
174532ed618SSoby Mathew {
175532ed618SSoby Mathew 	unsigned int cpu_idx, my_idx = plat_my_core_pos();
176532ed618SSoby Mathew 
177532ed618SSoby Mathew 	for (cpu_idx = 0; cpu_idx < PLATFORM_CORE_COUNT; cpu_idx++) {
178532ed618SSoby Mathew 		if (cpu_idx == my_idx) {
179532ed618SSoby Mathew 			assert(psci_get_aff_info_state() == AFF_STATE_ON);
180532ed618SSoby Mathew 			continue;
181532ed618SSoby Mathew 		}
182532ed618SSoby Mathew 
183532ed618SSoby Mathew 		if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF)
184532ed618SSoby Mathew 			return 0;
185532ed618SSoby Mathew 	}
186532ed618SSoby Mathew 
187532ed618SSoby Mathew 	return 1;
188532ed618SSoby Mathew }
189532ed618SSoby Mathew 
190532ed618SSoby Mathew /*******************************************************************************
191532ed618SSoby Mathew  * Routine to return the maximum power level to traverse to after a cpu has
192532ed618SSoby Mathew  * been physically powered up. It is expected to be called immediately after
193532ed618SSoby Mathew  * reset from assembler code.
194532ed618SSoby Mathew  ******************************************************************************/
195532ed618SSoby Mathew static unsigned int get_power_on_target_pwrlvl(void)
196532ed618SSoby Mathew {
197532ed618SSoby Mathew 	unsigned int pwrlvl;
198532ed618SSoby Mathew 
199532ed618SSoby Mathew 	/*
200532ed618SSoby Mathew 	 * Assume that this cpu was suspended and retrieve its target power
201532ed618SSoby Mathew 	 * level. If it is invalid then it could only have been turned off
202532ed618SSoby Mathew 	 * earlier. PLAT_MAX_PWR_LVL will be the highest power level a
203532ed618SSoby Mathew 	 * cpu can be turned off to.
204532ed618SSoby Mathew 	 */
205532ed618SSoby Mathew 	pwrlvl = psci_get_suspend_pwrlvl();
206532ed618SSoby Mathew 	if (pwrlvl == PSCI_INVALID_PWR_LVL)
207532ed618SSoby Mathew 		pwrlvl = PLAT_MAX_PWR_LVL;
208532ed618SSoby Mathew 	return pwrlvl;
209532ed618SSoby Mathew }
210532ed618SSoby Mathew 
211532ed618SSoby Mathew /******************************************************************************
212532ed618SSoby Mathew  * Helper function to update the requested local power state array. This array
213532ed618SSoby Mathew  * does not store the requested state for the CPU power level. Hence an
214532ed618SSoby Mathew  * assertion is added to prevent us from accessing the wrong index.
215532ed618SSoby Mathew  *****************************************************************************/
216532ed618SSoby Mathew static void psci_set_req_local_pwr_state(unsigned int pwrlvl,
217532ed618SSoby Mathew 					 unsigned int cpu_idx,
218532ed618SSoby Mathew 					 plat_local_state_t req_pwr_state)
219532ed618SSoby Mathew {
220532ed618SSoby Mathew 	assert(pwrlvl > PSCI_CPU_PWR_LVL);
221532ed618SSoby Mathew 	psci_req_local_pwr_states[pwrlvl - 1][cpu_idx] = req_pwr_state;
222532ed618SSoby Mathew }
223532ed618SSoby Mathew 
224532ed618SSoby Mathew /******************************************************************************
225532ed618SSoby Mathew  * This function initializes the psci_req_local_pwr_states.
226532ed618SSoby Mathew  *****************************************************************************/
227532ed618SSoby Mathew void psci_init_req_local_pwr_states(void)
228532ed618SSoby Mathew {
229532ed618SSoby Mathew 	/* Initialize the requested state of all non CPU power domains as OFF */
230532ed618SSoby Mathew 	memset(&psci_req_local_pwr_states, PLAT_MAX_OFF_STATE,
231532ed618SSoby Mathew 			sizeof(psci_req_local_pwr_states));
232532ed618SSoby Mathew }
233532ed618SSoby Mathew 
234532ed618SSoby Mathew /******************************************************************************
235532ed618SSoby Mathew  * Helper function to return a reference to an array containing the local power
236532ed618SSoby Mathew  * states requested by each cpu for a power domain at 'pwrlvl'. The size of the
237532ed618SSoby Mathew  * array will be the number of cpu power domains of which this power domain is
238532ed618SSoby Mathew  * an ancestor. These requested states will be used to determine a suitable
239532ed618SSoby Mathew  * target state for this power domain during psci state coordination. An
240532ed618SSoby Mathew  * assertion is added to prevent us from accessing the CPU power level.
241532ed618SSoby Mathew  *****************************************************************************/
242532ed618SSoby Mathew static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl,
243532ed618SSoby Mathew 							 unsigned int cpu_idx)
244532ed618SSoby Mathew {
245532ed618SSoby Mathew 	assert(pwrlvl > PSCI_CPU_PWR_LVL);
246532ed618SSoby Mathew 
247532ed618SSoby Mathew 	return &psci_req_local_pwr_states[pwrlvl - 1][cpu_idx];
248532ed618SSoby Mathew }
249532ed618SSoby Mathew 
250*a10d3632SJeenu Viswambharan /*
251*a10d3632SJeenu Viswambharan  * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent
252*a10d3632SJeenu Viswambharan  * memory.
253*a10d3632SJeenu Viswambharan  *
254*a10d3632SJeenu Viswambharan  * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory,
255*a10d3632SJeenu Viswambharan  * it's accessed by both cached and non-cached participants. To serve the common
256*a10d3632SJeenu Viswambharan  * minimum, perform a cache flush before read and after write so that non-cached
257*a10d3632SJeenu Viswambharan  * participants operate on latest data in main memory.
258*a10d3632SJeenu Viswambharan  *
259*a10d3632SJeenu Viswambharan  * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent
260*a10d3632SJeenu Viswambharan  * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent.
261*a10d3632SJeenu Viswambharan  * In both cases, no cache operations are required.
262*a10d3632SJeenu Viswambharan  */
263*a10d3632SJeenu Viswambharan 
264*a10d3632SJeenu Viswambharan /*
265*a10d3632SJeenu Viswambharan  * Retrieve local state of non-CPU power domain node from a non-cached CPU,
266*a10d3632SJeenu Viswambharan  * after any required cache maintenance operation.
267*a10d3632SJeenu Viswambharan  */
268*a10d3632SJeenu Viswambharan static plat_local_state_t get_non_cpu_pd_node_local_state(
269*a10d3632SJeenu Viswambharan 		unsigned int parent_idx)
270*a10d3632SJeenu Viswambharan {
271*a10d3632SJeenu Viswambharan #if !USE_COHERENT_MEM || !HW_ASSISTED_COHERENCY
272*a10d3632SJeenu Viswambharan 	flush_dcache_range(
273*a10d3632SJeenu Viswambharan 			(uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
274*a10d3632SJeenu Viswambharan 			sizeof(psci_non_cpu_pd_nodes[parent_idx]));
275*a10d3632SJeenu Viswambharan #endif
276*a10d3632SJeenu Viswambharan 	return psci_non_cpu_pd_nodes[parent_idx].local_state;
277*a10d3632SJeenu Viswambharan }
278*a10d3632SJeenu Viswambharan 
279*a10d3632SJeenu Viswambharan /*
280*a10d3632SJeenu Viswambharan  * Update local state of non-CPU power domain node from a cached CPU; perform
281*a10d3632SJeenu Viswambharan  * any required cache maintenance operation afterwards.
282*a10d3632SJeenu Viswambharan  */
283*a10d3632SJeenu Viswambharan static void set_non_cpu_pd_node_local_state(unsigned int parent_idx,
284*a10d3632SJeenu Viswambharan 		plat_local_state_t state)
285*a10d3632SJeenu Viswambharan {
286*a10d3632SJeenu Viswambharan 	psci_non_cpu_pd_nodes[parent_idx].local_state = state;
287*a10d3632SJeenu Viswambharan #if !USE_COHERENT_MEM || !HW_ASSISTED_COHERENCY
288*a10d3632SJeenu Viswambharan 	flush_dcache_range(
289*a10d3632SJeenu Viswambharan 			(uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
290*a10d3632SJeenu Viswambharan 			sizeof(psci_non_cpu_pd_nodes[parent_idx]));
291*a10d3632SJeenu Viswambharan #endif
292*a10d3632SJeenu Viswambharan }
293*a10d3632SJeenu Viswambharan 
294532ed618SSoby Mathew /******************************************************************************
295532ed618SSoby Mathew  * Helper function to return the current local power state of each power domain
296532ed618SSoby Mathew  * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This
297532ed618SSoby Mathew  * function will be called after a cpu is powered on to find the local state
298532ed618SSoby Mathew  * each power domain has emerged from.
299532ed618SSoby Mathew  *****************************************************************************/
30061eae524SAchin Gupta void psci_get_target_local_pwr_states(unsigned int end_pwrlvl,
301532ed618SSoby Mathew 				      psci_power_state_t *target_state)
302532ed618SSoby Mathew {
303532ed618SSoby Mathew 	unsigned int parent_idx, lvl;
304532ed618SSoby Mathew 	plat_local_state_t *pd_state = target_state->pwr_domain_state;
305532ed618SSoby Mathew 
306532ed618SSoby Mathew 	pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state();
307532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
308532ed618SSoby Mathew 
309532ed618SSoby Mathew 	/* Copy the local power state from node to state_info */
310532ed618SSoby Mathew 	for (lvl = PSCI_CPU_PWR_LVL + 1; lvl <= end_pwrlvl; lvl++) {
311*a10d3632SJeenu Viswambharan 		pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx);
312532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
313532ed618SSoby Mathew 	}
314532ed618SSoby Mathew 
315532ed618SSoby Mathew 	/* Set the the higher levels to RUN */
316532ed618SSoby Mathew 	for (; lvl <= PLAT_MAX_PWR_LVL; lvl++)
317532ed618SSoby Mathew 		target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
318532ed618SSoby Mathew }
319532ed618SSoby Mathew 
320532ed618SSoby Mathew /******************************************************************************
321532ed618SSoby Mathew  * Helper function to set the target local power state that each power domain
322532ed618SSoby Mathew  * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will
323532ed618SSoby Mathew  * enter. This function will be called after coordination of requested power
324532ed618SSoby Mathew  * states has been done for each power level.
325532ed618SSoby Mathew  *****************************************************************************/
326532ed618SSoby Mathew static void psci_set_target_local_pwr_states(unsigned int end_pwrlvl,
327532ed618SSoby Mathew 					const psci_power_state_t *target_state)
328532ed618SSoby Mathew {
329532ed618SSoby Mathew 	unsigned int parent_idx, lvl;
330532ed618SSoby Mathew 	const plat_local_state_t *pd_state = target_state->pwr_domain_state;
331532ed618SSoby Mathew 
332532ed618SSoby Mathew 	psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]);
333532ed618SSoby Mathew 
334532ed618SSoby Mathew 	/*
335*a10d3632SJeenu Viswambharan 	 * Need to flush as local_state might be accessed with Data Cache
336532ed618SSoby Mathew 	 * disabled during power on
337532ed618SSoby Mathew 	 */
338*a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data.local_state);
339532ed618SSoby Mathew 
340532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
341532ed618SSoby Mathew 
342532ed618SSoby Mathew 	/* Copy the local_state from state_info */
343532ed618SSoby Mathew 	for (lvl = 1; lvl <= end_pwrlvl; lvl++) {
344*a10d3632SJeenu Viswambharan 		set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]);
345532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
346532ed618SSoby Mathew 	}
347532ed618SSoby Mathew }
348532ed618SSoby Mathew 
349532ed618SSoby Mathew 
350532ed618SSoby Mathew /*******************************************************************************
351532ed618SSoby Mathew  * PSCI helper function to get the parent nodes corresponding to a cpu_index.
352532ed618SSoby Mathew  ******************************************************************************/
353532ed618SSoby Mathew void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
354532ed618SSoby Mathew 				      unsigned int end_lvl,
355532ed618SSoby Mathew 				      unsigned int node_index[])
356532ed618SSoby Mathew {
357532ed618SSoby Mathew 	unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node;
358532ed618SSoby Mathew 	int i;
359532ed618SSoby Mathew 
360532ed618SSoby Mathew 	for (i = PSCI_CPU_PWR_LVL + 1; i <= end_lvl; i++) {
361532ed618SSoby Mathew 		*node_index++ = parent_node;
362532ed618SSoby Mathew 		parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node;
363532ed618SSoby Mathew 	}
364532ed618SSoby Mathew }
365532ed618SSoby Mathew 
366532ed618SSoby Mathew /******************************************************************************
367532ed618SSoby Mathew  * This function is invoked post CPU power up and initialization. It sets the
368532ed618SSoby Mathew  * affinity info state, target power state and requested power state for the
369532ed618SSoby Mathew  * current CPU and all its ancestor power domains to RUN.
370532ed618SSoby Mathew  *****************************************************************************/
371532ed618SSoby Mathew void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl)
372532ed618SSoby Mathew {
373532ed618SSoby Mathew 	unsigned int parent_idx, cpu_idx = plat_my_core_pos(), lvl;
374532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
375532ed618SSoby Mathew 
376532ed618SSoby Mathew 	/* Reset the local_state to RUN for the non cpu power domains. */
377532ed618SSoby Mathew 	for (lvl = PSCI_CPU_PWR_LVL + 1; lvl <= end_pwrlvl; lvl++) {
378*a10d3632SJeenu Viswambharan 		set_non_cpu_pd_node_local_state(parent_idx,
379*a10d3632SJeenu Viswambharan 				PSCI_LOCAL_STATE_RUN);
380532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl,
381532ed618SSoby Mathew 					     cpu_idx,
382532ed618SSoby Mathew 					     PSCI_LOCAL_STATE_RUN);
383532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
384532ed618SSoby Mathew 	}
385532ed618SSoby Mathew 
386532ed618SSoby Mathew 	/* Set the affinity info state to ON */
387532ed618SSoby Mathew 	psci_set_aff_info_state(AFF_STATE_ON);
388532ed618SSoby Mathew 
389532ed618SSoby Mathew 	psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
390*a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data);
391532ed618SSoby Mathew }
392532ed618SSoby Mathew 
393532ed618SSoby Mathew /******************************************************************************
394532ed618SSoby Mathew  * This function is passed the local power states requested for each power
395532ed618SSoby Mathew  * domain (state_info) between the current CPU domain and its ancestors until
396532ed618SSoby Mathew  * the target power level (end_pwrlvl). It updates the array of requested power
397532ed618SSoby Mathew  * states with this information.
398532ed618SSoby Mathew  *
399532ed618SSoby Mathew  * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
400532ed618SSoby Mathew  * retrieves the states requested by all the cpus of which the power domain at
401532ed618SSoby Mathew  * that level is an ancestor. It passes this information to the platform to
402532ed618SSoby Mathew  * coordinate and return the target power state. If the target state for a level
403532ed618SSoby Mathew  * is RUN then subsequent levels are not considered. At the CPU level, state
404532ed618SSoby Mathew  * coordination is not required. Hence, the requested and the target states are
405532ed618SSoby Mathew  * the same.
406532ed618SSoby Mathew  *
407532ed618SSoby Mathew  * The 'state_info' is updated with the target state for each level between the
408532ed618SSoby Mathew  * CPU and the 'end_pwrlvl' and returned to the caller.
409532ed618SSoby Mathew  *
410532ed618SSoby Mathew  * This function will only be invoked with data cache enabled and while
411532ed618SSoby Mathew  * powering down a core.
412532ed618SSoby Mathew  *****************************************************************************/
413532ed618SSoby Mathew void psci_do_state_coordination(unsigned int end_pwrlvl,
414532ed618SSoby Mathew 				psci_power_state_t *state_info)
415532ed618SSoby Mathew {
416532ed618SSoby Mathew 	unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
417532ed618SSoby Mathew 	unsigned int start_idx, ncpus;
418532ed618SSoby Mathew 	plat_local_state_t target_state, *req_states;
419532ed618SSoby Mathew 
420532ed618SSoby Mathew 	assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
421532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
422532ed618SSoby Mathew 
423532ed618SSoby Mathew 	/* For level 0, the requested state will be equivalent
424532ed618SSoby Mathew 	   to target state */
425532ed618SSoby Mathew 	for (lvl = PSCI_CPU_PWR_LVL + 1; lvl <= end_pwrlvl; lvl++) {
426532ed618SSoby Mathew 
427532ed618SSoby Mathew 		/* First update the requested power state */
428532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl, cpu_idx,
429532ed618SSoby Mathew 					     state_info->pwr_domain_state[lvl]);
430532ed618SSoby Mathew 
431532ed618SSoby Mathew 		/* Get the requested power states for this power level */
432532ed618SSoby Mathew 		start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
433532ed618SSoby Mathew 		req_states = psci_get_req_local_pwr_states(lvl, start_idx);
434532ed618SSoby Mathew 
435532ed618SSoby Mathew 		/*
436532ed618SSoby Mathew 		 * Let the platform coordinate amongst the requested states at
437532ed618SSoby Mathew 		 * this power level and return the target local power state.
438532ed618SSoby Mathew 		 */
439532ed618SSoby Mathew 		ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
440532ed618SSoby Mathew 		target_state = plat_get_target_pwr_state(lvl,
441532ed618SSoby Mathew 							 req_states,
442532ed618SSoby Mathew 							 ncpus);
443532ed618SSoby Mathew 
444532ed618SSoby Mathew 		state_info->pwr_domain_state[lvl] = target_state;
445532ed618SSoby Mathew 
446532ed618SSoby Mathew 		/* Break early if the negotiated target power state is RUN */
447532ed618SSoby Mathew 		if (is_local_state_run(state_info->pwr_domain_state[lvl]))
448532ed618SSoby Mathew 			break;
449532ed618SSoby Mathew 
450532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
451532ed618SSoby Mathew 	}
452532ed618SSoby Mathew 
453532ed618SSoby Mathew 	/*
454532ed618SSoby Mathew 	 * This is for cases when we break out of the above loop early because
455532ed618SSoby Mathew 	 * the target power state is RUN at a power level < end_pwlvl.
456532ed618SSoby Mathew 	 * We update the requested power state from state_info and then
457532ed618SSoby Mathew 	 * set the target state as RUN.
458532ed618SSoby Mathew 	 */
459532ed618SSoby Mathew 	for (lvl = lvl + 1; lvl <= end_pwrlvl; lvl++) {
460532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl, cpu_idx,
461532ed618SSoby Mathew 					     state_info->pwr_domain_state[lvl]);
462532ed618SSoby Mathew 		state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
463532ed618SSoby Mathew 
464532ed618SSoby Mathew 	}
465532ed618SSoby Mathew 
466532ed618SSoby Mathew 	/* Update the target state in the power domain nodes */
467532ed618SSoby Mathew 	psci_set_target_local_pwr_states(end_pwrlvl, state_info);
468532ed618SSoby Mathew }
469532ed618SSoby Mathew 
470532ed618SSoby Mathew /******************************************************************************
471532ed618SSoby Mathew  * This function validates a suspend request by making sure that if a standby
472532ed618SSoby Mathew  * state is requested then no power level is turned off and the highest power
473532ed618SSoby Mathew  * level is placed in a standby/retention state.
474532ed618SSoby Mathew  *
475532ed618SSoby Mathew  * It also ensures that the state level X will enter is not shallower than the
476532ed618SSoby Mathew  * state level X + 1 will enter.
477532ed618SSoby Mathew  *
478532ed618SSoby Mathew  * This validation will be enabled only for DEBUG builds as the platform is
479532ed618SSoby Mathew  * expected to perform these validations as well.
480532ed618SSoby Mathew  *****************************************************************************/
481532ed618SSoby Mathew int psci_validate_suspend_req(const psci_power_state_t *state_info,
482532ed618SSoby Mathew 			      unsigned int is_power_down_state)
483532ed618SSoby Mathew {
484532ed618SSoby Mathew 	unsigned int max_off_lvl, target_lvl, max_retn_lvl;
485532ed618SSoby Mathew 	plat_local_state_t state;
486532ed618SSoby Mathew 	plat_local_state_type_t req_state_type, deepest_state_type;
487532ed618SSoby Mathew 	int i;
488532ed618SSoby Mathew 
489532ed618SSoby Mathew 	/* Find the target suspend power level */
490532ed618SSoby Mathew 	target_lvl = psci_find_target_suspend_lvl(state_info);
491532ed618SSoby Mathew 	if (target_lvl == PSCI_INVALID_PWR_LVL)
492532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
493532ed618SSoby Mathew 
494532ed618SSoby Mathew 	/* All power domain levels are in a RUN state to begin with */
495532ed618SSoby Mathew 	deepest_state_type = STATE_TYPE_RUN;
496532ed618SSoby Mathew 
497532ed618SSoby Mathew 	for (i = target_lvl; i >= PSCI_CPU_PWR_LVL; i--) {
498532ed618SSoby Mathew 		state = state_info->pwr_domain_state[i];
499532ed618SSoby Mathew 		req_state_type = find_local_state_type(state);
500532ed618SSoby Mathew 
501532ed618SSoby Mathew 		/*
502532ed618SSoby Mathew 		 * While traversing from the highest power level to the lowest,
503532ed618SSoby Mathew 		 * the state requested for lower levels has to be the same or
504532ed618SSoby Mathew 		 * deeper i.e. equal to or greater than the state at the higher
505532ed618SSoby Mathew 		 * levels. If this condition is true, then the requested state
506532ed618SSoby Mathew 		 * becomes the deepest state encountered so far.
507532ed618SSoby Mathew 		 */
508532ed618SSoby Mathew 		if (req_state_type < deepest_state_type)
509532ed618SSoby Mathew 			return PSCI_E_INVALID_PARAMS;
510532ed618SSoby Mathew 		deepest_state_type = req_state_type;
511532ed618SSoby Mathew 	}
512532ed618SSoby Mathew 
513532ed618SSoby Mathew 	/* Find the highest off power level */
514532ed618SSoby Mathew 	max_off_lvl = psci_find_max_off_lvl(state_info);
515532ed618SSoby Mathew 
516532ed618SSoby Mathew 	/* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */
517532ed618SSoby Mathew 	max_retn_lvl = PSCI_INVALID_PWR_LVL;
518532ed618SSoby Mathew 	if (target_lvl != max_off_lvl)
519532ed618SSoby Mathew 		max_retn_lvl = target_lvl;
520532ed618SSoby Mathew 
521532ed618SSoby Mathew 	/*
522532ed618SSoby Mathew 	 * If this is not a request for a power down state then max off level
523532ed618SSoby Mathew 	 * has to be invalid and max retention level has to be a valid power
524532ed618SSoby Mathew 	 * level.
525532ed618SSoby Mathew 	 */
526532ed618SSoby Mathew 	if (!is_power_down_state && (max_off_lvl != PSCI_INVALID_PWR_LVL ||
527532ed618SSoby Mathew 				    max_retn_lvl == PSCI_INVALID_PWR_LVL))
528532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
529532ed618SSoby Mathew 
530532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
531532ed618SSoby Mathew }
532532ed618SSoby Mathew 
533532ed618SSoby Mathew /******************************************************************************
534532ed618SSoby Mathew  * This function finds the highest power level which will be powered down
535532ed618SSoby Mathew  * amongst all the power levels specified in the 'state_info' structure
536532ed618SSoby Mathew  *****************************************************************************/
537532ed618SSoby Mathew unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info)
538532ed618SSoby Mathew {
539532ed618SSoby Mathew 	int i;
540532ed618SSoby Mathew 
541532ed618SSoby Mathew 	for (i = PLAT_MAX_PWR_LVL; i >= PSCI_CPU_PWR_LVL; i--) {
542532ed618SSoby Mathew 		if (is_local_state_off(state_info->pwr_domain_state[i]))
543532ed618SSoby Mathew 			return i;
544532ed618SSoby Mathew 	}
545532ed618SSoby Mathew 
546532ed618SSoby Mathew 	return PSCI_INVALID_PWR_LVL;
547532ed618SSoby Mathew }
548532ed618SSoby Mathew 
549532ed618SSoby Mathew /******************************************************************************
550532ed618SSoby Mathew  * This functions finds the level of the highest power domain which will be
551532ed618SSoby Mathew  * placed in a low power state during a suspend operation.
552532ed618SSoby Mathew  *****************************************************************************/
553532ed618SSoby Mathew unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info)
554532ed618SSoby Mathew {
555532ed618SSoby Mathew 	int i;
556532ed618SSoby Mathew 
557532ed618SSoby Mathew 	for (i = PLAT_MAX_PWR_LVL; i >= PSCI_CPU_PWR_LVL; i--) {
558532ed618SSoby Mathew 		if (!is_local_state_run(state_info->pwr_domain_state[i]))
559532ed618SSoby Mathew 			return i;
560532ed618SSoby Mathew 	}
561532ed618SSoby Mathew 
562532ed618SSoby Mathew 	return PSCI_INVALID_PWR_LVL;
563532ed618SSoby Mathew }
564532ed618SSoby Mathew 
565532ed618SSoby Mathew /*******************************************************************************
566532ed618SSoby Mathew  * This function is passed a cpu_index and the highest level in the topology
567532ed618SSoby Mathew  * tree that the operation should be applied to. It picks up locks in order of
568532ed618SSoby Mathew  * increasing power domain level in the range specified.
569532ed618SSoby Mathew  ******************************************************************************/
570532ed618SSoby Mathew void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
571532ed618SSoby Mathew 				   unsigned int cpu_idx)
572532ed618SSoby Mathew {
573532ed618SSoby Mathew 	unsigned int parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
574532ed618SSoby Mathew 	unsigned int level;
575532ed618SSoby Mathew 
576532ed618SSoby Mathew 	/* No locking required for level 0. Hence start locking from level 1 */
577532ed618SSoby Mathew 	for (level = PSCI_CPU_PWR_LVL + 1; level <= end_pwrlvl; level++) {
578532ed618SSoby Mathew 		psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]);
579532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
580532ed618SSoby Mathew 	}
581532ed618SSoby Mathew }
582532ed618SSoby Mathew 
583532ed618SSoby Mathew /*******************************************************************************
584532ed618SSoby Mathew  * This function is passed a cpu_index and the highest level in the topology
585532ed618SSoby Mathew  * tree that the operation should be applied to. It releases the locks in order
586532ed618SSoby Mathew  * of decreasing power domain level in the range specified.
587532ed618SSoby Mathew  ******************************************************************************/
588532ed618SSoby Mathew void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
589532ed618SSoby Mathew 				   unsigned int cpu_idx)
590532ed618SSoby Mathew {
591532ed618SSoby Mathew 	unsigned int parent_idx, parent_nodes[PLAT_MAX_PWR_LVL] = {0};
592532ed618SSoby Mathew 	int level;
593532ed618SSoby Mathew 
594532ed618SSoby Mathew 	/* Get the parent nodes */
595532ed618SSoby Mathew 	psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes);
596532ed618SSoby Mathew 
597532ed618SSoby Mathew 	/* Unlock top down. No unlocking required for level 0. */
598532ed618SSoby Mathew 	for (level = end_pwrlvl; level >= PSCI_CPU_PWR_LVL + 1; level--) {
599532ed618SSoby Mathew 		parent_idx = parent_nodes[level - 1];
600532ed618SSoby Mathew 		psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]);
601532ed618SSoby Mathew 	}
602532ed618SSoby Mathew }
603532ed618SSoby Mathew 
604532ed618SSoby Mathew /*******************************************************************************
605532ed618SSoby Mathew  * Simple routine to determine whether a mpidr is valid or not.
606532ed618SSoby Mathew  ******************************************************************************/
607532ed618SSoby Mathew int psci_validate_mpidr(u_register_t mpidr)
608532ed618SSoby Mathew {
609532ed618SSoby Mathew 	if (plat_core_pos_by_mpidr(mpidr) < 0)
610532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
611532ed618SSoby Mathew 
612532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
613532ed618SSoby Mathew }
614532ed618SSoby Mathew 
615532ed618SSoby Mathew /*******************************************************************************
616532ed618SSoby Mathew  * This function determines the full entrypoint information for the requested
617532ed618SSoby Mathew  * PSCI entrypoint on power on/resume and returns it.
618532ed618SSoby Mathew  ******************************************************************************/
619727e5238SSoby Mathew #ifdef AARCH32
620727e5238SSoby Mathew static int psci_get_ns_ep_info(entry_point_info_t *ep,
621727e5238SSoby Mathew 			       uintptr_t entrypoint,
622727e5238SSoby Mathew 			       u_register_t context_id)
623727e5238SSoby Mathew {
624727e5238SSoby Mathew 	u_register_t ep_attr;
625727e5238SSoby Mathew 	unsigned int aif, ee, mode;
626727e5238SSoby Mathew 	u_register_t scr = read_scr();
627727e5238SSoby Mathew 	u_register_t ns_sctlr, sctlr;
628727e5238SSoby Mathew 
629727e5238SSoby Mathew 	/* Switch to non secure state */
630727e5238SSoby Mathew 	write_scr(scr | SCR_NS_BIT);
631727e5238SSoby Mathew 	isb();
632727e5238SSoby Mathew 	ns_sctlr = read_sctlr();
633727e5238SSoby Mathew 
634727e5238SSoby Mathew 	sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr;
635727e5238SSoby Mathew 
636727e5238SSoby Mathew 	/* Return to original state */
637727e5238SSoby Mathew 	write_scr(scr);
638727e5238SSoby Mathew 	isb();
639727e5238SSoby Mathew 	ee = 0;
640727e5238SSoby Mathew 
641727e5238SSoby Mathew 	ep_attr = NON_SECURE | EP_ST_DISABLE;
642727e5238SSoby Mathew 	if (sctlr & SCTLR_EE_BIT) {
643727e5238SSoby Mathew 		ep_attr |= EP_EE_BIG;
644727e5238SSoby Mathew 		ee = 1;
645727e5238SSoby Mathew 	}
646727e5238SSoby Mathew 	SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
647727e5238SSoby Mathew 
648727e5238SSoby Mathew 	ep->pc = entrypoint;
64932f0d3c6SDouglas Raillard 	zeromem(&ep->args, sizeof(ep->args));
650727e5238SSoby Mathew 	ep->args.arg0 = context_id;
651727e5238SSoby Mathew 
652727e5238SSoby Mathew 	mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc;
653727e5238SSoby Mathew 
654727e5238SSoby Mathew 	/*
655727e5238SSoby Mathew 	 * TODO: Choose async. exception bits if HYP mode is not
656727e5238SSoby Mathew 	 * implemented according to the values of SCR.{AW, FW} bits
657727e5238SSoby Mathew 	 */
658727e5238SSoby Mathew 	aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT;
659727e5238SSoby Mathew 
660727e5238SSoby Mathew 	ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif);
661727e5238SSoby Mathew 
662727e5238SSoby Mathew 	return PSCI_E_SUCCESS;
663727e5238SSoby Mathew }
664727e5238SSoby Mathew 
665727e5238SSoby Mathew #else
666532ed618SSoby Mathew static int psci_get_ns_ep_info(entry_point_info_t *ep,
667532ed618SSoby Mathew 			       uintptr_t entrypoint,
668532ed618SSoby Mathew 			       u_register_t context_id)
669532ed618SSoby Mathew {
670532ed618SSoby Mathew 	u_register_t ep_attr, sctlr;
671532ed618SSoby Mathew 	unsigned int daif, ee, mode;
672532ed618SSoby Mathew 	u_register_t ns_scr_el3 = read_scr_el3();
673532ed618SSoby Mathew 	u_register_t ns_sctlr_el1 = read_sctlr_el1();
674532ed618SSoby Mathew 
675532ed618SSoby Mathew 	sctlr = ns_scr_el3 & SCR_HCE_BIT ? read_sctlr_el2() : ns_sctlr_el1;
676532ed618SSoby Mathew 	ee = 0;
677532ed618SSoby Mathew 
678532ed618SSoby Mathew 	ep_attr = NON_SECURE | EP_ST_DISABLE;
679532ed618SSoby Mathew 	if (sctlr & SCTLR_EE_BIT) {
680532ed618SSoby Mathew 		ep_attr |= EP_EE_BIG;
681532ed618SSoby Mathew 		ee = 1;
682532ed618SSoby Mathew 	}
683532ed618SSoby Mathew 	SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
684532ed618SSoby Mathew 
685532ed618SSoby Mathew 	ep->pc = entrypoint;
68632f0d3c6SDouglas Raillard 	zeromem(&ep->args, sizeof(ep->args));
687532ed618SSoby Mathew 	ep->args.arg0 = context_id;
688532ed618SSoby Mathew 
689532ed618SSoby Mathew 	/*
690532ed618SSoby Mathew 	 * Figure out whether the cpu enters the non-secure address space
691532ed618SSoby Mathew 	 * in aarch32 or aarch64
692532ed618SSoby Mathew 	 */
693532ed618SSoby Mathew 	if (ns_scr_el3 & SCR_RW_BIT) {
694532ed618SSoby Mathew 
695532ed618SSoby Mathew 		/*
696532ed618SSoby Mathew 		 * Check whether a Thumb entry point has been provided for an
697532ed618SSoby Mathew 		 * aarch64 EL
698532ed618SSoby Mathew 		 */
699532ed618SSoby Mathew 		if (entrypoint & 0x1)
700532ed618SSoby Mathew 			return PSCI_E_INVALID_ADDRESS;
701532ed618SSoby Mathew 
702532ed618SSoby Mathew 		mode = ns_scr_el3 & SCR_HCE_BIT ? MODE_EL2 : MODE_EL1;
703532ed618SSoby Mathew 
704532ed618SSoby Mathew 		ep->spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
705532ed618SSoby Mathew 	} else {
706532ed618SSoby Mathew 
707532ed618SSoby Mathew 		mode = ns_scr_el3 & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc;
708532ed618SSoby Mathew 
709532ed618SSoby Mathew 		/*
710532ed618SSoby Mathew 		 * TODO: Choose async. exception bits if HYP mode is not
711532ed618SSoby Mathew 		 * implemented according to the values of SCR.{AW, FW} bits
712532ed618SSoby Mathew 		 */
713532ed618SSoby Mathew 		daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT;
714532ed618SSoby Mathew 
715532ed618SSoby Mathew 		ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, daif);
716532ed618SSoby Mathew 	}
717532ed618SSoby Mathew 
718532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
719532ed618SSoby Mathew }
720727e5238SSoby Mathew #endif
721532ed618SSoby Mathew 
722532ed618SSoby Mathew /*******************************************************************************
723532ed618SSoby Mathew  * This function validates the entrypoint with the platform layer if the
724532ed618SSoby Mathew  * appropriate pm_ops hook is exported by the platform and returns the
725532ed618SSoby Mathew  * 'entry_point_info'.
726532ed618SSoby Mathew  ******************************************************************************/
727532ed618SSoby Mathew int psci_validate_entry_point(entry_point_info_t *ep,
728532ed618SSoby Mathew 			      uintptr_t entrypoint,
729532ed618SSoby Mathew 			      u_register_t context_id)
730532ed618SSoby Mathew {
731532ed618SSoby Mathew 	int rc;
732532ed618SSoby Mathew 
733532ed618SSoby Mathew 	/* Validate the entrypoint using platform psci_ops */
734532ed618SSoby Mathew 	if (psci_plat_pm_ops->validate_ns_entrypoint) {
735532ed618SSoby Mathew 		rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint);
736532ed618SSoby Mathew 		if (rc != PSCI_E_SUCCESS)
737532ed618SSoby Mathew 			return PSCI_E_INVALID_ADDRESS;
738532ed618SSoby Mathew 	}
739532ed618SSoby Mathew 
740532ed618SSoby Mathew 	/*
741532ed618SSoby Mathew 	 * Verify and derive the re-entry information for
742532ed618SSoby Mathew 	 * the non-secure world from the non-secure state from
743532ed618SSoby Mathew 	 * where this call originated.
744532ed618SSoby Mathew 	 */
745532ed618SSoby Mathew 	rc = psci_get_ns_ep_info(ep, entrypoint, context_id);
746532ed618SSoby Mathew 	return rc;
747532ed618SSoby Mathew }
748532ed618SSoby Mathew 
749532ed618SSoby Mathew /*******************************************************************************
750532ed618SSoby Mathew  * Generic handler which is called when a cpu is physically powered on. It
751532ed618SSoby Mathew  * traverses the node information and finds the highest power level powered
752532ed618SSoby Mathew  * off and performs generic, architectural, platform setup and state management
753532ed618SSoby Mathew  * to power on that power level and power levels below it.
754532ed618SSoby Mathew  * e.g. For a cpu that's been powered on, it will call the platform specific
755532ed618SSoby Mathew  * code to enable the gic cpu interface and for a cluster it will enable
756532ed618SSoby Mathew  * coherency at the interconnect level in addition to gic cpu interface.
757532ed618SSoby Mathew  ******************************************************************************/
758cf0b1492SSoby Mathew void psci_warmboot_entrypoint(void)
759532ed618SSoby Mathew {
760532ed618SSoby Mathew 	unsigned int end_pwrlvl, cpu_idx = plat_my_core_pos();
761532ed618SSoby Mathew 	psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
762532ed618SSoby Mathew 
763532ed618SSoby Mathew 	/*
764532ed618SSoby Mathew 	 * Verify that we have been explicitly turned ON or resumed from
765532ed618SSoby Mathew 	 * suspend.
766532ed618SSoby Mathew 	 */
767532ed618SSoby Mathew 	if (psci_get_aff_info_state() == AFF_STATE_OFF) {
768532ed618SSoby Mathew 		ERROR("Unexpected affinity info state");
769532ed618SSoby Mathew 		panic();
770532ed618SSoby Mathew 	}
771532ed618SSoby Mathew 
772532ed618SSoby Mathew 	/*
773532ed618SSoby Mathew 	 * Get the maximum power domain level to traverse to after this cpu
774532ed618SSoby Mathew 	 * has been physically powered up.
775532ed618SSoby Mathew 	 */
776532ed618SSoby Mathew 	end_pwrlvl = get_power_on_target_pwrlvl();
777532ed618SSoby Mathew 
778532ed618SSoby Mathew 	/*
779532ed618SSoby Mathew 	 * This function acquires the lock corresponding to each power level so
780532ed618SSoby Mathew 	 * that by the time all locks are taken, the system topology is snapshot
781532ed618SSoby Mathew 	 * and state management can be done safely.
782532ed618SSoby Mathew 	 */
783532ed618SSoby Mathew 	psci_acquire_pwr_domain_locks(end_pwrlvl,
784532ed618SSoby Mathew 				      cpu_idx);
785532ed618SSoby Mathew 
786532ed618SSoby Mathew #if ENABLE_PSCI_STAT
78704c1db1eSdp-arm 	plat_psci_stat_accounting_stop(&state_info);
788532ed618SSoby Mathew #endif
789532ed618SSoby Mathew 
790532ed618SSoby Mathew 	psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
791532ed618SSoby Mathew 
792532ed618SSoby Mathew 	/*
793532ed618SSoby Mathew 	 * This CPU could be resuming from suspend or it could have just been
794532ed618SSoby Mathew 	 * turned on. To distinguish between these 2 cases, we examine the
795532ed618SSoby Mathew 	 * affinity state of the CPU:
796532ed618SSoby Mathew 	 *  - If the affinity state is ON_PENDING then it has just been
797532ed618SSoby Mathew 	 *    turned on.
798532ed618SSoby Mathew 	 *  - Else it is resuming from suspend.
799532ed618SSoby Mathew 	 *
800532ed618SSoby Mathew 	 * Depending on the type of warm reset identified, choose the right set
801532ed618SSoby Mathew 	 * of power management handler and perform the generic, architecture
802532ed618SSoby Mathew 	 * and platform specific handling.
803532ed618SSoby Mathew 	 */
804532ed618SSoby Mathew 	if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING)
805532ed618SSoby Mathew 		psci_cpu_on_finish(cpu_idx, &state_info);
806532ed618SSoby Mathew 	else
807532ed618SSoby Mathew 		psci_cpu_suspend_finish(cpu_idx, &state_info);
808532ed618SSoby Mathew 
809532ed618SSoby Mathew 	/*
810532ed618SSoby Mathew 	 * Set the requested and target state of this CPU and all the higher
811532ed618SSoby Mathew 	 * power domains which are ancestors of this CPU to run.
812532ed618SSoby Mathew 	 */
813532ed618SSoby Mathew 	psci_set_pwr_domains_to_run(end_pwrlvl);
814532ed618SSoby Mathew 
815532ed618SSoby Mathew #if ENABLE_PSCI_STAT
816532ed618SSoby Mathew 	/*
817532ed618SSoby Mathew 	 * Update PSCI stats.
818532ed618SSoby Mathew 	 * Caches are off when writing stats data on the power down path.
819532ed618SSoby Mathew 	 * Since caches are now enabled, it's necessary to do cache
820532ed618SSoby Mathew 	 * maintenance before reading that same data.
821532ed618SSoby Mathew 	 */
82204c1db1eSdp-arm 	psci_stats_update_pwr_up(end_pwrlvl, &state_info);
823532ed618SSoby Mathew #endif
824532ed618SSoby Mathew 
825532ed618SSoby Mathew 	/*
826532ed618SSoby Mathew 	 * This loop releases the lock corresponding to each power level
827532ed618SSoby Mathew 	 * in the reverse order to which they were acquired.
828532ed618SSoby Mathew 	 */
829532ed618SSoby Mathew 	psci_release_pwr_domain_locks(end_pwrlvl,
830532ed618SSoby Mathew 				      cpu_idx);
831532ed618SSoby Mathew }
832532ed618SSoby Mathew 
833532ed618SSoby Mathew /*******************************************************************************
834532ed618SSoby Mathew  * This function initializes the set of hooks that PSCI invokes as part of power
835532ed618SSoby Mathew  * management operation. The power management hooks are expected to be provided
836532ed618SSoby Mathew  * by the SPD, after it finishes all its initialization
837532ed618SSoby Mathew  ******************************************************************************/
838532ed618SSoby Mathew void psci_register_spd_pm_hook(const spd_pm_ops_t *pm)
839532ed618SSoby Mathew {
840532ed618SSoby Mathew 	assert(pm);
841532ed618SSoby Mathew 	psci_spd_pm = pm;
842532ed618SSoby Mathew 
843532ed618SSoby Mathew 	if (pm->svc_migrate)
844532ed618SSoby Mathew 		psci_caps |= define_psci_cap(PSCI_MIG_AARCH64);
845532ed618SSoby Mathew 
846532ed618SSoby Mathew 	if (pm->svc_migrate_info)
847532ed618SSoby Mathew 		psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64)
848532ed618SSoby Mathew 				| define_psci_cap(PSCI_MIG_INFO_TYPE);
849532ed618SSoby Mathew }
850532ed618SSoby Mathew 
851532ed618SSoby Mathew /*******************************************************************************
852532ed618SSoby Mathew  * This function invokes the migrate info hook in the spd_pm_ops. It performs
853532ed618SSoby Mathew  * the necessary return value validation. If the Secure Payload is UP and
854532ed618SSoby Mathew  * migrate capable, it returns the mpidr of the CPU on which the Secure payload
855532ed618SSoby Mathew  * is resident through the mpidr parameter. Else the value of the parameter on
856532ed618SSoby Mathew  * return is undefined.
857532ed618SSoby Mathew  ******************************************************************************/
858532ed618SSoby Mathew int psci_spd_migrate_info(u_register_t *mpidr)
859532ed618SSoby Mathew {
860532ed618SSoby Mathew 	int rc;
861532ed618SSoby Mathew 
862532ed618SSoby Mathew 	if (!psci_spd_pm || !psci_spd_pm->svc_migrate_info)
863532ed618SSoby Mathew 		return PSCI_E_NOT_SUPPORTED;
864532ed618SSoby Mathew 
865532ed618SSoby Mathew 	rc = psci_spd_pm->svc_migrate_info(mpidr);
866532ed618SSoby Mathew 
867532ed618SSoby Mathew 	assert(rc == PSCI_TOS_UP_MIG_CAP || rc == PSCI_TOS_NOT_UP_MIG_CAP \
868532ed618SSoby Mathew 		|| rc == PSCI_TOS_NOT_PRESENT_MP || rc == PSCI_E_NOT_SUPPORTED);
869532ed618SSoby Mathew 
870532ed618SSoby Mathew 	return rc;
871532ed618SSoby Mathew }
872532ed618SSoby Mathew 
873532ed618SSoby Mathew 
874532ed618SSoby Mathew /*******************************************************************************
875532ed618SSoby Mathew  * This function prints the state of all power domains present in the
876532ed618SSoby Mathew  * system
877532ed618SSoby Mathew  ******************************************************************************/
878532ed618SSoby Mathew void psci_print_power_domain_map(void)
879532ed618SSoby Mathew {
880532ed618SSoby Mathew #if LOG_LEVEL >= LOG_LEVEL_INFO
881532ed618SSoby Mathew 	unsigned int idx;
882532ed618SSoby Mathew 	plat_local_state_t state;
883532ed618SSoby Mathew 	plat_local_state_type_t state_type;
884532ed618SSoby Mathew 
885532ed618SSoby Mathew 	/* This array maps to the PSCI_STATE_X definitions in psci.h */
886532ed618SSoby Mathew 	static const char * const psci_state_type_str[] = {
887532ed618SSoby Mathew 		"ON",
888532ed618SSoby Mathew 		"RETENTION",
889532ed618SSoby Mathew 		"OFF",
890532ed618SSoby Mathew 	};
891532ed618SSoby Mathew 
892532ed618SSoby Mathew 	INFO("PSCI Power Domain Map:\n");
893532ed618SSoby Mathew 	for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - PLATFORM_CORE_COUNT);
894532ed618SSoby Mathew 							idx++) {
895532ed618SSoby Mathew 		state_type = find_local_state_type(
896532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].local_state);
897532ed618SSoby Mathew 		INFO("  Domain Node : Level %u, parent_node %d,"
898532ed618SSoby Mathew 				" State %s (0x%x)\n",
899532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].level,
900532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].parent_node,
901532ed618SSoby Mathew 				psci_state_type_str[state_type],
902532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].local_state);
903532ed618SSoby Mathew 	}
904532ed618SSoby Mathew 
905532ed618SSoby Mathew 	for (idx = 0; idx < PLATFORM_CORE_COUNT; idx++) {
906532ed618SSoby Mathew 		state = psci_get_cpu_local_state_by_idx(idx);
907532ed618SSoby Mathew 		state_type = find_local_state_type(state);
908532ed618SSoby Mathew 		INFO("  CPU Node : MPID 0x%llx, parent_node %d,"
909532ed618SSoby Mathew 				" State %s (0x%x)\n",
910532ed618SSoby Mathew 				(unsigned long long)psci_cpu_pd_nodes[idx].mpidr,
911532ed618SSoby Mathew 				psci_cpu_pd_nodes[idx].parent_node,
912532ed618SSoby Mathew 				psci_state_type_str[state_type],
913532ed618SSoby Mathew 				psci_get_cpu_local_state_by_idx(idx));
914532ed618SSoby Mathew 	}
915532ed618SSoby Mathew #endif
916532ed618SSoby Mathew }
917532ed618SSoby Mathew 
918532ed618SSoby Mathew #if ENABLE_PLAT_COMPAT
919532ed618SSoby Mathew /*******************************************************************************
920532ed618SSoby Mathew  * PSCI Compatibility helper function to return the 'power_state' parameter of
921532ed618SSoby Mathew  * the PSCI CPU SUSPEND request for the current CPU. Returns PSCI_INVALID_DATA
922532ed618SSoby Mathew  * if not invoked within CPU_SUSPEND for the current CPU.
923532ed618SSoby Mathew  ******************************************************************************/
924532ed618SSoby Mathew int psci_get_suspend_powerstate(void)
925532ed618SSoby Mathew {
926532ed618SSoby Mathew 	/* Sanity check to verify that CPU is within CPU_SUSPEND */
927532ed618SSoby Mathew 	if (psci_get_aff_info_state() == AFF_STATE_ON &&
928532ed618SSoby Mathew 		!is_local_state_run(psci_get_cpu_local_state()))
929532ed618SSoby Mathew 		return psci_power_state_compat[plat_my_core_pos()];
930532ed618SSoby Mathew 
931532ed618SSoby Mathew 	return PSCI_INVALID_DATA;
932532ed618SSoby Mathew }
933532ed618SSoby Mathew 
934532ed618SSoby Mathew /*******************************************************************************
935532ed618SSoby Mathew  * PSCI Compatibility helper function to return the state id of the current
936532ed618SSoby Mathew  * cpu encoded in the 'power_state' parameter. Returns PSCI_INVALID_DATA
937532ed618SSoby Mathew  * if not invoked within CPU_SUSPEND for the current CPU.
938532ed618SSoby Mathew  ******************************************************************************/
939532ed618SSoby Mathew int psci_get_suspend_stateid(void)
940532ed618SSoby Mathew {
941532ed618SSoby Mathew 	unsigned int power_state;
942532ed618SSoby Mathew 	power_state = psci_get_suspend_powerstate();
943532ed618SSoby Mathew 	if (power_state != PSCI_INVALID_DATA)
944532ed618SSoby Mathew 		return psci_get_pstate_id(power_state);
945532ed618SSoby Mathew 
946532ed618SSoby Mathew 	return PSCI_INVALID_DATA;
947532ed618SSoby Mathew }
948532ed618SSoby Mathew 
949532ed618SSoby Mathew /*******************************************************************************
950532ed618SSoby Mathew  * PSCI Compatibility helper function to return the state id encoded in the
951532ed618SSoby Mathew  * 'power_state' parameter of the CPU specified by 'mpidr'. Returns
952532ed618SSoby Mathew  * PSCI_INVALID_DATA if the CPU is not in CPU_SUSPEND.
953532ed618SSoby Mathew  ******************************************************************************/
954532ed618SSoby Mathew int psci_get_suspend_stateid_by_mpidr(unsigned long mpidr)
955532ed618SSoby Mathew {
956532ed618SSoby Mathew 	int cpu_idx = plat_core_pos_by_mpidr(mpidr);
957532ed618SSoby Mathew 
958532ed618SSoby Mathew 	if (cpu_idx == -1)
959532ed618SSoby Mathew 		return PSCI_INVALID_DATA;
960532ed618SSoby Mathew 
961532ed618SSoby Mathew 	/* Sanity check to verify that the CPU is in CPU_SUSPEND */
962532ed618SSoby Mathew 	if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_ON &&
963532ed618SSoby Mathew 		!is_local_state_run(psci_get_cpu_local_state_by_idx(cpu_idx)))
964532ed618SSoby Mathew 		return psci_get_pstate_id(psci_power_state_compat[cpu_idx]);
965532ed618SSoby Mathew 
966532ed618SSoby Mathew 	return PSCI_INVALID_DATA;
967532ed618SSoby Mathew }
968532ed618SSoby Mathew 
969532ed618SSoby Mathew /*******************************************************************************
970532ed618SSoby Mathew  * This function returns highest affinity level which is in OFF
971532ed618SSoby Mathew  * state. The affinity instance with which the level is associated is
972532ed618SSoby Mathew  * determined by the caller.
973532ed618SSoby Mathew  ******************************************************************************/
974532ed618SSoby Mathew unsigned int psci_get_max_phys_off_afflvl(void)
975532ed618SSoby Mathew {
976532ed618SSoby Mathew 	psci_power_state_t state_info;
977532ed618SSoby Mathew 
97832f0d3c6SDouglas Raillard 	zeromem(&state_info, sizeof(state_info));
979532ed618SSoby Mathew 	psci_get_target_local_pwr_states(PLAT_MAX_PWR_LVL, &state_info);
980532ed618SSoby Mathew 
981532ed618SSoby Mathew 	return psci_find_target_suspend_lvl(&state_info);
982532ed618SSoby Mathew }
983532ed618SSoby Mathew 
984532ed618SSoby Mathew /*******************************************************************************
985532ed618SSoby Mathew  * PSCI Compatibility helper function to return target affinity level requested
986532ed618SSoby Mathew  * for the CPU_SUSPEND. This function assumes affinity levels correspond to
987532ed618SSoby Mathew  * power domain levels on the platform.
988532ed618SSoby Mathew  ******************************************************************************/
989532ed618SSoby Mathew int psci_get_suspend_afflvl(void)
990532ed618SSoby Mathew {
991532ed618SSoby Mathew 	return psci_get_suspend_pwrlvl();
992532ed618SSoby Mathew }
993532ed618SSoby Mathew 
994532ed618SSoby Mathew #endif
995