1532ed618SSoby Mathew /* 23b802105SBoyan Karatotev * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <string.h> 909d40e0eSAntonio Nino Diaz 10532ed618SSoby Mathew #include <arch.h> 11777f1f68SJayanth Dodderi Chidanand #include <arch_features.h> 12532ed618SSoby Mathew #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 15532ed618SSoby Mathew #include <context.h> 1622744909SSandeep Tripathy #include <drivers/delay_timer.h> 17232c1892SBoyan Karatotev #include <lib/cpus/cpu_ops.h> 1809d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 19777f1f68SJayanth Dodderi Chidanand #include <lib/extensions/spe.h> 209b1e800eSBoyan Karatotev #include <lib/pmf/pmf.h> 219b1e800eSBoyan Karatotev #include <lib/runtime_instr.h> 2209d40e0eSAntonio Nino Diaz #include <lib/utils.h> 2309d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2409d40e0eSAntonio Nino Diaz 25532ed618SSoby Mathew #include "psci_private.h" 26532ed618SSoby Mathew 27532ed618SSoby Mathew /* 28532ed618SSoby Mathew * SPD power management operations, expected to be supplied by the registered 29532ed618SSoby Mathew * SPD on successful SP initialization 30532ed618SSoby Mathew */ 31532ed618SSoby Mathew const spd_pm_ops_t *psci_spd_pm; 32532ed618SSoby Mathew 33532ed618SSoby Mathew /* 34532ed618SSoby Mathew * PSCI requested local power state map. This array is used to store the local 35532ed618SSoby Mathew * power states requested by a CPU for power levels from level 1 to 36532ed618SSoby Mathew * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power 37532ed618SSoby Mathew * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a 38532ed618SSoby Mathew * CPU are the same. 39532ed618SSoby Mathew * 40532ed618SSoby Mathew * During state coordination, the platform is passed an array containing the 41532ed618SSoby Mathew * local states requested for a particular non cpu power domain by each cpu 42532ed618SSoby Mathew * within the domain. 43532ed618SSoby Mathew * 44532ed618SSoby Mathew * TODO: Dense packing of the requested states will cause cache thrashing 45532ed618SSoby Mathew * when multiple power domains write to it. If we allocate the requested 46532ed618SSoby Mathew * states at each power level in a cache-line aligned per-domain memory, 47532ed618SSoby Mathew * the cache thrashing can be avoided. 48532ed618SSoby Mathew */ 49532ed618SSoby Mathew static plat_local_state_t 50532ed618SSoby Mathew psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT]; 51532ed618SSoby Mathew 52ab4df50cSPankaj Gupta unsigned int psci_plat_core_count; 53532ed618SSoby Mathew 54532ed618SSoby Mathew /******************************************************************************* 55532ed618SSoby Mathew * Arrays that hold the platform's power domain tree information for state 56532ed618SSoby Mathew * management of power domains. 57532ed618SSoby Mathew * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain 58532ed618SSoby Mathew * which is an ancestor of a CPU power domain. 59532ed618SSoby Mathew * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain 60532ed618SSoby Mathew ******************************************************************************/ 61532ed618SSoby Mathew non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS] 62532ed618SSoby Mathew #if USE_COHERENT_MEM 63da04341eSChris Kay __section(".tzfw_coherent_mem") 64532ed618SSoby Mathew #endif 65532ed618SSoby Mathew ; 66532ed618SSoby Mathew 67b0408e87SJeenu Viswambharan /* Lock for PSCI state coordination */ 68b0408e87SJeenu Viswambharan DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]); 69532ed618SSoby Mathew 70532ed618SSoby Mathew cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT]; 71532ed618SSoby Mathew 72532ed618SSoby Mathew /******************************************************************************* 73532ed618SSoby Mathew * Pointer to functions exported by the platform to complete power mgmt. ops 74532ed618SSoby Mathew ******************************************************************************/ 75532ed618SSoby Mathew const plat_psci_ops_t *psci_plat_pm_ops; 76532ed618SSoby Mathew 77532ed618SSoby Mathew /****************************************************************************** 78532ed618SSoby Mathew * Check that the maximum power level supported by the platform makes sense 79532ed618SSoby Mathew *****************************************************************************/ 806b7b0f36SAntonio Nino Diaz CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) && 816b7b0f36SAntonio Nino Diaz (PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL), 82532ed618SSoby Mathew assert_platform_max_pwrlvl_check); 83532ed618SSoby Mathew 84b88a4416SWing Li #if PSCI_OS_INIT_MODE 85b88a4416SWing Li /******************************************************************************* 86b88a4416SWing Li * The power state coordination mode used in CPU_SUSPEND. 87b88a4416SWing Li * Defaults to platform-coordinated mode. 88b88a4416SWing Li ******************************************************************************/ 89b88a4416SWing Li suspend_mode_t psci_suspend_mode = PLAT_COORD; 90b88a4416SWing Li #endif 91b88a4416SWing Li 92532ed618SSoby Mathew /* 93532ed618SSoby Mathew * The plat_local_state used by the platform is one of these types: RUN, 94532ed618SSoby Mathew * RETENTION and OFF. The platform can define further sub-states for each type 95532ed618SSoby Mathew * apart from RUN. This categorization is done to verify the sanity of the 96532ed618SSoby Mathew * psci_power_state passed by the platform and to print debug information. The 97532ed618SSoby Mathew * categorization is done on the basis of the following conditions: 98532ed618SSoby Mathew * 99532ed618SSoby Mathew * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN. 100532ed618SSoby Mathew * 101532ed618SSoby Mathew * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is 102532ed618SSoby Mathew * STATE_TYPE_RETN. 103532ed618SSoby Mathew * 104532ed618SSoby Mathew * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is 105532ed618SSoby Mathew * STATE_TYPE_OFF. 106532ed618SSoby Mathew */ 107532ed618SSoby Mathew typedef enum plat_local_state_type { 108532ed618SSoby Mathew STATE_TYPE_RUN = 0, 109532ed618SSoby Mathew STATE_TYPE_RETN, 110532ed618SSoby Mathew STATE_TYPE_OFF 111532ed618SSoby Mathew } plat_local_state_type_t; 112532ed618SSoby Mathew 11397373c33SAntonio Nino Diaz /* Function used to categorize plat_local_state. */ 11497373c33SAntonio Nino Diaz static plat_local_state_type_t find_local_state_type(plat_local_state_t state) 11597373c33SAntonio Nino Diaz { 11697373c33SAntonio Nino Diaz if (state != 0U) { 11797373c33SAntonio Nino Diaz if (state > PLAT_MAX_RET_STATE) { 11897373c33SAntonio Nino Diaz return STATE_TYPE_OFF; 11997373c33SAntonio Nino Diaz } else { 12097373c33SAntonio Nino Diaz return STATE_TYPE_RETN; 12197373c33SAntonio Nino Diaz } 12297373c33SAntonio Nino Diaz } else { 12397373c33SAntonio Nino Diaz return STATE_TYPE_RUN; 12497373c33SAntonio Nino Diaz } 12597373c33SAntonio Nino Diaz } 126532ed618SSoby Mathew 127532ed618SSoby Mathew /****************************************************************************** 128532ed618SSoby Mathew * Check that the maximum retention level supported by the platform is less 129532ed618SSoby Mathew * than the maximum off level. 130532ed618SSoby Mathew *****************************************************************************/ 1316b7b0f36SAntonio Nino Diaz CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE, 132532ed618SSoby Mathew assert_platform_max_off_and_retn_state_check); 133532ed618SSoby Mathew 134532ed618SSoby Mathew /****************************************************************************** 135532ed618SSoby Mathew * This function ensures that the power state parameter in a CPU_SUSPEND request 136532ed618SSoby Mathew * is valid. If so, it returns the requested states for each power level. 137532ed618SSoby Mathew *****************************************************************************/ 138532ed618SSoby Mathew int psci_validate_power_state(unsigned int power_state, 139532ed618SSoby Mathew psci_power_state_t *state_info) 140532ed618SSoby Mathew { 141532ed618SSoby Mathew /* Check SBZ bits in power state are zero */ 142c7b0a28dSMaheedhar Bollapalli if (psci_check_power_state(power_state) != 0U) { 143532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 144c7b0a28dSMaheedhar Bollapalli } 1456b7b0f36SAntonio Nino Diaz assert(psci_plat_pm_ops->validate_power_state != NULL); 146532ed618SSoby Mathew 147532ed618SSoby Mathew /* Validate the power_state using platform pm_ops */ 148532ed618SSoby Mathew return psci_plat_pm_ops->validate_power_state(power_state, state_info); 149532ed618SSoby Mathew } 150532ed618SSoby Mathew 151532ed618SSoby Mathew /****************************************************************************** 152532ed618SSoby Mathew * This function retrieves the `psci_power_state_t` for system suspend from 153532ed618SSoby Mathew * the platform. 154532ed618SSoby Mathew *****************************************************************************/ 155532ed618SSoby Mathew void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info) 156532ed618SSoby Mathew { 157532ed618SSoby Mathew /* 158532ed618SSoby Mathew * Assert that the required pm_ops hook is implemented to ensure that 159532ed618SSoby Mathew * the capability detected during psci_setup() is valid. 160532ed618SSoby Mathew */ 1616b7b0f36SAntonio Nino Diaz assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL); 162532ed618SSoby Mathew 163532ed618SSoby Mathew /* 164532ed618SSoby Mathew * Query the platform for the power_state required for system suspend 165532ed618SSoby Mathew */ 166532ed618SSoby Mathew psci_plat_pm_ops->get_sys_suspend_power_state(state_info); 167532ed618SSoby Mathew } 168532ed618SSoby Mathew 169606b7430SWing Li #if PSCI_OS_INIT_MODE 170606b7430SWing Li /******************************************************************************* 171606b7430SWing Li * This function verifies that all the other cores at the 'end_pwrlvl' have been 172606b7430SWing Li * idled and the current CPU is the last running CPU at the 'end_pwrlvl'. 173606b7430SWing Li * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false) 174606b7430SWing Li * otherwise. 175606b7430SWing Li ******************************************************************************/ 1763b802105SBoyan Karatotev static bool psci_is_last_cpu_to_idle_at_pwrlvl(unsigned int my_idx, unsigned int end_pwrlvl) 177606b7430SWing Li { 1783b802105SBoyan Karatotev unsigned int lvl; 179152ad112SMark Dykes unsigned int parent_idx = 0; 180606b7430SWing Li unsigned int cpu_start_idx, ncpus, cpu_idx; 181606b7430SWing Li plat_local_state_t local_state; 182606b7430SWing Li 183606b7430SWing Li if (end_pwrlvl == PSCI_CPU_PWR_LVL) { 184606b7430SWing Li return true; 185606b7430SWing Li } 186606b7430SWing Li 187606b7430SWing Li parent_idx = psci_cpu_pd_nodes[my_idx].parent_node; 18801959a16SCharlie Bareham for (lvl = PSCI_CPU_PWR_LVL + U(1); lvl < end_pwrlvl; lvl++) { 18901959a16SCharlie Bareham parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 190606b7430SWing Li } 191606b7430SWing Li 192606b7430SWing Li cpu_start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; 193606b7430SWing Li ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; 194606b7430SWing Li 195606b7430SWing Li for (cpu_idx = cpu_start_idx; cpu_idx < cpu_start_idx + ncpus; 196606b7430SWing Li cpu_idx++) { 197606b7430SWing Li local_state = psci_get_cpu_local_state_by_idx(cpu_idx); 198606b7430SWing Li if (cpu_idx == my_idx) { 199606b7430SWing Li assert(is_local_state_run(local_state) != 0); 200606b7430SWing Li continue; 201606b7430SWing Li } 202606b7430SWing Li 203606b7430SWing Li if (is_local_state_run(local_state) != 0) { 204606b7430SWing Li return false; 205606b7430SWing Li } 206606b7430SWing Li } 207606b7430SWing Li 208606b7430SWing Li return true; 209606b7430SWing Li } 210606b7430SWing Li #endif 211606b7430SWing Li 212532ed618SSoby Mathew /******************************************************************************* 213b88a4416SWing Li * This function verifies that all the other cores in the system have been 214532ed618SSoby Mathew * turned OFF and the current CPU is the last running CPU in the system. 215b41b0824SJayanth Dodderi Chidanand * Returns true, if the current CPU is the last ON CPU or false otherwise. 216532ed618SSoby Mathew ******************************************************************************/ 2173b802105SBoyan Karatotev bool psci_is_last_on_cpu(unsigned int my_idx) 218532ed618SSoby Mathew { 219a7be2a57SManish V Badarkhe for (unsigned int cpu_idx = 0U; cpu_idx < psci_plat_core_count; cpu_idx++) { 220532ed618SSoby Mathew if (cpu_idx == my_idx) { 221532ed618SSoby Mathew assert(psci_get_aff_info_state() == AFF_STATE_ON); 222532ed618SSoby Mathew continue; 223532ed618SSoby Mathew } 224532ed618SSoby Mathew 225b41b0824SJayanth Dodderi Chidanand if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) { 226b41b0824SJayanth Dodderi Chidanand VERBOSE("core=%u other than current core=%u %s\n", 227b41b0824SJayanth Dodderi Chidanand cpu_idx, my_idx, "running in the system"); 228b41b0824SJayanth Dodderi Chidanand return false; 229b41b0824SJayanth Dodderi Chidanand } 230532ed618SSoby Mathew } 231532ed618SSoby Mathew 232b41b0824SJayanth Dodderi Chidanand return true; 233532ed618SSoby Mathew } 234532ed618SSoby Mathew 235532ed618SSoby Mathew /******************************************************************************* 236b88a4416SWing Li * This function verifies that all cores in the system have been turned ON. 237b88a4416SWing Li * Returns true, if all CPUs are ON or false otherwise. 238b88a4416SWing Li ******************************************************************************/ 239b88a4416SWing Li static bool psci_are_all_cpus_on(void) 240b88a4416SWing Li { 241b88a4416SWing Li unsigned int cpu_idx; 242b88a4416SWing Li 243a7be2a57SManish V Badarkhe for (cpu_idx = 0U; cpu_idx < psci_plat_core_count; cpu_idx++) { 244b88a4416SWing Li if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_OFF) { 245b88a4416SWing Li return false; 246b88a4416SWing Li } 247b88a4416SWing Li } 248b88a4416SWing Li 249b88a4416SWing Li return true; 250b88a4416SWing Li } 251b88a4416SWing Li 252b88a4416SWing Li /******************************************************************************* 253a7be2a57SManish V Badarkhe * Counts the number of CPUs in the system that are currently in the ON or 254a7be2a57SManish V Badarkhe * ON_PENDING state. 255a7be2a57SManish V Badarkhe * 256a7be2a57SManish V Badarkhe * @note This function does not acquire any power domain locks. It must only be 257a7be2a57SManish V Badarkhe * called in contexts where it is guaranteed that PSCI state transitions 258a7be2a57SManish V Badarkhe * are not concurrently happening, or where locks are already held. 259a7be2a57SManish V Badarkhe * 260a7be2a57SManish V Badarkhe * @return The number of CPUs currently in AFF_STATE_ON or AFF_STATE_ON_PENDING. 261a7be2a57SManish V Badarkhe ******************************************************************************/ 262a7be2a57SManish V Badarkhe static unsigned int psci_num_cpus_running(void) 263a7be2a57SManish V Badarkhe { 264a7be2a57SManish V Badarkhe unsigned int cpu_idx; 265a7be2a57SManish V Badarkhe unsigned int no_of_cpus = 0U; 266a7be2a57SManish V Badarkhe aff_info_state_t aff_state; 267a7be2a57SManish V Badarkhe 268a7be2a57SManish V Badarkhe for (cpu_idx = 0U; cpu_idx < psci_plat_core_count; cpu_idx++) { 269a7be2a57SManish V Badarkhe aff_state = psci_get_aff_info_state_by_idx(cpu_idx); 270a7be2a57SManish V Badarkhe if (aff_state == AFF_STATE_ON || 271a7be2a57SManish V Badarkhe aff_state == AFF_STATE_ON_PENDING) { 272a7be2a57SManish V Badarkhe no_of_cpus++; 273a7be2a57SManish V Badarkhe } 274a7be2a57SManish V Badarkhe } 275a7be2a57SManish V Badarkhe 276a7be2a57SManish V Badarkhe return no_of_cpus; 277a7be2a57SManish V Badarkhe } 278a7be2a57SManish V Badarkhe 279a7be2a57SManish V Badarkhe /******************************************************************************* 280532ed618SSoby Mathew * Routine to return the maximum power level to traverse to after a cpu has 281532ed618SSoby Mathew * been physically powered up. It is expected to be called immediately after 282532ed618SSoby Mathew * reset from assembler code. 283532ed618SSoby Mathew ******************************************************************************/ 284532ed618SSoby Mathew static unsigned int get_power_on_target_pwrlvl(void) 285532ed618SSoby Mathew { 286532ed618SSoby Mathew unsigned int pwrlvl; 287532ed618SSoby Mathew 288532ed618SSoby Mathew /* 289532ed618SSoby Mathew * Assume that this cpu was suspended and retrieve its target power 2900c836554SBoyan Karatotev * level. If it wasn't, the cpu is off so this will be PLAT_MAX_PWR_LVL. 291532ed618SSoby Mathew */ 292532ed618SSoby Mathew pwrlvl = psci_get_suspend_pwrlvl(); 2930c411c78SDeepika Bhavnani assert(pwrlvl < PSCI_INVALID_PWR_LVL); 294532ed618SSoby Mathew return pwrlvl; 295532ed618SSoby Mathew } 296532ed618SSoby Mathew 297532ed618SSoby Mathew /****************************************************************************** 298532ed618SSoby Mathew * Helper function to update the requested local power state array. This array 299532ed618SSoby Mathew * does not store the requested state for the CPU power level. Hence an 30041af0515SDeepika Bhavnani * assertion is added to prevent us from accessing the CPU power level. 301532ed618SSoby Mathew *****************************************************************************/ 302532ed618SSoby Mathew static void psci_set_req_local_pwr_state(unsigned int pwrlvl, 303532ed618SSoby Mathew unsigned int cpu_idx, 304532ed618SSoby Mathew plat_local_state_t req_pwr_state) 305532ed618SSoby Mathew { 306532ed618SSoby Mathew assert(pwrlvl > PSCI_CPU_PWR_LVL); 30741af0515SDeepika Bhavnani if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) && 308ab4df50cSPankaj Gupta (cpu_idx < psci_plat_core_count)) { 3096b7b0f36SAntonio Nino Diaz psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state; 31041af0515SDeepika Bhavnani } 311532ed618SSoby Mathew } 312532ed618SSoby Mathew 313532ed618SSoby Mathew /****************************************************************************** 314532ed618SSoby Mathew * This function initializes the psci_req_local_pwr_states. 315532ed618SSoby Mathew *****************************************************************************/ 31687c85134SDaniel Boulby void __init psci_init_req_local_pwr_states(void) 317532ed618SSoby Mathew { 318532ed618SSoby Mathew /* Initialize the requested state of all non CPU power domains as OFF */ 3196b7b0f36SAntonio Nino Diaz unsigned int pwrlvl; 320ab4df50cSPankaj Gupta unsigned int core; 3216b7b0f36SAntonio Nino Diaz 3226b7b0f36SAntonio Nino Diaz for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) { 323ab4df50cSPankaj Gupta for (core = 0; core < psci_plat_core_count; core++) { 3246b7b0f36SAntonio Nino Diaz psci_req_local_pwr_states[pwrlvl][core] = 3256b7b0f36SAntonio Nino Diaz PLAT_MAX_OFF_STATE; 3266b7b0f36SAntonio Nino Diaz } 3276b7b0f36SAntonio Nino Diaz } 328532ed618SSoby Mathew } 329532ed618SSoby Mathew 330532ed618SSoby Mathew /****************************************************************************** 331532ed618SSoby Mathew * Helper function to return a reference to an array containing the local power 332532ed618SSoby Mathew * states requested by each cpu for a power domain at 'pwrlvl'. The size of the 333532ed618SSoby Mathew * array will be the number of cpu power domains of which this power domain is 334532ed618SSoby Mathew * an ancestor. These requested states will be used to determine a suitable 335532ed618SSoby Mathew * target state for this power domain during psci state coordination. An 336532ed618SSoby Mathew * assertion is added to prevent us from accessing the CPU power level. 337532ed618SSoby Mathew *****************************************************************************/ 338532ed618SSoby Mathew static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl, 339fc81021aSDeepika Bhavnani unsigned int cpu_idx) 340532ed618SSoby Mathew { 341532ed618SSoby Mathew assert(pwrlvl > PSCI_CPU_PWR_LVL); 342532ed618SSoby Mathew 34341af0515SDeepika Bhavnani if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) && 344ab4df50cSPankaj Gupta (cpu_idx < psci_plat_core_count)) { 3456b7b0f36SAntonio Nino Diaz return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx]; 346bac32cc4SSaivardhan Thatikonda } else { 34741af0515SDeepika Bhavnani return NULL; 348532ed618SSoby Mathew } 349bac32cc4SSaivardhan Thatikonda } 350532ed618SSoby Mathew 351606b7430SWing Li #if PSCI_OS_INIT_MODE 352606b7430SWing Li /****************************************************************************** 353606b7430SWing Li * Helper function to save a copy of the psci_req_local_pwr_states (prev) for a 354606b7430SWing Li * CPU (cpu_idx), and update psci_req_local_pwr_states with the new requested 355606b7430SWing Li * local power states (state_info). 356606b7430SWing Li *****************************************************************************/ 357606b7430SWing Li void psci_update_req_local_pwr_states(unsigned int end_pwrlvl, 358606b7430SWing Li unsigned int cpu_idx, 359606b7430SWing Li psci_power_state_t *state_info, 360606b7430SWing Li plat_local_state_t *prev) 361606b7430SWing Li { 362606b7430SWing Li unsigned int lvl; 363606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL 364606b7430SWing Li unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL; 365606b7430SWing Li #else 366606b7430SWing Li unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL; 367606b7430SWing Li #endif 368606b7430SWing Li plat_local_state_t req_state; 369606b7430SWing Li 370606b7430SWing Li for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) { 371606b7430SWing Li /* Save the previous requested local power state */ 372606b7430SWing Li prev[lvl - 1U] = *psci_get_req_local_pwr_states(lvl, cpu_idx); 373606b7430SWing Li 374606b7430SWing Li /* Update the new requested local power state */ 375606b7430SWing Li if (lvl <= end_pwrlvl) { 376606b7430SWing Li req_state = state_info->pwr_domain_state[lvl]; 377606b7430SWing Li } else { 378606b7430SWing Li req_state = state_info->pwr_domain_state[end_pwrlvl]; 379606b7430SWing Li } 380606b7430SWing Li psci_set_req_local_pwr_state(lvl, cpu_idx, req_state); 381606b7430SWing Li } 382606b7430SWing Li } 383606b7430SWing Li 384606b7430SWing Li /****************************************************************************** 385606b7430SWing Li * Helper function to restore the previously saved requested local power states 386606b7430SWing Li * (prev) for a CPU (cpu_idx) to psci_req_local_pwr_states. 387606b7430SWing Li *****************************************************************************/ 388606b7430SWing Li void psci_restore_req_local_pwr_states(unsigned int cpu_idx, 389606b7430SWing Li plat_local_state_t *prev) 390606b7430SWing Li { 391606b7430SWing Li unsigned int lvl; 392606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL 393606b7430SWing Li unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL; 394606b7430SWing Li #else 395606b7430SWing Li unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL; 396606b7430SWing Li #endif 397606b7430SWing Li 398606b7430SWing Li for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) { 399606b7430SWing Li /* Restore the previous requested local power state */ 400606b7430SWing Li psci_set_req_local_pwr_state(lvl, cpu_idx, prev[lvl - 1U]); 401606b7430SWing Li } 402606b7430SWing Li } 403606b7430SWing Li #endif 404606b7430SWing Li 405a10d3632SJeenu Viswambharan /* 406a10d3632SJeenu Viswambharan * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent 407a10d3632SJeenu Viswambharan * memory. 408a10d3632SJeenu Viswambharan * 409a10d3632SJeenu Viswambharan * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory, 410a10d3632SJeenu Viswambharan * it's accessed by both cached and non-cached participants. To serve the common 411a10d3632SJeenu Viswambharan * minimum, perform a cache flush before read and after write so that non-cached 412a10d3632SJeenu Viswambharan * participants operate on latest data in main memory. 413a10d3632SJeenu Viswambharan * 414a10d3632SJeenu Viswambharan * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent 415a10d3632SJeenu Viswambharan * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent. 416a10d3632SJeenu Viswambharan * In both cases, no cache operations are required. 417a10d3632SJeenu Viswambharan */ 418a10d3632SJeenu Viswambharan 419a10d3632SJeenu Viswambharan /* 420a10d3632SJeenu Viswambharan * Retrieve local state of non-CPU power domain node from a non-cached CPU, 421a10d3632SJeenu Viswambharan * after any required cache maintenance operation. 422a10d3632SJeenu Viswambharan */ 423a10d3632SJeenu Viswambharan static plat_local_state_t get_non_cpu_pd_node_local_state( 424a10d3632SJeenu Viswambharan unsigned int parent_idx) 425a10d3632SJeenu Viswambharan { 426f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 427a10d3632SJeenu Viswambharan flush_dcache_range( 428a10d3632SJeenu Viswambharan (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx], 429a10d3632SJeenu Viswambharan sizeof(psci_non_cpu_pd_nodes[parent_idx])); 430a10d3632SJeenu Viswambharan #endif 431a10d3632SJeenu Viswambharan return psci_non_cpu_pd_nodes[parent_idx].local_state; 432a10d3632SJeenu Viswambharan } 433a10d3632SJeenu Viswambharan 434a10d3632SJeenu Viswambharan /* 435a10d3632SJeenu Viswambharan * Update local state of non-CPU power domain node from a cached CPU; perform 436a10d3632SJeenu Viswambharan * any required cache maintenance operation afterwards. 437a10d3632SJeenu Viswambharan */ 438a10d3632SJeenu Viswambharan static void set_non_cpu_pd_node_local_state(unsigned int parent_idx, 439a10d3632SJeenu Viswambharan plat_local_state_t state) 440a10d3632SJeenu Viswambharan { 441a10d3632SJeenu Viswambharan psci_non_cpu_pd_nodes[parent_idx].local_state = state; 442f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 443a10d3632SJeenu Viswambharan flush_dcache_range( 444a10d3632SJeenu Viswambharan (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx], 445a10d3632SJeenu Viswambharan sizeof(psci_non_cpu_pd_nodes[parent_idx])); 446a10d3632SJeenu Viswambharan #endif 447a10d3632SJeenu Viswambharan } 448a10d3632SJeenu Viswambharan 449532ed618SSoby Mathew /****************************************************************************** 450532ed618SSoby Mathew * Helper function to return the current local power state of each power domain 451532ed618SSoby Mathew * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This 452532ed618SSoby Mathew * function will be called after a cpu is powered on to find the local state 453532ed618SSoby Mathew * each power domain has emerged from. 454532ed618SSoby Mathew *****************************************************************************/ 4553b802105SBoyan Karatotev void psci_get_target_local_pwr_states(unsigned int cpu_idx, unsigned int end_pwrlvl, 456532ed618SSoby Mathew psci_power_state_t *target_state) 457532ed618SSoby Mathew { 458532ed618SSoby Mathew unsigned int parent_idx, lvl; 459532ed618SSoby Mathew plat_local_state_t *pd_state = target_state->pwr_domain_state; 460532ed618SSoby Mathew 461532ed618SSoby Mathew pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state(); 4623b802105SBoyan Karatotev parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 463532ed618SSoby Mathew 464532ed618SSoby Mathew /* Copy the local power state from node to state_info */ 4656b7b0f36SAntonio Nino Diaz for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { 466a10d3632SJeenu Viswambharan pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx); 467532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 468532ed618SSoby Mathew } 469532ed618SSoby Mathew 470532ed618SSoby Mathew /* Set the the higher levels to RUN */ 471c7b0a28dSMaheedhar Bollapalli for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 472532ed618SSoby Mathew target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN; 473532ed618SSoby Mathew } 474c7b0a28dSMaheedhar Bollapalli } 475532ed618SSoby Mathew 476532ed618SSoby Mathew /****************************************************************************** 477532ed618SSoby Mathew * Helper function to set the target local power state that each power domain 478532ed618SSoby Mathew * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will 479532ed618SSoby Mathew * enter. This function will be called after coordination of requested power 480532ed618SSoby Mathew * states has been done for each power level. 481532ed618SSoby Mathew *****************************************************************************/ 4823b802105SBoyan Karatotev void psci_set_target_local_pwr_states(unsigned int cpu_idx, unsigned int end_pwrlvl, 483532ed618SSoby Mathew const psci_power_state_t *target_state) 484532ed618SSoby Mathew { 485532ed618SSoby Mathew unsigned int parent_idx, lvl; 486532ed618SSoby Mathew const plat_local_state_t *pd_state = target_state->pwr_domain_state; 487532ed618SSoby Mathew 488532ed618SSoby Mathew psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]); 489532ed618SSoby Mathew 490532ed618SSoby Mathew /* 491a10d3632SJeenu Viswambharan * Need to flush as local_state might be accessed with Data Cache 492532ed618SSoby Mathew * disabled during power on 493532ed618SSoby Mathew */ 494a10d3632SJeenu Viswambharan psci_flush_cpu_data(psci_svc_cpu_data.local_state); 495532ed618SSoby Mathew 4963b802105SBoyan Karatotev parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 497532ed618SSoby Mathew 498532ed618SSoby Mathew /* Copy the local_state from state_info */ 4996b7b0f36SAntonio Nino Diaz for (lvl = 1U; lvl <= end_pwrlvl; lvl++) { 500a10d3632SJeenu Viswambharan set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]); 501532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 502532ed618SSoby Mathew } 503532ed618SSoby Mathew } 504532ed618SSoby Mathew 505532ed618SSoby Mathew /******************************************************************************* 506532ed618SSoby Mathew * PSCI helper function to get the parent nodes corresponding to a cpu_index. 507532ed618SSoby Mathew ******************************************************************************/ 508fc81021aSDeepika Bhavnani void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx, 509532ed618SSoby Mathew unsigned int end_lvl, 5106b7b0f36SAntonio Nino Diaz unsigned int *node_index) 511532ed618SSoby Mathew { 512532ed618SSoby Mathew unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node; 5136311f63dSVarun Wadekar unsigned int i; 5146b7b0f36SAntonio Nino Diaz unsigned int *node = node_index; 515532ed618SSoby Mathew 5166b7b0f36SAntonio Nino Diaz for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) { 5176b7b0f36SAntonio Nino Diaz *node = parent_node; 5186b7b0f36SAntonio Nino Diaz node++; 519532ed618SSoby Mathew parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node; 520532ed618SSoby Mathew } 521532ed618SSoby Mathew } 522532ed618SSoby Mathew 523532ed618SSoby Mathew /****************************************************************************** 524532ed618SSoby Mathew * This function is invoked post CPU power up and initialization. It sets the 525532ed618SSoby Mathew * affinity info state, target power state and requested power state for the 526532ed618SSoby Mathew * current CPU and all its ancestor power domains to RUN. 527532ed618SSoby Mathew *****************************************************************************/ 5283b802105SBoyan Karatotev void psci_set_pwr_domains_to_run(unsigned int cpu_idx, unsigned int end_pwrlvl) 529532ed618SSoby Mathew { 5303b802105SBoyan Karatotev unsigned int parent_idx, lvl; 531532ed618SSoby Mathew parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 532532ed618SSoby Mathew 533532ed618SSoby Mathew /* Reset the local_state to RUN for the non cpu power domains. */ 5346b7b0f36SAntonio Nino Diaz for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { 535a10d3632SJeenu Viswambharan set_non_cpu_pd_node_local_state(parent_idx, 536a10d3632SJeenu Viswambharan PSCI_LOCAL_STATE_RUN); 537532ed618SSoby Mathew psci_set_req_local_pwr_state(lvl, 538532ed618SSoby Mathew cpu_idx, 539532ed618SSoby Mathew PSCI_LOCAL_STATE_RUN); 540532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 541532ed618SSoby Mathew } 542532ed618SSoby Mathew 543532ed618SSoby Mathew /* Set the affinity info state to ON */ 544532ed618SSoby Mathew psci_set_aff_info_state(AFF_STATE_ON); 545532ed618SSoby Mathew 546532ed618SSoby Mathew psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN); 547a10d3632SJeenu Viswambharan psci_flush_cpu_data(psci_svc_cpu_data); 548532ed618SSoby Mathew } 549532ed618SSoby Mathew 550532ed618SSoby Mathew /****************************************************************************** 551606b7430SWing Li * This function is used in platform-coordinated mode. 552606b7430SWing Li * 553532ed618SSoby Mathew * This function is passed the local power states requested for each power 554532ed618SSoby Mathew * domain (state_info) between the current CPU domain and its ancestors until 555532ed618SSoby Mathew * the target power level (end_pwrlvl). It updates the array of requested power 556532ed618SSoby Mathew * states with this information. 557532ed618SSoby Mathew * 558532ed618SSoby Mathew * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it 559532ed618SSoby Mathew * retrieves the states requested by all the cpus of which the power domain at 560532ed618SSoby Mathew * that level is an ancestor. It passes this information to the platform to 561532ed618SSoby Mathew * coordinate and return the target power state. If the target state for a level 562532ed618SSoby Mathew * is RUN then subsequent levels are not considered. At the CPU level, state 563532ed618SSoby Mathew * coordination is not required. Hence, the requested and the target states are 564532ed618SSoby Mathew * the same. 565532ed618SSoby Mathew * 566532ed618SSoby Mathew * The 'state_info' is updated with the target state for each level between the 567532ed618SSoby Mathew * CPU and the 'end_pwrlvl' and returned to the caller. 568532ed618SSoby Mathew * 569532ed618SSoby Mathew * This function will only be invoked with data cache enabled and while 570532ed618SSoby Mathew * powering down a core. 571532ed618SSoby Mathew *****************************************************************************/ 5723b802105SBoyan Karatotev void psci_do_state_coordination(unsigned int cpu_idx, unsigned int end_pwrlvl, 573532ed618SSoby Mathew psci_power_state_t *state_info) 574532ed618SSoby Mathew { 5753b802105SBoyan Karatotev unsigned int lvl, parent_idx; 576fc81021aSDeepika Bhavnani unsigned int start_idx; 5776b7b0f36SAntonio Nino Diaz unsigned int ncpus; 5787b970841SNithin G plat_local_state_t target_state; 579532ed618SSoby Mathew 580532ed618SSoby Mathew assert(end_pwrlvl <= PLAT_MAX_PWR_LVL); 581532ed618SSoby Mathew parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 582532ed618SSoby Mathew 583532ed618SSoby Mathew /* For level 0, the requested state will be equivalent 584532ed618SSoby Mathew to target state */ 5856b7b0f36SAntonio Nino Diaz for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { 586532ed618SSoby Mathew 587532ed618SSoby Mathew /* First update the requested power state */ 588532ed618SSoby Mathew psci_set_req_local_pwr_state(lvl, cpu_idx, 589532ed618SSoby Mathew state_info->pwr_domain_state[lvl]); 590532ed618SSoby Mathew 591532ed618SSoby Mathew /* Get the requested power states for this power level */ 592532ed618SSoby Mathew start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; 5937b970841SNithin G plat_local_state_t const *req_states = psci_get_req_local_pwr_states(lvl, 5947b970841SNithin G start_idx); 595532ed618SSoby Mathew 596532ed618SSoby Mathew /* 597532ed618SSoby Mathew * Let the platform coordinate amongst the requested states at 598532ed618SSoby Mathew * this power level and return the target local power state. 599532ed618SSoby Mathew */ 600532ed618SSoby Mathew ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; 601532ed618SSoby Mathew target_state = plat_get_target_pwr_state(lvl, 602532ed618SSoby Mathew req_states, 603532ed618SSoby Mathew ncpus); 604532ed618SSoby Mathew 605532ed618SSoby Mathew state_info->pwr_domain_state[lvl] = target_state; 606532ed618SSoby Mathew 607532ed618SSoby Mathew /* Break early if the negotiated target power state is RUN */ 608c7b0a28dSMaheedhar Bollapalli if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0) { 609532ed618SSoby Mathew break; 610c7b0a28dSMaheedhar Bollapalli } 611532ed618SSoby Mathew 612532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 613532ed618SSoby Mathew } 614532ed618SSoby Mathew 615532ed618SSoby Mathew /* 616532ed618SSoby Mathew * This is for cases when we break out of the above loop early because 617532ed618SSoby Mathew * the target power state is RUN at a power level < end_pwlvl. 618532ed618SSoby Mathew * We update the requested power state from state_info and then 619532ed618SSoby Mathew * set the target state as RUN. 620532ed618SSoby Mathew */ 6216b7b0f36SAntonio Nino Diaz for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) { 622532ed618SSoby Mathew psci_set_req_local_pwr_state(lvl, cpu_idx, 623532ed618SSoby Mathew state_info->pwr_domain_state[lvl]); 624532ed618SSoby Mathew state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN; 625532ed618SSoby Mathew 626532ed618SSoby Mathew } 627532ed618SSoby Mathew } 628532ed618SSoby Mathew 629606b7430SWing Li #if PSCI_OS_INIT_MODE 630606b7430SWing Li /****************************************************************************** 631606b7430SWing Li * This function is used in OS-initiated mode. 632606b7430SWing Li * 633606b7430SWing Li * This function is passed the local power states requested for each power 634606b7430SWing Li * domain (state_info) between the current CPU domain and its ancestors until 635606b7430SWing Li * the target power level (end_pwrlvl), and ensures the requested power states 636606b7430SWing Li * are valid. It updates the array of requested power states with this 637606b7430SWing Li * information. 638606b7430SWing Li * 639606b7430SWing Li * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it 640606b7430SWing Li * retrieves the states requested by all the cpus of which the power domain at 641606b7430SWing Li * that level is an ancestor. It passes this information to the platform to 642606b7430SWing Li * coordinate and return the target power state. If the requested state does 643606b7430SWing Li * not match the target state, the request is denied. 644606b7430SWing Li * 645606b7430SWing Li * The 'state_info' is not modified. 646606b7430SWing Li * 647606b7430SWing Li * This function will only be invoked with data cache enabled and while 648606b7430SWing Li * powering down a core. 649606b7430SWing Li *****************************************************************************/ 6503b802105SBoyan Karatotev int psci_validate_state_coordination(unsigned int cpu_idx, unsigned int end_pwrlvl, 651606b7430SWing Li psci_power_state_t *state_info) 652606b7430SWing Li { 653606b7430SWing Li int rc = PSCI_E_SUCCESS; 6543b802105SBoyan Karatotev unsigned int lvl, parent_idx; 655606b7430SWing Li unsigned int start_idx; 656606b7430SWing Li unsigned int ncpus; 657606b7430SWing Li plat_local_state_t target_state, *req_states; 658606b7430SWing Li plat_local_state_t prev[PLAT_MAX_PWR_LVL]; 659606b7430SWing Li 660606b7430SWing Li assert(end_pwrlvl <= PLAT_MAX_PWR_LVL); 661606b7430SWing Li parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 662606b7430SWing Li 663606b7430SWing Li /* 664606b7430SWing Li * Save a copy of the previous requested local power states and update 665606b7430SWing Li * the new requested local power states. 666606b7430SWing Li */ 667606b7430SWing Li psci_update_req_local_pwr_states(end_pwrlvl, cpu_idx, state_info, prev); 668606b7430SWing Li 669606b7430SWing Li for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { 670606b7430SWing Li /* Get the requested power states for this power level */ 671606b7430SWing Li start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; 672606b7430SWing Li req_states = psci_get_req_local_pwr_states(lvl, start_idx); 673606b7430SWing Li 674606b7430SWing Li /* 675606b7430SWing Li * Let the platform coordinate amongst the requested states at 676606b7430SWing Li * this power level and return the target local power state. 677606b7430SWing Li */ 678606b7430SWing Li ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; 679606b7430SWing Li target_state = plat_get_target_pwr_state(lvl, 680606b7430SWing Li req_states, 681606b7430SWing Li ncpus); 682606b7430SWing Li 683606b7430SWing Li /* 684606b7430SWing Li * Verify that the requested power state matches the target 685606b7430SWing Li * local power state. 686606b7430SWing Li */ 687606b7430SWing Li if (state_info->pwr_domain_state[lvl] != target_state) { 688606b7430SWing Li if (target_state == PSCI_LOCAL_STATE_RUN) { 689606b7430SWing Li rc = PSCI_E_DENIED; 690606b7430SWing Li } else { 691606b7430SWing Li rc = PSCI_E_INVALID_PARAMS; 692606b7430SWing Li } 693606b7430SWing Li goto exit; 694606b7430SWing Li } 695412d92fdSPatrick Delaunay 696412d92fdSPatrick Delaunay parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 697606b7430SWing Li } 698606b7430SWing Li 699606b7430SWing Li /* 700606b7430SWing Li * Verify that the current core is the last running core at the 701606b7430SWing Li * specified power level. 702606b7430SWing Li */ 703606b7430SWing Li lvl = state_info->last_at_pwrlvl; 7043b802105SBoyan Karatotev if (!psci_is_last_cpu_to_idle_at_pwrlvl(cpu_idx, lvl)) { 705606b7430SWing Li rc = PSCI_E_DENIED; 706606b7430SWing Li } 707606b7430SWing Li 708606b7430SWing Li exit: 709606b7430SWing Li if (rc != PSCI_E_SUCCESS) { 710606b7430SWing Li /* Restore the previous requested local power states. */ 711606b7430SWing Li psci_restore_req_local_pwr_states(cpu_idx, prev); 712606b7430SWing Li return rc; 713606b7430SWing Li } 714606b7430SWing Li 715606b7430SWing Li return rc; 716606b7430SWing Li } 717606b7430SWing Li #endif 718606b7430SWing Li 719532ed618SSoby Mathew /****************************************************************************** 720532ed618SSoby Mathew * This function validates a suspend request by making sure that if a standby 721532ed618SSoby Mathew * state is requested then no power level is turned off and the highest power 722532ed618SSoby Mathew * level is placed in a standby/retention state. 723532ed618SSoby Mathew * 724532ed618SSoby Mathew * It also ensures that the state level X will enter is not shallower than the 725532ed618SSoby Mathew * state level X + 1 will enter. 726532ed618SSoby Mathew * 727532ed618SSoby Mathew * This validation will be enabled only for DEBUG builds as the platform is 728532ed618SSoby Mathew * expected to perform these validations as well. 729532ed618SSoby Mathew *****************************************************************************/ 730532ed618SSoby Mathew int psci_validate_suspend_req(const psci_power_state_t *state_info, 731532ed618SSoby Mathew unsigned int is_power_down_state) 732532ed618SSoby Mathew { 733532ed618SSoby Mathew unsigned int max_off_lvl, target_lvl, max_retn_lvl; 734532ed618SSoby Mathew plat_local_state_t state; 735532ed618SSoby Mathew plat_local_state_type_t req_state_type, deepest_state_type; 736532ed618SSoby Mathew int i; 737532ed618SSoby Mathew 738532ed618SSoby Mathew /* Find the target suspend power level */ 739532ed618SSoby Mathew target_lvl = psci_find_target_suspend_lvl(state_info); 740bac32cc4SSaivardhan Thatikonda if (target_lvl == PSCI_INVALID_PWR_LVL) { 741532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 742bac32cc4SSaivardhan Thatikonda } 743532ed618SSoby Mathew 744532ed618SSoby Mathew /* All power domain levels are in a RUN state to begin with */ 745532ed618SSoby Mathew deepest_state_type = STATE_TYPE_RUN; 746532ed618SSoby Mathew 7476b7b0f36SAntonio Nino Diaz for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) { 748532ed618SSoby Mathew state = state_info->pwr_domain_state[i]; 749532ed618SSoby Mathew req_state_type = find_local_state_type(state); 750532ed618SSoby Mathew 751532ed618SSoby Mathew /* 752532ed618SSoby Mathew * While traversing from the highest power level to the lowest, 753532ed618SSoby Mathew * the state requested for lower levels has to be the same or 754532ed618SSoby Mathew * deeper i.e. equal to or greater than the state at the higher 755532ed618SSoby Mathew * levels. If this condition is true, then the requested state 756532ed618SSoby Mathew * becomes the deepest state encountered so far. 757532ed618SSoby Mathew */ 758bac32cc4SSaivardhan Thatikonda if (req_state_type < deepest_state_type) { 759532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 760bac32cc4SSaivardhan Thatikonda } 761532ed618SSoby Mathew deepest_state_type = req_state_type; 762532ed618SSoby Mathew } 763532ed618SSoby Mathew 764532ed618SSoby Mathew /* Find the highest off power level */ 765532ed618SSoby Mathew max_off_lvl = psci_find_max_off_lvl(state_info); 766532ed618SSoby Mathew 767532ed618SSoby Mathew /* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */ 768532ed618SSoby Mathew max_retn_lvl = PSCI_INVALID_PWR_LVL; 769bac32cc4SSaivardhan Thatikonda if (target_lvl != max_off_lvl) { 770532ed618SSoby Mathew max_retn_lvl = target_lvl; 771bac32cc4SSaivardhan Thatikonda } 772532ed618SSoby Mathew 773532ed618SSoby Mathew /* 774532ed618SSoby Mathew * If this is not a request for a power down state then max off level 775532ed618SSoby Mathew * has to be invalid and max retention level has to be a valid power 776532ed618SSoby Mathew * level. 777532ed618SSoby Mathew */ 7786b7b0f36SAntonio Nino Diaz if ((is_power_down_state == 0U) && 7796b7b0f36SAntonio Nino Diaz ((max_off_lvl != PSCI_INVALID_PWR_LVL) || 780bac32cc4SSaivardhan Thatikonda (max_retn_lvl == PSCI_INVALID_PWR_LVL))) { 781532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 782bac32cc4SSaivardhan Thatikonda } 783532ed618SSoby Mathew 784532ed618SSoby Mathew return PSCI_E_SUCCESS; 785532ed618SSoby Mathew } 786532ed618SSoby Mathew 787532ed618SSoby Mathew /****************************************************************************** 788532ed618SSoby Mathew * This function finds the highest power level which will be powered down 789532ed618SSoby Mathew * amongst all the power levels specified in the 'state_info' structure 790532ed618SSoby Mathew *****************************************************************************/ 791532ed618SSoby Mathew unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info) 792532ed618SSoby Mathew { 793532ed618SSoby Mathew int i; 794532ed618SSoby Mathew 7956b7b0f36SAntonio Nino Diaz for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) { 796c7b0a28dSMaheedhar Bollapalli if (is_local_state_off(state_info->pwr_domain_state[i]) != 0) { 7976b7b0f36SAntonio Nino Diaz return (unsigned int) i; 798532ed618SSoby Mathew } 799c7b0a28dSMaheedhar Bollapalli } 800532ed618SSoby Mathew 801532ed618SSoby Mathew return PSCI_INVALID_PWR_LVL; 802532ed618SSoby Mathew } 803532ed618SSoby Mathew 804532ed618SSoby Mathew /****************************************************************************** 805532ed618SSoby Mathew * This functions finds the level of the highest power domain which will be 806532ed618SSoby Mathew * placed in a low power state during a suspend operation. 807532ed618SSoby Mathew *****************************************************************************/ 808532ed618SSoby Mathew unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info) 809532ed618SSoby Mathew { 810532ed618SSoby Mathew int i; 811532ed618SSoby Mathew 8126b7b0f36SAntonio Nino Diaz for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) { 813bac32cc4SSaivardhan Thatikonda if (is_local_state_run(state_info->pwr_domain_state[i]) == 0) { 8146b7b0f36SAntonio Nino Diaz return (unsigned int) i; 815532ed618SSoby Mathew } 816bac32cc4SSaivardhan Thatikonda } 817532ed618SSoby Mathew 818532ed618SSoby Mathew return PSCI_INVALID_PWR_LVL; 819532ed618SSoby Mathew } 820532ed618SSoby Mathew 821532ed618SSoby Mathew /******************************************************************************* 82274d27d00SAndrew F. Davis * This function is passed the highest level in the topology tree that the 82374d27d00SAndrew F. Davis * operation should be applied to and a list of node indexes. It picks up locks 82474d27d00SAndrew F. Davis * from the node index list in order of increasing power domain level in the 82574d27d00SAndrew F. Davis * range specified. 826532ed618SSoby Mathew ******************************************************************************/ 82774d27d00SAndrew F. Davis void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl, 82874d27d00SAndrew F. Davis const unsigned int *parent_nodes) 829532ed618SSoby Mathew { 83074d27d00SAndrew F. Davis unsigned int parent_idx; 831532ed618SSoby Mathew unsigned int level; 832532ed618SSoby Mathew 833532ed618SSoby Mathew /* No locking required for level 0. Hence start locking from level 1 */ 8346b7b0f36SAntonio Nino Diaz for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) { 83574d27d00SAndrew F. Davis parent_idx = parent_nodes[level - 1U]; 836532ed618SSoby Mathew psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]); 837532ed618SSoby Mathew } 838532ed618SSoby Mathew } 839532ed618SSoby Mathew 840532ed618SSoby Mathew /******************************************************************************* 84174d27d00SAndrew F. Davis * This function is passed the highest level in the topology tree that the 84274d27d00SAndrew F. Davis * operation should be applied to and a list of node indexes. It releases the 84374d27d00SAndrew F. Davis * locks in order of decreasing power domain level in the range specified. 844532ed618SSoby Mathew ******************************************************************************/ 84574d27d00SAndrew F. Davis void psci_release_pwr_domain_locks(unsigned int end_pwrlvl, 84674d27d00SAndrew F. Davis const unsigned int *parent_nodes) 847532ed618SSoby Mathew { 84874d27d00SAndrew F. Davis unsigned int parent_idx; 8496b7b0f36SAntonio Nino Diaz unsigned int level; 850532ed618SSoby Mathew 851532ed618SSoby Mathew /* Unlock top down. No unlocking required for level 0. */ 8522fe75a2dSZelalem for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) { 8536b7b0f36SAntonio Nino Diaz parent_idx = parent_nodes[level - 1U]; 854532ed618SSoby Mathew psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]); 855532ed618SSoby Mathew } 856532ed618SSoby Mathew } 857532ed618SSoby Mathew 858532ed618SSoby Mathew /******************************************************************************* 859532ed618SSoby Mathew * This function determines the full entrypoint information for the requested 860532ed618SSoby Mathew * PSCI entrypoint on power on/resume and returns it. 861532ed618SSoby Mathew ******************************************************************************/ 862402b3cf8SJulius Werner #ifdef __aarch64__ 863532ed618SSoby Mathew static int psci_get_ns_ep_info(entry_point_info_t *ep, 864532ed618SSoby Mathew uintptr_t entrypoint, 865532ed618SSoby Mathew u_register_t context_id) 866532ed618SSoby Mathew { 867532ed618SSoby Mathew u_register_t ep_attr, sctlr; 868532ed618SSoby Mathew unsigned int daif, ee, mode; 869532ed618SSoby Mathew u_register_t ns_scr_el3 = read_scr_el3(); 870532ed618SSoby Mathew u_register_t ns_sctlr_el1 = read_sctlr_el1(); 871532ed618SSoby Mathew 8726b7b0f36SAntonio Nino Diaz sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? 8736b7b0f36SAntonio Nino Diaz read_sctlr_el2() : ns_sctlr_el1; 874532ed618SSoby Mathew ee = 0; 875532ed618SSoby Mathew 876532ed618SSoby Mathew ep_attr = NON_SECURE | EP_ST_DISABLE; 8776b7b0f36SAntonio Nino Diaz if ((sctlr & SCTLR_EE_BIT) != 0U) { 878532ed618SSoby Mathew ep_attr |= EP_EE_BIG; 879532ed618SSoby Mathew ee = 1; 880532ed618SSoby Mathew } 881532ed618SSoby Mathew SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr); 882532ed618SSoby Mathew 883532ed618SSoby Mathew ep->pc = entrypoint; 88432f0d3c6SDouglas Raillard zeromem(&ep->args, sizeof(ep->args)); 885532ed618SSoby Mathew ep->args.arg0 = context_id; 886532ed618SSoby Mathew 887532ed618SSoby Mathew /* 888532ed618SSoby Mathew * Figure out whether the cpu enters the non-secure address space 889532ed618SSoby Mathew * in aarch32 or aarch64 890532ed618SSoby Mathew */ 8916b7b0f36SAntonio Nino Diaz if ((ns_scr_el3 & SCR_RW_BIT) != 0U) { 892532ed618SSoby Mathew 893532ed618SSoby Mathew /* 894532ed618SSoby Mathew * Check whether a Thumb entry point has been provided for an 895532ed618SSoby Mathew * aarch64 EL 896532ed618SSoby Mathew */ 897bac32cc4SSaivardhan Thatikonda if ((entrypoint & 0x1UL) != 0UL) { 898532ed618SSoby Mathew return PSCI_E_INVALID_ADDRESS; 899bac32cc4SSaivardhan Thatikonda } 900532ed618SSoby Mathew 9016b7b0f36SAntonio Nino Diaz mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1; 902532ed618SSoby Mathew 903d7b5f408SJimmy Brisson ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX, 904d7b5f408SJimmy Brisson DISABLE_ALL_EXCEPTIONS); 905532ed618SSoby Mathew } else { 906532ed618SSoby Mathew 9076b7b0f36SAntonio Nino Diaz mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? 9086b7b0f36SAntonio Nino Diaz MODE32_hyp : MODE32_svc; 909532ed618SSoby Mathew 910532ed618SSoby Mathew /* 911532ed618SSoby Mathew * TODO: Choose async. exception bits if HYP mode is not 912532ed618SSoby Mathew * implemented according to the values of SCR.{AW, FW} bits 913532ed618SSoby Mathew */ 914532ed618SSoby Mathew daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT; 915532ed618SSoby Mathew 916d7b5f408SJimmy Brisson ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee, 917d7b5f408SJimmy Brisson daif); 918532ed618SSoby Mathew } 919532ed618SSoby Mathew 920532ed618SSoby Mathew return PSCI_E_SUCCESS; 921532ed618SSoby Mathew } 922402b3cf8SJulius Werner #else /* !__aarch64__ */ 923402b3cf8SJulius Werner static int psci_get_ns_ep_info(entry_point_info_t *ep, 924402b3cf8SJulius Werner uintptr_t entrypoint, 925402b3cf8SJulius Werner u_register_t context_id) 926402b3cf8SJulius Werner { 927402b3cf8SJulius Werner u_register_t ep_attr; 928402b3cf8SJulius Werner unsigned int aif, ee, mode; 929402b3cf8SJulius Werner u_register_t scr = read_scr(); 930402b3cf8SJulius Werner u_register_t ns_sctlr, sctlr; 931402b3cf8SJulius Werner 932402b3cf8SJulius Werner /* Switch to non secure state */ 933402b3cf8SJulius Werner write_scr(scr | SCR_NS_BIT); 934402b3cf8SJulius Werner isb(); 935402b3cf8SJulius Werner ns_sctlr = read_sctlr(); 936402b3cf8SJulius Werner 937402b3cf8SJulius Werner sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr; 938402b3cf8SJulius Werner 939402b3cf8SJulius Werner /* Return to original state */ 940402b3cf8SJulius Werner write_scr(scr); 941402b3cf8SJulius Werner isb(); 942402b3cf8SJulius Werner ee = 0; 943402b3cf8SJulius Werner 944402b3cf8SJulius Werner ep_attr = NON_SECURE | EP_ST_DISABLE; 945402b3cf8SJulius Werner if (sctlr & SCTLR_EE_BIT) { 946402b3cf8SJulius Werner ep_attr |= EP_EE_BIG; 947402b3cf8SJulius Werner ee = 1; 948402b3cf8SJulius Werner } 949402b3cf8SJulius Werner SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr); 950402b3cf8SJulius Werner 951402b3cf8SJulius Werner ep->pc = entrypoint; 952402b3cf8SJulius Werner zeromem(&ep->args, sizeof(ep->args)); 953402b3cf8SJulius Werner ep->args.arg0 = context_id; 954402b3cf8SJulius Werner 955402b3cf8SJulius Werner mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc; 956402b3cf8SJulius Werner 957402b3cf8SJulius Werner /* 958402b3cf8SJulius Werner * TODO: Choose async. exception bits if HYP mode is not 959402b3cf8SJulius Werner * implemented according to the values of SCR.{AW, FW} bits 960402b3cf8SJulius Werner */ 961402b3cf8SJulius Werner aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT; 962402b3cf8SJulius Werner 963402b3cf8SJulius Werner ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif); 964402b3cf8SJulius Werner 965402b3cf8SJulius Werner return PSCI_E_SUCCESS; 966402b3cf8SJulius Werner } 967402b3cf8SJulius Werner 968402b3cf8SJulius Werner #endif /* __aarch64__ */ 969532ed618SSoby Mathew 970532ed618SSoby Mathew /******************************************************************************* 971532ed618SSoby Mathew * This function validates the entrypoint with the platform layer if the 972532ed618SSoby Mathew * appropriate pm_ops hook is exported by the platform and returns the 973532ed618SSoby Mathew * 'entry_point_info'. 974532ed618SSoby Mathew ******************************************************************************/ 975532ed618SSoby Mathew int psci_validate_entry_point(entry_point_info_t *ep, 976532ed618SSoby Mathew uintptr_t entrypoint, 977532ed618SSoby Mathew u_register_t context_id) 978532ed618SSoby Mathew { 979532ed618SSoby Mathew int rc; 980532ed618SSoby Mathew 981532ed618SSoby Mathew /* Validate the entrypoint using platform psci_ops */ 9826b7b0f36SAntonio Nino Diaz if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) { 983532ed618SSoby Mathew rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint); 984c7b0a28dSMaheedhar Bollapalli if (rc != PSCI_E_SUCCESS) { 985532ed618SSoby Mathew return PSCI_E_INVALID_ADDRESS; 986532ed618SSoby Mathew } 987c7b0a28dSMaheedhar Bollapalli } 988532ed618SSoby Mathew 989532ed618SSoby Mathew /* 990532ed618SSoby Mathew * Verify and derive the re-entry information for 991532ed618SSoby Mathew * the non-secure world from the non-secure state from 992532ed618SSoby Mathew * where this call originated. 993532ed618SSoby Mathew */ 994532ed618SSoby Mathew rc = psci_get_ns_ep_info(ep, entrypoint, context_id); 995532ed618SSoby Mathew return rc; 996532ed618SSoby Mathew } 997532ed618SSoby Mathew 998532ed618SSoby Mathew /******************************************************************************* 999532ed618SSoby Mathew * Generic handler which is called when a cpu is physically powered on. It 1000532ed618SSoby Mathew * traverses the node information and finds the highest power level powered 1001532ed618SSoby Mathew * off and performs generic, architectural, platform setup and state management 1002532ed618SSoby Mathew * to power on that power level and power levels below it. 1003532ed618SSoby Mathew * e.g. For a cpu that's been powered on, it will call the platform specific 1004532ed618SSoby Mathew * code to enable the gic cpu interface and for a cluster it will enable 1005532ed618SSoby Mathew * coherency at the interconnect level in addition to gic cpu interface. 1006532ed618SSoby Mathew ******************************************************************************/ 1007*63900851SBoyan Karatotev void psci_warmboot_entrypoint(unsigned int cpu_idx) 1008532ed618SSoby Mathew { 10096b7b0f36SAntonio Nino Diaz unsigned int end_pwrlvl; 101074d27d00SAndrew F. Davis unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 1011532ed618SSoby Mathew psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} }; 1012532ed618SSoby Mathew 1013532ed618SSoby Mathew /* 1014532ed618SSoby Mathew * Verify that we have been explicitly turned ON or resumed from 1015532ed618SSoby Mathew * suspend. 1016532ed618SSoby Mathew */ 1017532ed618SSoby Mathew if (psci_get_aff_info_state() == AFF_STATE_OFF) { 101833e8c569SAndrew Walbran ERROR("Unexpected affinity info state.\n"); 1019532ed618SSoby Mathew panic(); 1020532ed618SSoby Mathew } 1021532ed618SSoby Mathew 1022532ed618SSoby Mathew /* 1023532ed618SSoby Mathew * Get the maximum power domain level to traverse to after this cpu 1024532ed618SSoby Mathew * has been physically powered up. 1025532ed618SSoby Mathew */ 1026532ed618SSoby Mathew end_pwrlvl = get_power_on_target_pwrlvl(); 1027532ed618SSoby Mathew 102874d27d00SAndrew F. Davis /* Get the parent nodes */ 102974d27d00SAndrew F. Davis psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes); 103074d27d00SAndrew F. Davis 1031532ed618SSoby Mathew /* 1032532ed618SSoby Mathew * This function acquires the lock corresponding to each power level so 1033532ed618SSoby Mathew * that by the time all locks are taken, the system topology is snapshot 1034532ed618SSoby Mathew * and state management can be done safely. 1035532ed618SSoby Mathew */ 103674d27d00SAndrew F. Davis psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); 1037532ed618SSoby Mathew 10383b802105SBoyan Karatotev psci_get_target_local_pwr_states(cpu_idx, end_pwrlvl, &state_info); 1039bfc87a8dSSoby Mathew 1040532ed618SSoby Mathew #if ENABLE_PSCI_STAT 104104c1db1eSdp-arm plat_psci_stat_accounting_stop(&state_info); 1042532ed618SSoby Mathew #endif 1043532ed618SSoby Mathew 1044532ed618SSoby Mathew /* 1045532ed618SSoby Mathew * This CPU could be resuming from suspend or it could have just been 1046532ed618SSoby Mathew * turned on. To distinguish between these 2 cases, we examine the 1047532ed618SSoby Mathew * affinity state of the CPU: 1048532ed618SSoby Mathew * - If the affinity state is ON_PENDING then it has just been 1049532ed618SSoby Mathew * turned on. 1050532ed618SSoby Mathew * - Else it is resuming from suspend. 1051532ed618SSoby Mathew * 1052532ed618SSoby Mathew * Depending on the type of warm reset identified, choose the right set 1053532ed618SSoby Mathew * of power management handler and perform the generic, architecture 1054532ed618SSoby Mathew * and platform specific handling. 1055532ed618SSoby Mathew */ 1056c7b0a28dSMaheedhar Bollapalli if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING) { 1057532ed618SSoby Mathew psci_cpu_on_finish(cpu_idx, &state_info); 1058c7b0a28dSMaheedhar Bollapalli } else { 10592b5e00d4SBoyan Karatotev unsigned int max_off_lvl = psci_find_max_off_lvl(&state_info); 10602b5e00d4SBoyan Karatotev 10612b5e00d4SBoyan Karatotev assert(max_off_lvl != PSCI_INVALID_PWR_LVL); 106204c39e46SBoyan Karatotev psci_cpu_suspend_to_powerdown_finish(cpu_idx, max_off_lvl, &state_info, false); 10632b5e00d4SBoyan Karatotev } 1064532ed618SSoby Mathew 1065532ed618SSoby Mathew /* 1066ef738d19SManish Pandey * Caches and (importantly) coherency are on so we can rely on seeing 1067ef738d19SManish Pandey * whatever the primary gave us without explicit cache maintenance 1068ef738d19SManish Pandey */ 1069ef738d19SManish Pandey entry_point_info_t *ep = get_cpu_data(warmboot_ep_info); 1070ef738d19SManish Pandey cm_init_my_context(ep); 1071ef738d19SManish Pandey 1072ef738d19SManish Pandey /* 1073e07e7392SBoyan Karatotev * Generic management: Now we just need to retrieve the 1074e07e7392SBoyan Karatotev * information that we had stashed away during the cpu_on 1075e07e7392SBoyan Karatotev * call to set this cpu on its way. 1076e07e7392SBoyan Karatotev */ 1077e07e7392SBoyan Karatotev cm_prepare_el3_exit_ns(); 1078e07e7392SBoyan Karatotev 1079e07e7392SBoyan Karatotev /* 1080532ed618SSoby Mathew * Set the requested and target state of this CPU and all the higher 1081532ed618SSoby Mathew * power domains which are ancestors of this CPU to run. 1082532ed618SSoby Mathew */ 10833b802105SBoyan Karatotev psci_set_pwr_domains_to_run(cpu_idx, end_pwrlvl); 1084532ed618SSoby Mathew 1085532ed618SSoby Mathew #if ENABLE_PSCI_STAT 10863b802105SBoyan Karatotev psci_stats_update_pwr_up(cpu_idx, end_pwrlvl, &state_info); 1087532ed618SSoby Mathew #endif 1088532ed618SSoby Mathew 1089532ed618SSoby Mathew /* 1090532ed618SSoby Mathew * This loop releases the lock corresponding to each power level 1091532ed618SSoby Mathew * in the reverse order to which they were acquired. 1092532ed618SSoby Mathew */ 109374d27d00SAndrew F. Davis psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); 1094532ed618SSoby Mathew } 1095532ed618SSoby Mathew 1096532ed618SSoby Mathew /******************************************************************************* 1097532ed618SSoby Mathew * This function initializes the set of hooks that PSCI invokes as part of power 1098532ed618SSoby Mathew * management operation. The power management hooks are expected to be provided 1099532ed618SSoby Mathew * by the SPD, after it finishes all its initialization 1100532ed618SSoby Mathew ******************************************************************************/ 1101532ed618SSoby Mathew void psci_register_spd_pm_hook(const spd_pm_ops_t *pm) 1102532ed618SSoby Mathew { 11036b7b0f36SAntonio Nino Diaz assert(pm != NULL); 1104532ed618SSoby Mathew psci_spd_pm = pm; 1105532ed618SSoby Mathew 1106bac32cc4SSaivardhan Thatikonda if (pm->svc_migrate != NULL) { 1107532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_MIG_AARCH64); 1108bac32cc4SSaivardhan Thatikonda } 1109532ed618SSoby Mathew 1110bac32cc4SSaivardhan Thatikonda if (pm->svc_migrate_info != NULL) { 1111532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) 1112532ed618SSoby Mathew | define_psci_cap(PSCI_MIG_INFO_TYPE); 1113532ed618SSoby Mathew } 1114bac32cc4SSaivardhan Thatikonda } 1115532ed618SSoby Mathew 1116532ed618SSoby Mathew /******************************************************************************* 1117532ed618SSoby Mathew * This function invokes the migrate info hook in the spd_pm_ops. It performs 1118532ed618SSoby Mathew * the necessary return value validation. If the Secure Payload is UP and 1119532ed618SSoby Mathew * migrate capable, it returns the mpidr of the CPU on which the Secure payload 1120532ed618SSoby Mathew * is resident through the mpidr parameter. Else the value of the parameter on 1121532ed618SSoby Mathew * return is undefined. 1122532ed618SSoby Mathew ******************************************************************************/ 1123532ed618SSoby Mathew int psci_spd_migrate_info(u_register_t *mpidr) 1124532ed618SSoby Mathew { 1125532ed618SSoby Mathew int rc; 1126532ed618SSoby Mathew 1127bac32cc4SSaivardhan Thatikonda if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL)) { 1128532ed618SSoby Mathew return PSCI_E_NOT_SUPPORTED; 1129bac32cc4SSaivardhan Thatikonda } 1130532ed618SSoby Mathew 1131532ed618SSoby Mathew rc = psci_spd_pm->svc_migrate_info(mpidr); 1132532ed618SSoby Mathew 11336b7b0f36SAntonio Nino Diaz assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) || 11346b7b0f36SAntonio Nino Diaz (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED)); 1135532ed618SSoby Mathew 1136532ed618SSoby Mathew return rc; 1137532ed618SSoby Mathew } 1138532ed618SSoby Mathew 1139532ed618SSoby Mathew 1140532ed618SSoby Mathew /******************************************************************************* 1141532ed618SSoby Mathew * This function prints the state of all power domains present in the 1142532ed618SSoby Mathew * system 1143532ed618SSoby Mathew ******************************************************************************/ 1144532ed618SSoby Mathew void psci_print_power_domain_map(void) 1145532ed618SSoby Mathew { 1146532ed618SSoby Mathew #if LOG_LEVEL >= LOG_LEVEL_INFO 1147ab4df50cSPankaj Gupta unsigned int idx; 1148532ed618SSoby Mathew plat_local_state_t state; 1149532ed618SSoby Mathew plat_local_state_type_t state_type; 1150532ed618SSoby Mathew 1151532ed618SSoby Mathew /* This array maps to the PSCI_STATE_X definitions in psci.h */ 1152532ed618SSoby Mathew static const char * const psci_state_type_str[] = { 1153532ed618SSoby Mathew "ON", 1154532ed618SSoby Mathew "RETENTION", 1155532ed618SSoby Mathew "OFF", 1156532ed618SSoby Mathew }; 1157532ed618SSoby Mathew 1158532ed618SSoby Mathew INFO("PSCI Power Domain Map:\n"); 1159ab4df50cSPankaj Gupta for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count); 1160532ed618SSoby Mathew idx++) { 1161532ed618SSoby Mathew state_type = find_local_state_type( 1162532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].local_state); 1163b9338eeeSYann Gautier INFO(" Domain Node : Level %u, parent_node %u," 1164532ed618SSoby Mathew " State %s (0x%x)\n", 1165532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].level, 1166532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].parent_node, 1167532ed618SSoby Mathew psci_state_type_str[state_type], 1168532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].local_state); 1169532ed618SSoby Mathew } 1170532ed618SSoby Mathew 1171ab4df50cSPankaj Gupta for (idx = 0; idx < psci_plat_core_count; idx++) { 1172532ed618SSoby Mathew state = psci_get_cpu_local_state_by_idx(idx); 1173532ed618SSoby Mathew state_type = find_local_state_type(state); 1174b9338eeeSYann Gautier INFO(" CPU Node : MPID 0x%llx, parent_node %u," 1175532ed618SSoby Mathew " State %s (0x%x)\n", 1176532ed618SSoby Mathew (unsigned long long)psci_cpu_pd_nodes[idx].mpidr, 1177532ed618SSoby Mathew psci_cpu_pd_nodes[idx].parent_node, 1178532ed618SSoby Mathew psci_state_type_str[state_type], 1179532ed618SSoby Mathew psci_get_cpu_local_state_by_idx(idx)); 1180532ed618SSoby Mathew } 1181532ed618SSoby Mathew #endif 1182532ed618SSoby Mathew } 1183532ed618SSoby Mathew 1184b10d4499SJeenu Viswambharan /****************************************************************************** 1185b10d4499SJeenu Viswambharan * Return whether any secondaries were powered up with CPU_ON call. A CPU that 1186b10d4499SJeenu Viswambharan * have ever been powered up would have set its MPDIR value to something other 1187b10d4499SJeenu Viswambharan * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to 1188b10d4499SJeenu Viswambharan * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is 1189b10d4499SJeenu Viswambharan * meaningful only when called on the primary CPU during early boot. 1190b10d4499SJeenu Viswambharan *****************************************************************************/ 1191b10d4499SJeenu Viswambharan int psci_secondaries_brought_up(void) 1192b10d4499SJeenu Viswambharan { 11936b7b0f36SAntonio Nino Diaz unsigned int idx, n_valid = 0U; 1194b10d4499SJeenu Viswambharan 11956b7b0f36SAntonio Nino Diaz for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) { 1196bac32cc4SSaivardhan Thatikonda if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR) { 1197b10d4499SJeenu Viswambharan n_valid++; 1198b10d4499SJeenu Viswambharan } 1199bac32cc4SSaivardhan Thatikonda } 1200b10d4499SJeenu Viswambharan 12016b7b0f36SAntonio Nino Diaz assert(n_valid > 0U); 1202b10d4499SJeenu Viswambharan 12036b7b0f36SAntonio Nino Diaz return (n_valid > 1U) ? 1 : 0; 1204b10d4499SJeenu Viswambharan } 1205b10d4499SJeenu Viswambharan 1206461b62b5SBoyan Karatotev static u_register_t call_cpu_pwr_dwn(unsigned int power_level) 1207aadb4b56SBoyan Karatotev { 1208aadb4b56SBoyan Karatotev struct cpu_ops *ops = get_cpu_data(cpu_ops_ptr); 1209aadb4b56SBoyan Karatotev 1210aadb4b56SBoyan Karatotev /* Call the last available power down handler */ 1211aadb4b56SBoyan Karatotev if (power_level > CPU_MAX_PWR_DWN_OPS - 1) { 1212aadb4b56SBoyan Karatotev power_level = CPU_MAX_PWR_DWN_OPS - 1; 1213aadb4b56SBoyan Karatotev } 1214aadb4b56SBoyan Karatotev 1215aadb4b56SBoyan Karatotev assert(ops != NULL); 1216aadb4b56SBoyan Karatotev assert(ops->pwr_dwn_ops[power_level] != NULL); 1217aadb4b56SBoyan Karatotev 1218aadb4b56SBoyan Karatotev return ops->pwr_dwn_ops[power_level](); 1219aadb4b56SBoyan Karatotev } 1220aadb4b56SBoyan Karatotev 1221aadb4b56SBoyan Karatotev static void prepare_cpu_pwr_dwn(unsigned int power_level) 1222aadb4b56SBoyan Karatotev { 1223461b62b5SBoyan Karatotev /* ignore the return, all cpus should behave the same */ 1224461b62b5SBoyan Karatotev (void)call_cpu_pwr_dwn(power_level); 1225461b62b5SBoyan Karatotev } 1226461b62b5SBoyan Karatotev 1227461b62b5SBoyan Karatotev static void prepare_cpu_pwr_up(unsigned int power_level) 1228461b62b5SBoyan Karatotev { 1229461b62b5SBoyan Karatotev /* 1230461b62b5SBoyan Karatotev * Call the pwr_dwn cpu hook again, indicating that an abandon happened. 1231461b62b5SBoyan Karatotev * The cpu driver is expected to clean up. We ask it to return 1232461b62b5SBoyan Karatotev * PABANDON_ACK to indicate that it has handled this. This is a 1233461b62b5SBoyan Karatotev * heuristic: the value has been chosen such that an unported CPU is 1234461b62b5SBoyan Karatotev * extremely unlikely to return this value. 1235461b62b5SBoyan Karatotev */ 1236461b62b5SBoyan Karatotev u_register_t ret = call_cpu_pwr_dwn(power_level); 1237461b62b5SBoyan Karatotev 1238461b62b5SBoyan Karatotev /* unreachable on AArch32 so cast down to calm the compiler */ 1239461b62b5SBoyan Karatotev if (ret != (u_register_t) PABANDON_ACK) { 1240461b62b5SBoyan Karatotev panic(); 1241461b62b5SBoyan Karatotev } 1242aadb4b56SBoyan Karatotev } 1243aadb4b56SBoyan Karatotev 1244b0408e87SJeenu Viswambharan /******************************************************************************* 1245b0408e87SJeenu Viswambharan * Initiate power down sequence, by calling power down operations registered for 1246b0408e87SJeenu Viswambharan * this CPU. 1247b0408e87SJeenu Viswambharan ******************************************************************************/ 12482b5e00d4SBoyan Karatotev void psci_pwrdown_cpu_start(unsigned int power_level) 1249b0408e87SJeenu Viswambharan { 12509b1e800eSBoyan Karatotev #if ENABLE_RUNTIME_INSTRUMENTATION 12519b1e800eSBoyan Karatotev 12529b1e800eSBoyan Karatotev /* 12539b1e800eSBoyan Karatotev * Flush cache line so that even if CPU power down happens 12549b1e800eSBoyan Karatotev * the timestamp update is reflected in memory. 12559b1e800eSBoyan Karatotev */ 12569b1e800eSBoyan Karatotev PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 12579b1e800eSBoyan Karatotev RT_INSTR_ENTER_CFLUSH, 12589b1e800eSBoyan Karatotev PMF_CACHE_MAINT); 12599b1e800eSBoyan Karatotev #endif 12609b1e800eSBoyan Karatotev 1261aadb4b56SBoyan Karatotev #if !HW_ASSISTED_COHERENCY 1262b0408e87SJeenu Viswambharan /* 1263aadb4b56SBoyan Karatotev * Disable data caching and handle the stack's cache maintenance. 1264b0408e87SJeenu Viswambharan * 1265aadb4b56SBoyan Karatotev * If the core can't automatically exit coherency, the cpu driver needs 1266aadb4b56SBoyan Karatotev * to flush caches and exit coherency. We can't do this with data caches 1267aadb4b56SBoyan Karatotev * enabled. The cpu driver will decide which caches to flush based on 1268aadb4b56SBoyan Karatotev * the power level. 1269aadb4b56SBoyan Karatotev * 1270aadb4b56SBoyan Karatotev * If automatic coherency management is possible, we can keep data 1271aadb4b56SBoyan Karatotev * caches on until the very end and let hardware do cache maintenance. 1272b0408e87SJeenu Viswambharan */ 1273aadb4b56SBoyan Karatotev psci_do_pwrdown_cache_maintenance(); 1274b0408e87SJeenu Viswambharan #endif 12759b1e800eSBoyan Karatotev 1276aadb4b56SBoyan Karatotev /* Initiate the power down sequence by calling into the cpu driver. */ 1277aadb4b56SBoyan Karatotev prepare_cpu_pwr_dwn(power_level); 1278aadb4b56SBoyan Karatotev 12799b1e800eSBoyan Karatotev #if ENABLE_RUNTIME_INSTRUMENTATION 12809b1e800eSBoyan Karatotev PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 12819b1e800eSBoyan Karatotev RT_INSTR_EXIT_CFLUSH, 12829b1e800eSBoyan Karatotev PMF_NO_CACHE_MAINT); 12839b1e800eSBoyan Karatotev #endif 1284b0408e87SJeenu Viswambharan } 128522744909SSandeep Tripathy 128622744909SSandeep Tripathy /******************************************************************************* 12872b5e00d4SBoyan Karatotev * Finish a terminal power down sequence, ending with a wfi. In case of wakeup 12882b5e00d4SBoyan Karatotev * will retry the sleep and panic if it persists. 12892b5e00d4SBoyan Karatotev ******************************************************************************/ 12902b5e00d4SBoyan Karatotev void __dead2 psci_pwrdown_cpu_end_terminal(void) 12912b5e00d4SBoyan Karatotev { 129245c7328cSBoyan Karatotev #if ERRATA_SME_POWER_DOWN 129345c7328cSBoyan Karatotev /* 129445c7328cSBoyan Karatotev * force SME off to not get power down rejected. Getting here is 129545c7328cSBoyan Karatotev * terminal so we don't care if we lose context because of another 129645c7328cSBoyan Karatotev * wakeup 129745c7328cSBoyan Karatotev */ 129845c7328cSBoyan Karatotev if (is_feat_sme_supported()) { 129945c7328cSBoyan Karatotev write_svcr(0); 130045c7328cSBoyan Karatotev isb(); 130145c7328cSBoyan Karatotev } 130245c7328cSBoyan Karatotev #endif /* ERRATA_SME_POWER_DOWN */ 130345c7328cSBoyan Karatotev 1304232c1892SBoyan Karatotev /* ensure write buffer empty */ 1305232c1892SBoyan Karatotev dsbsy(); 1306232c1892SBoyan Karatotev 13072b5e00d4SBoyan Karatotev /* 13082b5e00d4SBoyan Karatotev * Execute a wfi which, in most cases, will allow the power controller 13092b5e00d4SBoyan Karatotev * to physically power down this cpu. Under some circumstances that may 13102b5e00d4SBoyan Karatotev * be denied. Hopefully this is transient, retrying a few times should 13112b5e00d4SBoyan Karatotev * power down. 13122b5e00d4SBoyan Karatotev */ 13132b5e00d4SBoyan Karatotev for (int i = 0; i < 32; i++) 1314232c1892SBoyan Karatotev wfi(); 13152b5e00d4SBoyan Karatotev 13162b5e00d4SBoyan Karatotev /* Wake up wasn't transient. System is probably in a bad state. */ 13172b5e00d4SBoyan Karatotev ERROR("Could not power off CPU.\n"); 13182b5e00d4SBoyan Karatotev panic(); 13192b5e00d4SBoyan Karatotev } 13202b5e00d4SBoyan Karatotev 13212b5e00d4SBoyan Karatotev /******************************************************************************* 13222b5e00d4SBoyan Karatotev * Finish a non-terminal power down sequence, ending with a wfi. In case of 13232b5e00d4SBoyan Karatotev * wakeup will unwind any CPU specific actions and return. 13242b5e00d4SBoyan Karatotev ******************************************************************************/ 13252b5e00d4SBoyan Karatotev 13262b5e00d4SBoyan Karatotev void psci_pwrdown_cpu_end_wakeup(unsigned int power_level) 13272b5e00d4SBoyan Karatotev { 1328232c1892SBoyan Karatotev /* ensure write buffer empty */ 1329232c1892SBoyan Karatotev dsbsy(); 1330232c1892SBoyan Karatotev 13312b5e00d4SBoyan Karatotev /* 1332232c1892SBoyan Karatotev * Turn the core off. Usually, will be terminal. In some circumstances 1333232c1892SBoyan Karatotev * the powerdown will be denied and we'll need to unwind. 13342b5e00d4SBoyan Karatotev */ 1335232c1892SBoyan Karatotev wfi(); 13362b5e00d4SBoyan Karatotev 13372b5e00d4SBoyan Karatotev /* 13382b5e00d4SBoyan Karatotev * Waking up does not require hardware-assisted coherency, but that is 133904c39e46SBoyan Karatotev * the case for every core that can wake up. Can either happen because 134004c39e46SBoyan Karatotev * of errata or pabandon. 13412b5e00d4SBoyan Karatotev */ 134204c39e46SBoyan Karatotev #if !defined(__aarch64__) || !HW_ASSISTED_COHERENCY 134304c39e46SBoyan Karatotev ERROR("AArch32 systems shouldn't wake up.\n"); 13442b5e00d4SBoyan Karatotev panic(); 134504c39e46SBoyan Karatotev #endif 13462b5e00d4SBoyan Karatotev /* 13472b5e00d4SBoyan Karatotev * Begin unwinding. Everything can be shared with CPU_ON and co later, 13482b5e00d4SBoyan Karatotev * except the CPU specific bit. Cores that have hardware-assisted 1349461b62b5SBoyan Karatotev * coherency should be able to handle this. 13502b5e00d4SBoyan Karatotev */ 1351461b62b5SBoyan Karatotev prepare_cpu_pwr_up(power_level); 13522b5e00d4SBoyan Karatotev } 13532b5e00d4SBoyan Karatotev 13542b5e00d4SBoyan Karatotev /******************************************************************************* 135522744909SSandeep Tripathy * This function invokes the callback 'stop_func()' with the 'mpidr' of each 135622744909SSandeep Tripathy * online PE. Caller can pass suitable method to stop a remote core. 135722744909SSandeep Tripathy * 135822744909SSandeep Tripathy * 'wait_ms' is the timeout value in milliseconds for the other cores to 135922744909SSandeep Tripathy * transition to power down state. Passing '0' makes it non-blocking. 136022744909SSandeep Tripathy * 136122744909SSandeep Tripathy * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the 136222744909SSandeep Tripathy * given timeout. 136322744909SSandeep Tripathy ******************************************************************************/ 13643b802105SBoyan Karatotev int psci_stop_other_cores(unsigned int this_cpu_idx, unsigned int wait_ms, 136522744909SSandeep Tripathy void (*stop_func)(u_register_t mpidr)) 136622744909SSandeep Tripathy { 136722744909SSandeep Tripathy /* Invoke stop_func for each core */ 13683b802105SBoyan Karatotev for (unsigned int idx = 0U; idx < psci_plat_core_count; idx++) { 136922744909SSandeep Tripathy /* skip current CPU */ 137022744909SSandeep Tripathy if (idx == this_cpu_idx) { 137122744909SSandeep Tripathy continue; 137222744909SSandeep Tripathy } 137322744909SSandeep Tripathy 137422744909SSandeep Tripathy /* Check if the CPU is ON */ 137522744909SSandeep Tripathy if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) { 137622744909SSandeep Tripathy (*stop_func)(psci_cpu_pd_nodes[idx].mpidr); 137722744909SSandeep Tripathy } 137822744909SSandeep Tripathy } 137922744909SSandeep Tripathy 138022744909SSandeep Tripathy /* Need to wait for other cores to shutdown */ 138122744909SSandeep Tripathy if (wait_ms != 0U) { 1382e64cdee4SMaheedhar Bollapalli for (uint32_t delay_ms = wait_ms; ((delay_ms != 0U) && 1383e64cdee4SMaheedhar Bollapalli (!psci_is_last_on_cpu(this_cpu_idx))); delay_ms--) { 138422744909SSandeep Tripathy mdelay(1U); 138522744909SSandeep Tripathy } 138622744909SSandeep Tripathy 13873b802105SBoyan Karatotev if (!psci_is_last_on_cpu(this_cpu_idx)) { 138822744909SSandeep Tripathy WARN("Failed to stop all cores!\n"); 138922744909SSandeep Tripathy psci_print_power_domain_map(); 139022744909SSandeep Tripathy return PSCI_E_DENIED; 139122744909SSandeep Tripathy } 139222744909SSandeep Tripathy } 139322744909SSandeep Tripathy 139422744909SSandeep Tripathy return PSCI_E_SUCCESS; 139522744909SSandeep Tripathy } 1396ce14a12fSLucian Paul-Trifu 1397ce14a12fSLucian Paul-Trifu /******************************************************************************* 1398ce14a12fSLucian Paul-Trifu * This function verifies that all the other cores in the system have been 1399ce14a12fSLucian Paul-Trifu * turned OFF and the current CPU is the last running CPU in the system. 1400ce14a12fSLucian Paul-Trifu * Returns true if the current CPU is the last ON CPU or false otherwise. 1401ce14a12fSLucian Paul-Trifu * 1402ce14a12fSLucian Paul-Trifu * This API has following differences with psci_is_last_on_cpu 1403ce14a12fSLucian Paul-Trifu * 1. PSCI states are locked 1404ce14a12fSLucian Paul-Trifu ******************************************************************************/ 14053b802105SBoyan Karatotev bool psci_is_last_on_cpu_safe(unsigned int this_core) 1406ce14a12fSLucian Paul-Trifu { 1407ce14a12fSLucian Paul-Trifu unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 1408ce14a12fSLucian Paul-Trifu 1409b41b0824SJayanth Dodderi Chidanand psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes); 1410ce14a12fSLucian Paul-Trifu 1411ce14a12fSLucian Paul-Trifu psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1412ce14a12fSLucian Paul-Trifu 14133b802105SBoyan Karatotev if (!psci_is_last_on_cpu(this_core)) { 1414b41b0824SJayanth Dodderi Chidanand psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1415ce14a12fSLucian Paul-Trifu return false; 1416ce14a12fSLucian Paul-Trifu } 1417ce14a12fSLucian Paul-Trifu 1418ce14a12fSLucian Paul-Trifu psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1419ce14a12fSLucian Paul-Trifu 1420ce14a12fSLucian Paul-Trifu return true; 1421ce14a12fSLucian Paul-Trifu } 1422b88a4416SWing Li 1423b88a4416SWing Li /******************************************************************************* 1424b88a4416SWing Li * This function verifies that all cores in the system have been turned ON. 1425b88a4416SWing Li * Returns true, if all CPUs are ON or false otherwise. 1426b88a4416SWing Li * 1427b88a4416SWing Li * This API has following differences with psci_are_all_cpus_on 1428b88a4416SWing Li * 1. PSCI states are locked 1429b88a4416SWing Li ******************************************************************************/ 14303b802105SBoyan Karatotev bool psci_are_all_cpus_on_safe(unsigned int this_core) 1431b88a4416SWing Li { 1432b88a4416SWing Li unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 1433b88a4416SWing Li 1434b88a4416SWing Li psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes); 1435b88a4416SWing Li 1436b88a4416SWing Li psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1437b88a4416SWing Li 1438b88a4416SWing Li if (!psci_are_all_cpus_on()) { 1439b88a4416SWing Li psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1440b88a4416SWing Li return false; 1441b88a4416SWing Li } 1442b88a4416SWing Li 1443b88a4416SWing Li psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1444b88a4416SWing Li 1445b88a4416SWing Li return true; 1446b88a4416SWing Li } 1447a7be2a57SManish V Badarkhe 1448a7be2a57SManish V Badarkhe /******************************************************************************* 1449a7be2a57SManish V Badarkhe * Safely counts the number of CPUs in the system that are currently in the ON 1450a7be2a57SManish V Badarkhe * or ON_PENDING state. 1451a7be2a57SManish V Badarkhe * 1452a7be2a57SManish V Badarkhe * This function acquires and releases the necessary power domain locks to 1453a7be2a57SManish V Badarkhe * ensure consistency of the CPU state information. 1454a7be2a57SManish V Badarkhe * 1455a7be2a57SManish V Badarkhe * @param this_core The index of the current core making the query. 1456a7be2a57SManish V Badarkhe * 1457a7be2a57SManish V Badarkhe * @return The number of CPUs currently in AFF_STATE_ON or AFF_STATE_ON_PENDING. 1458a7be2a57SManish V Badarkhe ******************************************************************************/ 1459a7be2a57SManish V Badarkhe unsigned int psci_num_cpus_running_on_safe(unsigned int this_core) 1460a7be2a57SManish V Badarkhe { 1461a7be2a57SManish V Badarkhe unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 1462a7be2a57SManish V Badarkhe unsigned int no_of_cpus; 1463a7be2a57SManish V Badarkhe 1464a7be2a57SManish V Badarkhe psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes); 1465a7be2a57SManish V Badarkhe 1466a7be2a57SManish V Badarkhe psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1467a7be2a57SManish V Badarkhe 1468a7be2a57SManish V Badarkhe no_of_cpus = psci_num_cpus_running(); 1469a7be2a57SManish V Badarkhe 1470a7be2a57SManish V Badarkhe psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1471a7be2a57SManish V Badarkhe 1472a7be2a57SManish V Badarkhe return no_of_cpus; 1473a7be2a57SManish V Badarkhe } 1474