1532ed618SSoby Mathew /* 2532ed618SSoby Mathew * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 4532ed618SSoby Mathew * Redistribution and use in source and binary forms, with or without 5532ed618SSoby Mathew * modification, are permitted provided that the following conditions are met: 6532ed618SSoby Mathew * 7532ed618SSoby Mathew * Redistributions of source code must retain the above copyright notice, this 8532ed618SSoby Mathew * list of conditions and the following disclaimer. 9532ed618SSoby Mathew * 10532ed618SSoby Mathew * Redistributions in binary form must reproduce the above copyright notice, 11532ed618SSoby Mathew * this list of conditions and the following disclaimer in the documentation 12532ed618SSoby Mathew * and/or other materials provided with the distribution. 13532ed618SSoby Mathew * 14532ed618SSoby Mathew * Neither the name of ARM nor the names of its contributors may be used 15532ed618SSoby Mathew * to endorse or promote products derived from this software without specific 16532ed618SSoby Mathew * prior written permission. 17532ed618SSoby Mathew * 18532ed618SSoby Mathew * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19532ed618SSoby Mathew * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20532ed618SSoby Mathew * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21532ed618SSoby Mathew * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22532ed618SSoby Mathew * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23532ed618SSoby Mathew * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24532ed618SSoby Mathew * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25532ed618SSoby Mathew * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26532ed618SSoby Mathew * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27532ed618SSoby Mathew * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28532ed618SSoby Mathew * POSSIBILITY OF SUCH DAMAGE. 29532ed618SSoby Mathew */ 30532ed618SSoby Mathew 31532ed618SSoby Mathew #include <arch.h> 32532ed618SSoby Mathew #include <arch_helpers.h> 33532ed618SSoby Mathew #include <assert.h> 34532ed618SSoby Mathew #include <bl_common.h> 35532ed618SSoby Mathew #include <context.h> 36532ed618SSoby Mathew #include <context_mgmt.h> 37532ed618SSoby Mathew #include <debug.h> 38532ed618SSoby Mathew #include <platform.h> 39532ed618SSoby Mathew #include <string.h> 40532ed618SSoby Mathew #include "psci_private.h" 41532ed618SSoby Mathew 42532ed618SSoby Mathew /* 43532ed618SSoby Mathew * SPD power management operations, expected to be supplied by the registered 44532ed618SSoby Mathew * SPD on successful SP initialization 45532ed618SSoby Mathew */ 46532ed618SSoby Mathew const spd_pm_ops_t *psci_spd_pm; 47532ed618SSoby Mathew 48532ed618SSoby Mathew /* 49532ed618SSoby Mathew * PSCI requested local power state map. This array is used to store the local 50532ed618SSoby Mathew * power states requested by a CPU for power levels from level 1 to 51532ed618SSoby Mathew * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power 52532ed618SSoby Mathew * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a 53532ed618SSoby Mathew * CPU are the same. 54532ed618SSoby Mathew * 55532ed618SSoby Mathew * During state coordination, the platform is passed an array containing the 56532ed618SSoby Mathew * local states requested for a particular non cpu power domain by each cpu 57532ed618SSoby Mathew * within the domain. 58532ed618SSoby Mathew * 59532ed618SSoby Mathew * TODO: Dense packing of the requested states will cause cache thrashing 60532ed618SSoby Mathew * when multiple power domains write to it. If we allocate the requested 61532ed618SSoby Mathew * states at each power level in a cache-line aligned per-domain memory, 62532ed618SSoby Mathew * the cache thrashing can be avoided. 63532ed618SSoby Mathew */ 64532ed618SSoby Mathew static plat_local_state_t 65532ed618SSoby Mathew psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT]; 66532ed618SSoby Mathew 67532ed618SSoby Mathew 68532ed618SSoby Mathew /******************************************************************************* 69532ed618SSoby Mathew * Arrays that hold the platform's power domain tree information for state 70532ed618SSoby Mathew * management of power domains. 71532ed618SSoby Mathew * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain 72532ed618SSoby Mathew * which is an ancestor of a CPU power domain. 73532ed618SSoby Mathew * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain 74532ed618SSoby Mathew ******************************************************************************/ 75532ed618SSoby Mathew non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS] 76532ed618SSoby Mathew #if USE_COHERENT_MEM 77532ed618SSoby Mathew __section("tzfw_coherent_mem") 78532ed618SSoby Mathew #endif 79532ed618SSoby Mathew ; 80532ed618SSoby Mathew 81532ed618SSoby Mathew DEFINE_BAKERY_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]); 82532ed618SSoby Mathew 83532ed618SSoby Mathew cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT]; 84532ed618SSoby Mathew 85532ed618SSoby Mathew /******************************************************************************* 86532ed618SSoby Mathew * Pointer to functions exported by the platform to complete power mgmt. ops 87532ed618SSoby Mathew ******************************************************************************/ 88532ed618SSoby Mathew const plat_psci_ops_t *psci_plat_pm_ops; 89532ed618SSoby Mathew 90532ed618SSoby Mathew /****************************************************************************** 91532ed618SSoby Mathew * Check that the maximum power level supported by the platform makes sense 92532ed618SSoby Mathew *****************************************************************************/ 93532ed618SSoby Mathew CASSERT(PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL && \ 94532ed618SSoby Mathew PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL, \ 95532ed618SSoby Mathew assert_platform_max_pwrlvl_check); 96532ed618SSoby Mathew 97532ed618SSoby Mathew /* 98532ed618SSoby Mathew * The plat_local_state used by the platform is one of these types: RUN, 99532ed618SSoby Mathew * RETENTION and OFF. The platform can define further sub-states for each type 100532ed618SSoby Mathew * apart from RUN. This categorization is done to verify the sanity of the 101532ed618SSoby Mathew * psci_power_state passed by the platform and to print debug information. The 102532ed618SSoby Mathew * categorization is done on the basis of the following conditions: 103532ed618SSoby Mathew * 104532ed618SSoby Mathew * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN. 105532ed618SSoby Mathew * 106532ed618SSoby Mathew * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is 107532ed618SSoby Mathew * STATE_TYPE_RETN. 108532ed618SSoby Mathew * 109532ed618SSoby Mathew * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is 110532ed618SSoby Mathew * STATE_TYPE_OFF. 111532ed618SSoby Mathew */ 112532ed618SSoby Mathew typedef enum plat_local_state_type { 113532ed618SSoby Mathew STATE_TYPE_RUN = 0, 114532ed618SSoby Mathew STATE_TYPE_RETN, 115532ed618SSoby Mathew STATE_TYPE_OFF 116532ed618SSoby Mathew } plat_local_state_type_t; 117532ed618SSoby Mathew 118532ed618SSoby Mathew /* The macro used to categorize plat_local_state. */ 119532ed618SSoby Mathew #define find_local_state_type(plat_local_state) \ 120532ed618SSoby Mathew ((plat_local_state) ? ((plat_local_state > PLAT_MAX_RET_STATE) \ 121532ed618SSoby Mathew ? STATE_TYPE_OFF : STATE_TYPE_RETN) \ 122532ed618SSoby Mathew : STATE_TYPE_RUN) 123532ed618SSoby Mathew 124532ed618SSoby Mathew /****************************************************************************** 125532ed618SSoby Mathew * Check that the maximum retention level supported by the platform is less 126532ed618SSoby Mathew * than the maximum off level. 127532ed618SSoby Mathew *****************************************************************************/ 128532ed618SSoby Mathew CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE, \ 129532ed618SSoby Mathew assert_platform_max_off_and_retn_state_check); 130532ed618SSoby Mathew 131532ed618SSoby Mathew /****************************************************************************** 132532ed618SSoby Mathew * This function ensures that the power state parameter in a CPU_SUSPEND request 133532ed618SSoby Mathew * is valid. If so, it returns the requested states for each power level. 134532ed618SSoby Mathew *****************************************************************************/ 135532ed618SSoby Mathew int psci_validate_power_state(unsigned int power_state, 136532ed618SSoby Mathew psci_power_state_t *state_info) 137532ed618SSoby Mathew { 138532ed618SSoby Mathew /* Check SBZ bits in power state are zero */ 139532ed618SSoby Mathew if (psci_check_power_state(power_state)) 140532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 141532ed618SSoby Mathew 142532ed618SSoby Mathew assert(psci_plat_pm_ops->validate_power_state); 143532ed618SSoby Mathew 144532ed618SSoby Mathew /* Validate the power_state using platform pm_ops */ 145532ed618SSoby Mathew return psci_plat_pm_ops->validate_power_state(power_state, state_info); 146532ed618SSoby Mathew } 147532ed618SSoby Mathew 148532ed618SSoby Mathew /****************************************************************************** 149532ed618SSoby Mathew * This function retrieves the `psci_power_state_t` for system suspend from 150532ed618SSoby Mathew * the platform. 151532ed618SSoby Mathew *****************************************************************************/ 152532ed618SSoby Mathew void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info) 153532ed618SSoby Mathew { 154532ed618SSoby Mathew /* 155532ed618SSoby Mathew * Assert that the required pm_ops hook is implemented to ensure that 156532ed618SSoby Mathew * the capability detected during psci_setup() is valid. 157532ed618SSoby Mathew */ 158532ed618SSoby Mathew assert(psci_plat_pm_ops->get_sys_suspend_power_state); 159532ed618SSoby Mathew 160532ed618SSoby Mathew /* 161532ed618SSoby Mathew * Query the platform for the power_state required for system suspend 162532ed618SSoby Mathew */ 163532ed618SSoby Mathew psci_plat_pm_ops->get_sys_suspend_power_state(state_info); 164532ed618SSoby Mathew } 165532ed618SSoby Mathew 166532ed618SSoby Mathew /******************************************************************************* 167532ed618SSoby Mathew * This function verifies that the all the other cores in the system have been 168532ed618SSoby Mathew * turned OFF and the current CPU is the last running CPU in the system. 169532ed618SSoby Mathew * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false) 170532ed618SSoby Mathew * otherwise. 171532ed618SSoby Mathew ******************************************************************************/ 172532ed618SSoby Mathew unsigned int psci_is_last_on_cpu(void) 173532ed618SSoby Mathew { 174532ed618SSoby Mathew unsigned int cpu_idx, my_idx = plat_my_core_pos(); 175532ed618SSoby Mathew 176532ed618SSoby Mathew for (cpu_idx = 0; cpu_idx < PLATFORM_CORE_COUNT; cpu_idx++) { 177532ed618SSoby Mathew if (cpu_idx == my_idx) { 178532ed618SSoby Mathew assert(psci_get_aff_info_state() == AFF_STATE_ON); 179532ed618SSoby Mathew continue; 180532ed618SSoby Mathew } 181532ed618SSoby Mathew 182532ed618SSoby Mathew if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) 183532ed618SSoby Mathew return 0; 184532ed618SSoby Mathew } 185532ed618SSoby Mathew 186532ed618SSoby Mathew return 1; 187532ed618SSoby Mathew } 188532ed618SSoby Mathew 189532ed618SSoby Mathew /******************************************************************************* 190532ed618SSoby Mathew * Routine to return the maximum power level to traverse to after a cpu has 191532ed618SSoby Mathew * been physically powered up. It is expected to be called immediately after 192532ed618SSoby Mathew * reset from assembler code. 193532ed618SSoby Mathew ******************************************************************************/ 194532ed618SSoby Mathew static unsigned int get_power_on_target_pwrlvl(void) 195532ed618SSoby Mathew { 196532ed618SSoby Mathew unsigned int pwrlvl; 197532ed618SSoby Mathew 198532ed618SSoby Mathew /* 199532ed618SSoby Mathew * Assume that this cpu was suspended and retrieve its target power 200532ed618SSoby Mathew * level. If it is invalid then it could only have been turned off 201532ed618SSoby Mathew * earlier. PLAT_MAX_PWR_LVL will be the highest power level a 202532ed618SSoby Mathew * cpu can be turned off to. 203532ed618SSoby Mathew */ 204532ed618SSoby Mathew pwrlvl = psci_get_suspend_pwrlvl(); 205532ed618SSoby Mathew if (pwrlvl == PSCI_INVALID_PWR_LVL) 206532ed618SSoby Mathew pwrlvl = PLAT_MAX_PWR_LVL; 207532ed618SSoby Mathew return pwrlvl; 208532ed618SSoby Mathew } 209532ed618SSoby Mathew 210532ed618SSoby Mathew /****************************************************************************** 211532ed618SSoby Mathew * Helper function to update the requested local power state array. This array 212532ed618SSoby Mathew * does not store the requested state for the CPU power level. Hence an 213532ed618SSoby Mathew * assertion is added to prevent us from accessing the wrong index. 214532ed618SSoby Mathew *****************************************************************************/ 215532ed618SSoby Mathew static void psci_set_req_local_pwr_state(unsigned int pwrlvl, 216532ed618SSoby Mathew unsigned int cpu_idx, 217532ed618SSoby Mathew plat_local_state_t req_pwr_state) 218532ed618SSoby Mathew { 219532ed618SSoby Mathew assert(pwrlvl > PSCI_CPU_PWR_LVL); 220532ed618SSoby Mathew psci_req_local_pwr_states[pwrlvl - 1][cpu_idx] = req_pwr_state; 221532ed618SSoby Mathew } 222532ed618SSoby Mathew 223532ed618SSoby Mathew /****************************************************************************** 224532ed618SSoby Mathew * This function initializes the psci_req_local_pwr_states. 225532ed618SSoby Mathew *****************************************************************************/ 226532ed618SSoby Mathew void psci_init_req_local_pwr_states(void) 227532ed618SSoby Mathew { 228532ed618SSoby Mathew /* Initialize the requested state of all non CPU power domains as OFF */ 229532ed618SSoby Mathew memset(&psci_req_local_pwr_states, PLAT_MAX_OFF_STATE, 230532ed618SSoby Mathew sizeof(psci_req_local_pwr_states)); 231532ed618SSoby Mathew } 232532ed618SSoby Mathew 233532ed618SSoby Mathew /****************************************************************************** 234532ed618SSoby Mathew * Helper function to return a reference to an array containing the local power 235532ed618SSoby Mathew * states requested by each cpu for a power domain at 'pwrlvl'. The size of the 236532ed618SSoby Mathew * array will be the number of cpu power domains of which this power domain is 237532ed618SSoby Mathew * an ancestor. These requested states will be used to determine a suitable 238532ed618SSoby Mathew * target state for this power domain during psci state coordination. An 239532ed618SSoby Mathew * assertion is added to prevent us from accessing the CPU power level. 240532ed618SSoby Mathew *****************************************************************************/ 241532ed618SSoby Mathew static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl, 242532ed618SSoby Mathew unsigned int cpu_idx) 243532ed618SSoby Mathew { 244532ed618SSoby Mathew assert(pwrlvl > PSCI_CPU_PWR_LVL); 245532ed618SSoby Mathew 246532ed618SSoby Mathew return &psci_req_local_pwr_states[pwrlvl - 1][cpu_idx]; 247532ed618SSoby Mathew } 248532ed618SSoby Mathew 249532ed618SSoby Mathew /****************************************************************************** 250532ed618SSoby Mathew * Helper function to return the current local power state of each power domain 251532ed618SSoby Mathew * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This 252532ed618SSoby Mathew * function will be called after a cpu is powered on to find the local state 253532ed618SSoby Mathew * each power domain has emerged from. 254532ed618SSoby Mathew *****************************************************************************/ 255*61eae524SAchin Gupta void psci_get_target_local_pwr_states(unsigned int end_pwrlvl, 256532ed618SSoby Mathew psci_power_state_t *target_state) 257532ed618SSoby Mathew { 258532ed618SSoby Mathew unsigned int parent_idx, lvl; 259532ed618SSoby Mathew plat_local_state_t *pd_state = target_state->pwr_domain_state; 260532ed618SSoby Mathew 261532ed618SSoby Mathew pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state(); 262532ed618SSoby Mathew parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node; 263532ed618SSoby Mathew 264532ed618SSoby Mathew /* Copy the local power state from node to state_info */ 265532ed618SSoby Mathew for (lvl = PSCI_CPU_PWR_LVL + 1; lvl <= end_pwrlvl; lvl++) { 266532ed618SSoby Mathew #if !USE_COHERENT_MEM 267532ed618SSoby Mathew /* 268532ed618SSoby Mathew * If using normal memory for psci_non_cpu_pd_nodes, we need 269532ed618SSoby Mathew * to flush before reading the local power state as another 270532ed618SSoby Mathew * cpu in the same power domain could have updated it and this 271532ed618SSoby Mathew * code runs before caches are enabled. 272532ed618SSoby Mathew */ 273532ed618SSoby Mathew flush_dcache_range( 274532ed618SSoby Mathew (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx], 275532ed618SSoby Mathew sizeof(psci_non_cpu_pd_nodes[parent_idx])); 276532ed618SSoby Mathew #endif 277532ed618SSoby Mathew pd_state[lvl] = psci_non_cpu_pd_nodes[parent_idx].local_state; 278532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 279532ed618SSoby Mathew } 280532ed618SSoby Mathew 281532ed618SSoby Mathew /* Set the the higher levels to RUN */ 282532ed618SSoby Mathew for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) 283532ed618SSoby Mathew target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN; 284532ed618SSoby Mathew } 285532ed618SSoby Mathew 286532ed618SSoby Mathew /****************************************************************************** 287532ed618SSoby Mathew * Helper function to set the target local power state that each power domain 288532ed618SSoby Mathew * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will 289532ed618SSoby Mathew * enter. This function will be called after coordination of requested power 290532ed618SSoby Mathew * states has been done for each power level. 291532ed618SSoby Mathew *****************************************************************************/ 292532ed618SSoby Mathew static void psci_set_target_local_pwr_states(unsigned int end_pwrlvl, 293532ed618SSoby Mathew const psci_power_state_t *target_state) 294532ed618SSoby Mathew { 295532ed618SSoby Mathew unsigned int parent_idx, lvl; 296532ed618SSoby Mathew const plat_local_state_t *pd_state = target_state->pwr_domain_state; 297532ed618SSoby Mathew 298532ed618SSoby Mathew psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]); 299532ed618SSoby Mathew 300532ed618SSoby Mathew /* 301532ed618SSoby Mathew * Need to flush as local_state will be accessed with Data Cache 302532ed618SSoby Mathew * disabled during power on 303532ed618SSoby Mathew */ 304532ed618SSoby Mathew flush_cpu_data(psci_svc_cpu_data.local_state); 305532ed618SSoby Mathew 306532ed618SSoby Mathew parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node; 307532ed618SSoby Mathew 308532ed618SSoby Mathew /* Copy the local_state from state_info */ 309532ed618SSoby Mathew for (lvl = 1; lvl <= end_pwrlvl; lvl++) { 310532ed618SSoby Mathew psci_non_cpu_pd_nodes[parent_idx].local_state = pd_state[lvl]; 311532ed618SSoby Mathew #if !USE_COHERENT_MEM 312532ed618SSoby Mathew flush_dcache_range( 313532ed618SSoby Mathew (uintptr_t)&psci_non_cpu_pd_nodes[parent_idx], 314532ed618SSoby Mathew sizeof(psci_non_cpu_pd_nodes[parent_idx])); 315532ed618SSoby Mathew #endif 316532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 317532ed618SSoby Mathew } 318532ed618SSoby Mathew } 319532ed618SSoby Mathew 320532ed618SSoby Mathew 321532ed618SSoby Mathew /******************************************************************************* 322532ed618SSoby Mathew * PSCI helper function to get the parent nodes corresponding to a cpu_index. 323532ed618SSoby Mathew ******************************************************************************/ 324532ed618SSoby Mathew void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx, 325532ed618SSoby Mathew unsigned int end_lvl, 326532ed618SSoby Mathew unsigned int node_index[]) 327532ed618SSoby Mathew { 328532ed618SSoby Mathew unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node; 329532ed618SSoby Mathew int i; 330532ed618SSoby Mathew 331532ed618SSoby Mathew for (i = PSCI_CPU_PWR_LVL + 1; i <= end_lvl; i++) { 332532ed618SSoby Mathew *node_index++ = parent_node; 333532ed618SSoby Mathew parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node; 334532ed618SSoby Mathew } 335532ed618SSoby Mathew } 336532ed618SSoby Mathew 337532ed618SSoby Mathew /****************************************************************************** 338532ed618SSoby Mathew * This function is invoked post CPU power up and initialization. It sets the 339532ed618SSoby Mathew * affinity info state, target power state and requested power state for the 340532ed618SSoby Mathew * current CPU and all its ancestor power domains to RUN. 341532ed618SSoby Mathew *****************************************************************************/ 342532ed618SSoby Mathew void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl) 343532ed618SSoby Mathew { 344532ed618SSoby Mathew unsigned int parent_idx, cpu_idx = plat_my_core_pos(), lvl; 345532ed618SSoby Mathew parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 346532ed618SSoby Mathew 347532ed618SSoby Mathew /* Reset the local_state to RUN for the non cpu power domains. */ 348532ed618SSoby Mathew for (lvl = PSCI_CPU_PWR_LVL + 1; lvl <= end_pwrlvl; lvl++) { 349532ed618SSoby Mathew psci_non_cpu_pd_nodes[parent_idx].local_state = 350532ed618SSoby Mathew PSCI_LOCAL_STATE_RUN; 351532ed618SSoby Mathew #if !USE_COHERENT_MEM 352532ed618SSoby Mathew flush_dcache_range( 353532ed618SSoby Mathew (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx], 354532ed618SSoby Mathew sizeof(psci_non_cpu_pd_nodes[parent_idx])); 355532ed618SSoby Mathew #endif 356532ed618SSoby Mathew psci_set_req_local_pwr_state(lvl, 357532ed618SSoby Mathew cpu_idx, 358532ed618SSoby Mathew PSCI_LOCAL_STATE_RUN); 359532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 360532ed618SSoby Mathew } 361532ed618SSoby Mathew 362532ed618SSoby Mathew /* Set the affinity info state to ON */ 363532ed618SSoby Mathew psci_set_aff_info_state(AFF_STATE_ON); 364532ed618SSoby Mathew 365532ed618SSoby Mathew psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN); 366532ed618SSoby Mathew flush_cpu_data(psci_svc_cpu_data); 367532ed618SSoby Mathew } 368532ed618SSoby Mathew 369532ed618SSoby Mathew /****************************************************************************** 370532ed618SSoby Mathew * This function is passed the local power states requested for each power 371532ed618SSoby Mathew * domain (state_info) between the current CPU domain and its ancestors until 372532ed618SSoby Mathew * the target power level (end_pwrlvl). It updates the array of requested power 373532ed618SSoby Mathew * states with this information. 374532ed618SSoby Mathew * 375532ed618SSoby Mathew * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it 376532ed618SSoby Mathew * retrieves the states requested by all the cpus of which the power domain at 377532ed618SSoby Mathew * that level is an ancestor. It passes this information to the platform to 378532ed618SSoby Mathew * coordinate and return the target power state. If the target state for a level 379532ed618SSoby Mathew * is RUN then subsequent levels are not considered. At the CPU level, state 380532ed618SSoby Mathew * coordination is not required. Hence, the requested and the target states are 381532ed618SSoby Mathew * the same. 382532ed618SSoby Mathew * 383532ed618SSoby Mathew * The 'state_info' is updated with the target state for each level between the 384532ed618SSoby Mathew * CPU and the 'end_pwrlvl' and returned to the caller. 385532ed618SSoby Mathew * 386532ed618SSoby Mathew * This function will only be invoked with data cache enabled and while 387532ed618SSoby Mathew * powering down a core. 388532ed618SSoby Mathew *****************************************************************************/ 389532ed618SSoby Mathew void psci_do_state_coordination(unsigned int end_pwrlvl, 390532ed618SSoby Mathew psci_power_state_t *state_info) 391532ed618SSoby Mathew { 392532ed618SSoby Mathew unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos(); 393532ed618SSoby Mathew unsigned int start_idx, ncpus; 394532ed618SSoby Mathew plat_local_state_t target_state, *req_states; 395532ed618SSoby Mathew 396532ed618SSoby Mathew assert(end_pwrlvl <= PLAT_MAX_PWR_LVL); 397532ed618SSoby Mathew parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 398532ed618SSoby Mathew 399532ed618SSoby Mathew /* For level 0, the requested state will be equivalent 400532ed618SSoby Mathew to target state */ 401532ed618SSoby Mathew for (lvl = PSCI_CPU_PWR_LVL + 1; lvl <= end_pwrlvl; lvl++) { 402532ed618SSoby Mathew 403532ed618SSoby Mathew /* First update the requested power state */ 404532ed618SSoby Mathew psci_set_req_local_pwr_state(lvl, cpu_idx, 405532ed618SSoby Mathew state_info->pwr_domain_state[lvl]); 406532ed618SSoby Mathew 407532ed618SSoby Mathew /* Get the requested power states for this power level */ 408532ed618SSoby Mathew start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; 409532ed618SSoby Mathew req_states = psci_get_req_local_pwr_states(lvl, start_idx); 410532ed618SSoby Mathew 411532ed618SSoby Mathew /* 412532ed618SSoby Mathew * Let the platform coordinate amongst the requested states at 413532ed618SSoby Mathew * this power level and return the target local power state. 414532ed618SSoby Mathew */ 415532ed618SSoby Mathew ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; 416532ed618SSoby Mathew target_state = plat_get_target_pwr_state(lvl, 417532ed618SSoby Mathew req_states, 418532ed618SSoby Mathew ncpus); 419532ed618SSoby Mathew 420532ed618SSoby Mathew state_info->pwr_domain_state[lvl] = target_state; 421532ed618SSoby Mathew 422532ed618SSoby Mathew /* Break early if the negotiated target power state is RUN */ 423532ed618SSoby Mathew if (is_local_state_run(state_info->pwr_domain_state[lvl])) 424532ed618SSoby Mathew break; 425532ed618SSoby Mathew 426532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 427532ed618SSoby Mathew } 428532ed618SSoby Mathew 429532ed618SSoby Mathew /* 430532ed618SSoby Mathew * This is for cases when we break out of the above loop early because 431532ed618SSoby Mathew * the target power state is RUN at a power level < end_pwlvl. 432532ed618SSoby Mathew * We update the requested power state from state_info and then 433532ed618SSoby Mathew * set the target state as RUN. 434532ed618SSoby Mathew */ 435532ed618SSoby Mathew for (lvl = lvl + 1; lvl <= end_pwrlvl; lvl++) { 436532ed618SSoby Mathew psci_set_req_local_pwr_state(lvl, cpu_idx, 437532ed618SSoby Mathew state_info->pwr_domain_state[lvl]); 438532ed618SSoby Mathew state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN; 439532ed618SSoby Mathew 440532ed618SSoby Mathew } 441532ed618SSoby Mathew 442532ed618SSoby Mathew /* Update the target state in the power domain nodes */ 443532ed618SSoby Mathew psci_set_target_local_pwr_states(end_pwrlvl, state_info); 444532ed618SSoby Mathew } 445532ed618SSoby Mathew 446532ed618SSoby Mathew /****************************************************************************** 447532ed618SSoby Mathew * This function validates a suspend request by making sure that if a standby 448532ed618SSoby Mathew * state is requested then no power level is turned off and the highest power 449532ed618SSoby Mathew * level is placed in a standby/retention state. 450532ed618SSoby Mathew * 451532ed618SSoby Mathew * It also ensures that the state level X will enter is not shallower than the 452532ed618SSoby Mathew * state level X + 1 will enter. 453532ed618SSoby Mathew * 454532ed618SSoby Mathew * This validation will be enabled only for DEBUG builds as the platform is 455532ed618SSoby Mathew * expected to perform these validations as well. 456532ed618SSoby Mathew *****************************************************************************/ 457532ed618SSoby Mathew int psci_validate_suspend_req(const psci_power_state_t *state_info, 458532ed618SSoby Mathew unsigned int is_power_down_state) 459532ed618SSoby Mathew { 460532ed618SSoby Mathew unsigned int max_off_lvl, target_lvl, max_retn_lvl; 461532ed618SSoby Mathew plat_local_state_t state; 462532ed618SSoby Mathew plat_local_state_type_t req_state_type, deepest_state_type; 463532ed618SSoby Mathew int i; 464532ed618SSoby Mathew 465532ed618SSoby Mathew /* Find the target suspend power level */ 466532ed618SSoby Mathew target_lvl = psci_find_target_suspend_lvl(state_info); 467532ed618SSoby Mathew if (target_lvl == PSCI_INVALID_PWR_LVL) 468532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 469532ed618SSoby Mathew 470532ed618SSoby Mathew /* All power domain levels are in a RUN state to begin with */ 471532ed618SSoby Mathew deepest_state_type = STATE_TYPE_RUN; 472532ed618SSoby Mathew 473532ed618SSoby Mathew for (i = target_lvl; i >= PSCI_CPU_PWR_LVL; i--) { 474532ed618SSoby Mathew state = state_info->pwr_domain_state[i]; 475532ed618SSoby Mathew req_state_type = find_local_state_type(state); 476532ed618SSoby Mathew 477532ed618SSoby Mathew /* 478532ed618SSoby Mathew * While traversing from the highest power level to the lowest, 479532ed618SSoby Mathew * the state requested for lower levels has to be the same or 480532ed618SSoby Mathew * deeper i.e. equal to or greater than the state at the higher 481532ed618SSoby Mathew * levels. If this condition is true, then the requested state 482532ed618SSoby Mathew * becomes the deepest state encountered so far. 483532ed618SSoby Mathew */ 484532ed618SSoby Mathew if (req_state_type < deepest_state_type) 485532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 486532ed618SSoby Mathew deepest_state_type = req_state_type; 487532ed618SSoby Mathew } 488532ed618SSoby Mathew 489532ed618SSoby Mathew /* Find the highest off power level */ 490532ed618SSoby Mathew max_off_lvl = psci_find_max_off_lvl(state_info); 491532ed618SSoby Mathew 492532ed618SSoby Mathew /* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */ 493532ed618SSoby Mathew max_retn_lvl = PSCI_INVALID_PWR_LVL; 494532ed618SSoby Mathew if (target_lvl != max_off_lvl) 495532ed618SSoby Mathew max_retn_lvl = target_lvl; 496532ed618SSoby Mathew 497532ed618SSoby Mathew /* 498532ed618SSoby Mathew * If this is not a request for a power down state then max off level 499532ed618SSoby Mathew * has to be invalid and max retention level has to be a valid power 500532ed618SSoby Mathew * level. 501532ed618SSoby Mathew */ 502532ed618SSoby Mathew if (!is_power_down_state && (max_off_lvl != PSCI_INVALID_PWR_LVL || 503532ed618SSoby Mathew max_retn_lvl == PSCI_INVALID_PWR_LVL)) 504532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 505532ed618SSoby Mathew 506532ed618SSoby Mathew return PSCI_E_SUCCESS; 507532ed618SSoby Mathew } 508532ed618SSoby Mathew 509532ed618SSoby Mathew /****************************************************************************** 510532ed618SSoby Mathew * This function finds the highest power level which will be powered down 511532ed618SSoby Mathew * amongst all the power levels specified in the 'state_info' structure 512532ed618SSoby Mathew *****************************************************************************/ 513532ed618SSoby Mathew unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info) 514532ed618SSoby Mathew { 515532ed618SSoby Mathew int i; 516532ed618SSoby Mathew 517532ed618SSoby Mathew for (i = PLAT_MAX_PWR_LVL; i >= PSCI_CPU_PWR_LVL; i--) { 518532ed618SSoby Mathew if (is_local_state_off(state_info->pwr_domain_state[i])) 519532ed618SSoby Mathew return i; 520532ed618SSoby Mathew } 521532ed618SSoby Mathew 522532ed618SSoby Mathew return PSCI_INVALID_PWR_LVL; 523532ed618SSoby Mathew } 524532ed618SSoby Mathew 525532ed618SSoby Mathew /****************************************************************************** 526532ed618SSoby Mathew * This functions finds the level of the highest power domain which will be 527532ed618SSoby Mathew * placed in a low power state during a suspend operation. 528532ed618SSoby Mathew *****************************************************************************/ 529532ed618SSoby Mathew unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info) 530532ed618SSoby Mathew { 531532ed618SSoby Mathew int i; 532532ed618SSoby Mathew 533532ed618SSoby Mathew for (i = PLAT_MAX_PWR_LVL; i >= PSCI_CPU_PWR_LVL; i--) { 534532ed618SSoby Mathew if (!is_local_state_run(state_info->pwr_domain_state[i])) 535532ed618SSoby Mathew return i; 536532ed618SSoby Mathew } 537532ed618SSoby Mathew 538532ed618SSoby Mathew return PSCI_INVALID_PWR_LVL; 539532ed618SSoby Mathew } 540532ed618SSoby Mathew 541532ed618SSoby Mathew /******************************************************************************* 542532ed618SSoby Mathew * This function is passed a cpu_index and the highest level in the topology 543532ed618SSoby Mathew * tree that the operation should be applied to. It picks up locks in order of 544532ed618SSoby Mathew * increasing power domain level in the range specified. 545532ed618SSoby Mathew ******************************************************************************/ 546532ed618SSoby Mathew void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl, 547532ed618SSoby Mathew unsigned int cpu_idx) 548532ed618SSoby Mathew { 549532ed618SSoby Mathew unsigned int parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 550532ed618SSoby Mathew unsigned int level; 551532ed618SSoby Mathew 552532ed618SSoby Mathew /* No locking required for level 0. Hence start locking from level 1 */ 553532ed618SSoby Mathew for (level = PSCI_CPU_PWR_LVL + 1; level <= end_pwrlvl; level++) { 554532ed618SSoby Mathew psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]); 555532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 556532ed618SSoby Mathew } 557532ed618SSoby Mathew } 558532ed618SSoby Mathew 559532ed618SSoby Mathew /******************************************************************************* 560532ed618SSoby Mathew * This function is passed a cpu_index and the highest level in the topology 561532ed618SSoby Mathew * tree that the operation should be applied to. It releases the locks in order 562532ed618SSoby Mathew * of decreasing power domain level in the range specified. 563532ed618SSoby Mathew ******************************************************************************/ 564532ed618SSoby Mathew void psci_release_pwr_domain_locks(unsigned int end_pwrlvl, 565532ed618SSoby Mathew unsigned int cpu_idx) 566532ed618SSoby Mathew { 567532ed618SSoby Mathew unsigned int parent_idx, parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 568532ed618SSoby Mathew int level; 569532ed618SSoby Mathew 570532ed618SSoby Mathew /* Get the parent nodes */ 571532ed618SSoby Mathew psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes); 572532ed618SSoby Mathew 573532ed618SSoby Mathew /* Unlock top down. No unlocking required for level 0. */ 574532ed618SSoby Mathew for (level = end_pwrlvl; level >= PSCI_CPU_PWR_LVL + 1; level--) { 575532ed618SSoby Mathew parent_idx = parent_nodes[level - 1]; 576532ed618SSoby Mathew psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]); 577532ed618SSoby Mathew } 578532ed618SSoby Mathew } 579532ed618SSoby Mathew 580532ed618SSoby Mathew /******************************************************************************* 581532ed618SSoby Mathew * Simple routine to determine whether a mpidr is valid or not. 582532ed618SSoby Mathew ******************************************************************************/ 583532ed618SSoby Mathew int psci_validate_mpidr(u_register_t mpidr) 584532ed618SSoby Mathew { 585532ed618SSoby Mathew if (plat_core_pos_by_mpidr(mpidr) < 0) 586532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 587532ed618SSoby Mathew 588532ed618SSoby Mathew return PSCI_E_SUCCESS; 589532ed618SSoby Mathew } 590532ed618SSoby Mathew 591532ed618SSoby Mathew /******************************************************************************* 592532ed618SSoby Mathew * This function determines the full entrypoint information for the requested 593532ed618SSoby Mathew * PSCI entrypoint on power on/resume and returns it. 594532ed618SSoby Mathew ******************************************************************************/ 595532ed618SSoby Mathew static int psci_get_ns_ep_info(entry_point_info_t *ep, 596532ed618SSoby Mathew uintptr_t entrypoint, 597532ed618SSoby Mathew u_register_t context_id) 598532ed618SSoby Mathew { 599532ed618SSoby Mathew u_register_t ep_attr, sctlr; 600532ed618SSoby Mathew unsigned int daif, ee, mode; 601532ed618SSoby Mathew u_register_t ns_scr_el3 = read_scr_el3(); 602532ed618SSoby Mathew u_register_t ns_sctlr_el1 = read_sctlr_el1(); 603532ed618SSoby Mathew 604532ed618SSoby Mathew sctlr = ns_scr_el3 & SCR_HCE_BIT ? read_sctlr_el2() : ns_sctlr_el1; 605532ed618SSoby Mathew ee = 0; 606532ed618SSoby Mathew 607532ed618SSoby Mathew ep_attr = NON_SECURE | EP_ST_DISABLE; 608532ed618SSoby Mathew if (sctlr & SCTLR_EE_BIT) { 609532ed618SSoby Mathew ep_attr |= EP_EE_BIG; 610532ed618SSoby Mathew ee = 1; 611532ed618SSoby Mathew } 612532ed618SSoby Mathew SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr); 613532ed618SSoby Mathew 614532ed618SSoby Mathew ep->pc = entrypoint; 615532ed618SSoby Mathew memset(&ep->args, 0, sizeof(ep->args)); 616532ed618SSoby Mathew ep->args.arg0 = context_id; 617532ed618SSoby Mathew 618532ed618SSoby Mathew /* 619532ed618SSoby Mathew * Figure out whether the cpu enters the non-secure address space 620532ed618SSoby Mathew * in aarch32 or aarch64 621532ed618SSoby Mathew */ 622532ed618SSoby Mathew if (ns_scr_el3 & SCR_RW_BIT) { 623532ed618SSoby Mathew 624532ed618SSoby Mathew /* 625532ed618SSoby Mathew * Check whether a Thumb entry point has been provided for an 626532ed618SSoby Mathew * aarch64 EL 627532ed618SSoby Mathew */ 628532ed618SSoby Mathew if (entrypoint & 0x1) 629532ed618SSoby Mathew return PSCI_E_INVALID_ADDRESS; 630532ed618SSoby Mathew 631532ed618SSoby Mathew mode = ns_scr_el3 & SCR_HCE_BIT ? MODE_EL2 : MODE_EL1; 632532ed618SSoby Mathew 633532ed618SSoby Mathew ep->spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 634532ed618SSoby Mathew } else { 635532ed618SSoby Mathew 636532ed618SSoby Mathew mode = ns_scr_el3 & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc; 637532ed618SSoby Mathew 638532ed618SSoby Mathew /* 639532ed618SSoby Mathew * TODO: Choose async. exception bits if HYP mode is not 640532ed618SSoby Mathew * implemented according to the values of SCR.{AW, FW} bits 641532ed618SSoby Mathew */ 642532ed618SSoby Mathew daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT; 643532ed618SSoby Mathew 644532ed618SSoby Mathew ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, daif); 645532ed618SSoby Mathew } 646532ed618SSoby Mathew 647532ed618SSoby Mathew return PSCI_E_SUCCESS; 648532ed618SSoby Mathew } 649532ed618SSoby Mathew 650532ed618SSoby Mathew /******************************************************************************* 651532ed618SSoby Mathew * This function validates the entrypoint with the platform layer if the 652532ed618SSoby Mathew * appropriate pm_ops hook is exported by the platform and returns the 653532ed618SSoby Mathew * 'entry_point_info'. 654532ed618SSoby Mathew ******************************************************************************/ 655532ed618SSoby Mathew int psci_validate_entry_point(entry_point_info_t *ep, 656532ed618SSoby Mathew uintptr_t entrypoint, 657532ed618SSoby Mathew u_register_t context_id) 658532ed618SSoby Mathew { 659532ed618SSoby Mathew int rc; 660532ed618SSoby Mathew 661532ed618SSoby Mathew /* Validate the entrypoint using platform psci_ops */ 662532ed618SSoby Mathew if (psci_plat_pm_ops->validate_ns_entrypoint) { 663532ed618SSoby Mathew rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint); 664532ed618SSoby Mathew if (rc != PSCI_E_SUCCESS) 665532ed618SSoby Mathew return PSCI_E_INVALID_ADDRESS; 666532ed618SSoby Mathew } 667532ed618SSoby Mathew 668532ed618SSoby Mathew /* 669532ed618SSoby Mathew * Verify and derive the re-entry information for 670532ed618SSoby Mathew * the non-secure world from the non-secure state from 671532ed618SSoby Mathew * where this call originated. 672532ed618SSoby Mathew */ 673532ed618SSoby Mathew rc = psci_get_ns_ep_info(ep, entrypoint, context_id); 674532ed618SSoby Mathew return rc; 675532ed618SSoby Mathew } 676532ed618SSoby Mathew 677532ed618SSoby Mathew /******************************************************************************* 678532ed618SSoby Mathew * Generic handler which is called when a cpu is physically powered on. It 679532ed618SSoby Mathew * traverses the node information and finds the highest power level powered 680532ed618SSoby Mathew * off and performs generic, architectural, platform setup and state management 681532ed618SSoby Mathew * to power on that power level and power levels below it. 682532ed618SSoby Mathew * e.g. For a cpu that's been powered on, it will call the platform specific 683532ed618SSoby Mathew * code to enable the gic cpu interface and for a cluster it will enable 684532ed618SSoby Mathew * coherency at the interconnect level in addition to gic cpu interface. 685532ed618SSoby Mathew ******************************************************************************/ 686cf0b1492SSoby Mathew void psci_warmboot_entrypoint(void) 687532ed618SSoby Mathew { 688532ed618SSoby Mathew unsigned int end_pwrlvl, cpu_idx = plat_my_core_pos(); 689532ed618SSoby Mathew psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} }; 690532ed618SSoby Mathew 691532ed618SSoby Mathew /* 692532ed618SSoby Mathew * Verify that we have been explicitly turned ON or resumed from 693532ed618SSoby Mathew * suspend. 694532ed618SSoby Mathew */ 695532ed618SSoby Mathew if (psci_get_aff_info_state() == AFF_STATE_OFF) { 696532ed618SSoby Mathew ERROR("Unexpected affinity info state"); 697532ed618SSoby Mathew panic(); 698532ed618SSoby Mathew } 699532ed618SSoby Mathew 700532ed618SSoby Mathew /* 701532ed618SSoby Mathew * Get the maximum power domain level to traverse to after this cpu 702532ed618SSoby Mathew * has been physically powered up. 703532ed618SSoby Mathew */ 704532ed618SSoby Mathew end_pwrlvl = get_power_on_target_pwrlvl(); 705532ed618SSoby Mathew 706532ed618SSoby Mathew /* 707532ed618SSoby Mathew * This function acquires the lock corresponding to each power level so 708532ed618SSoby Mathew * that by the time all locks are taken, the system topology is snapshot 709532ed618SSoby Mathew * and state management can be done safely. 710532ed618SSoby Mathew */ 711532ed618SSoby Mathew psci_acquire_pwr_domain_locks(end_pwrlvl, 712532ed618SSoby Mathew cpu_idx); 713532ed618SSoby Mathew 714532ed618SSoby Mathew #if ENABLE_PSCI_STAT 715532ed618SSoby Mathew /* 716532ed618SSoby Mathew * Capture power up time-stamp. 717532ed618SSoby Mathew * No cache maintenance is required as caches are off 718532ed618SSoby Mathew * and writes are direct to the main memory. 719532ed618SSoby Mathew */ 720532ed618SSoby Mathew PMF_CAPTURE_TIMESTAMP(psci_svc, PSCI_STAT_ID_EXIT_LOW_PWR, 721532ed618SSoby Mathew PMF_NO_CACHE_MAINT); 722532ed618SSoby Mathew #endif 723532ed618SSoby Mathew 724532ed618SSoby Mathew psci_get_target_local_pwr_states(end_pwrlvl, &state_info); 725532ed618SSoby Mathew 726532ed618SSoby Mathew /* 727532ed618SSoby Mathew * This CPU could be resuming from suspend or it could have just been 728532ed618SSoby Mathew * turned on. To distinguish between these 2 cases, we examine the 729532ed618SSoby Mathew * affinity state of the CPU: 730532ed618SSoby Mathew * - If the affinity state is ON_PENDING then it has just been 731532ed618SSoby Mathew * turned on. 732532ed618SSoby Mathew * - Else it is resuming from suspend. 733532ed618SSoby Mathew * 734532ed618SSoby Mathew * Depending on the type of warm reset identified, choose the right set 735532ed618SSoby Mathew * of power management handler and perform the generic, architecture 736532ed618SSoby Mathew * and platform specific handling. 737532ed618SSoby Mathew */ 738532ed618SSoby Mathew if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING) 739532ed618SSoby Mathew psci_cpu_on_finish(cpu_idx, &state_info); 740532ed618SSoby Mathew else 741532ed618SSoby Mathew psci_cpu_suspend_finish(cpu_idx, &state_info); 742532ed618SSoby Mathew 743532ed618SSoby Mathew /* 744532ed618SSoby Mathew * Set the requested and target state of this CPU and all the higher 745532ed618SSoby Mathew * power domains which are ancestors of this CPU to run. 746532ed618SSoby Mathew */ 747532ed618SSoby Mathew psci_set_pwr_domains_to_run(end_pwrlvl); 748532ed618SSoby Mathew 749532ed618SSoby Mathew #if ENABLE_PSCI_STAT 750532ed618SSoby Mathew /* 751532ed618SSoby Mathew * Update PSCI stats. 752532ed618SSoby Mathew * Caches are off when writing stats data on the power down path. 753532ed618SSoby Mathew * Since caches are now enabled, it's necessary to do cache 754532ed618SSoby Mathew * maintenance before reading that same data. 755532ed618SSoby Mathew */ 756532ed618SSoby Mathew psci_stats_update_pwr_up(end_pwrlvl, &state_info, PMF_CACHE_MAINT); 757532ed618SSoby Mathew #endif 758532ed618SSoby Mathew 759532ed618SSoby Mathew /* 760532ed618SSoby Mathew * This loop releases the lock corresponding to each power level 761532ed618SSoby Mathew * in the reverse order to which they were acquired. 762532ed618SSoby Mathew */ 763532ed618SSoby Mathew psci_release_pwr_domain_locks(end_pwrlvl, 764532ed618SSoby Mathew cpu_idx); 765532ed618SSoby Mathew } 766532ed618SSoby Mathew 767532ed618SSoby Mathew /******************************************************************************* 768532ed618SSoby Mathew * This function initializes the set of hooks that PSCI invokes as part of power 769532ed618SSoby Mathew * management operation. The power management hooks are expected to be provided 770532ed618SSoby Mathew * by the SPD, after it finishes all its initialization 771532ed618SSoby Mathew ******************************************************************************/ 772532ed618SSoby Mathew void psci_register_spd_pm_hook(const spd_pm_ops_t *pm) 773532ed618SSoby Mathew { 774532ed618SSoby Mathew assert(pm); 775532ed618SSoby Mathew psci_spd_pm = pm; 776532ed618SSoby Mathew 777532ed618SSoby Mathew if (pm->svc_migrate) 778532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_MIG_AARCH64); 779532ed618SSoby Mathew 780532ed618SSoby Mathew if (pm->svc_migrate_info) 781532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) 782532ed618SSoby Mathew | define_psci_cap(PSCI_MIG_INFO_TYPE); 783532ed618SSoby Mathew } 784532ed618SSoby Mathew 785532ed618SSoby Mathew /******************************************************************************* 786532ed618SSoby Mathew * This function invokes the migrate info hook in the spd_pm_ops. It performs 787532ed618SSoby Mathew * the necessary return value validation. If the Secure Payload is UP and 788532ed618SSoby Mathew * migrate capable, it returns the mpidr of the CPU on which the Secure payload 789532ed618SSoby Mathew * is resident through the mpidr parameter. Else the value of the parameter on 790532ed618SSoby Mathew * return is undefined. 791532ed618SSoby Mathew ******************************************************************************/ 792532ed618SSoby Mathew int psci_spd_migrate_info(u_register_t *mpidr) 793532ed618SSoby Mathew { 794532ed618SSoby Mathew int rc; 795532ed618SSoby Mathew 796532ed618SSoby Mathew if (!psci_spd_pm || !psci_spd_pm->svc_migrate_info) 797532ed618SSoby Mathew return PSCI_E_NOT_SUPPORTED; 798532ed618SSoby Mathew 799532ed618SSoby Mathew rc = psci_spd_pm->svc_migrate_info(mpidr); 800532ed618SSoby Mathew 801532ed618SSoby Mathew assert(rc == PSCI_TOS_UP_MIG_CAP || rc == PSCI_TOS_NOT_UP_MIG_CAP \ 802532ed618SSoby Mathew || rc == PSCI_TOS_NOT_PRESENT_MP || rc == PSCI_E_NOT_SUPPORTED); 803532ed618SSoby Mathew 804532ed618SSoby Mathew return rc; 805532ed618SSoby Mathew } 806532ed618SSoby Mathew 807532ed618SSoby Mathew 808532ed618SSoby Mathew /******************************************************************************* 809532ed618SSoby Mathew * This function prints the state of all power domains present in the 810532ed618SSoby Mathew * system 811532ed618SSoby Mathew ******************************************************************************/ 812532ed618SSoby Mathew void psci_print_power_domain_map(void) 813532ed618SSoby Mathew { 814532ed618SSoby Mathew #if LOG_LEVEL >= LOG_LEVEL_INFO 815532ed618SSoby Mathew unsigned int idx; 816532ed618SSoby Mathew plat_local_state_t state; 817532ed618SSoby Mathew plat_local_state_type_t state_type; 818532ed618SSoby Mathew 819532ed618SSoby Mathew /* This array maps to the PSCI_STATE_X definitions in psci.h */ 820532ed618SSoby Mathew static const char * const psci_state_type_str[] = { 821532ed618SSoby Mathew "ON", 822532ed618SSoby Mathew "RETENTION", 823532ed618SSoby Mathew "OFF", 824532ed618SSoby Mathew }; 825532ed618SSoby Mathew 826532ed618SSoby Mathew INFO("PSCI Power Domain Map:\n"); 827532ed618SSoby Mathew for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - PLATFORM_CORE_COUNT); 828532ed618SSoby Mathew idx++) { 829532ed618SSoby Mathew state_type = find_local_state_type( 830532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].local_state); 831532ed618SSoby Mathew INFO(" Domain Node : Level %u, parent_node %d," 832532ed618SSoby Mathew " State %s (0x%x)\n", 833532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].level, 834532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].parent_node, 835532ed618SSoby Mathew psci_state_type_str[state_type], 836532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].local_state); 837532ed618SSoby Mathew } 838532ed618SSoby Mathew 839532ed618SSoby Mathew for (idx = 0; idx < PLATFORM_CORE_COUNT; idx++) { 840532ed618SSoby Mathew state = psci_get_cpu_local_state_by_idx(idx); 841532ed618SSoby Mathew state_type = find_local_state_type(state); 842532ed618SSoby Mathew INFO(" CPU Node : MPID 0x%llx, parent_node %d," 843532ed618SSoby Mathew " State %s (0x%x)\n", 844532ed618SSoby Mathew (unsigned long long)psci_cpu_pd_nodes[idx].mpidr, 845532ed618SSoby Mathew psci_cpu_pd_nodes[idx].parent_node, 846532ed618SSoby Mathew psci_state_type_str[state_type], 847532ed618SSoby Mathew psci_get_cpu_local_state_by_idx(idx)); 848532ed618SSoby Mathew } 849532ed618SSoby Mathew #endif 850532ed618SSoby Mathew } 851532ed618SSoby Mathew 852532ed618SSoby Mathew #if ENABLE_PLAT_COMPAT 853532ed618SSoby Mathew /******************************************************************************* 854532ed618SSoby Mathew * PSCI Compatibility helper function to return the 'power_state' parameter of 855532ed618SSoby Mathew * the PSCI CPU SUSPEND request for the current CPU. Returns PSCI_INVALID_DATA 856532ed618SSoby Mathew * if not invoked within CPU_SUSPEND for the current CPU. 857532ed618SSoby Mathew ******************************************************************************/ 858532ed618SSoby Mathew int psci_get_suspend_powerstate(void) 859532ed618SSoby Mathew { 860532ed618SSoby Mathew /* Sanity check to verify that CPU is within CPU_SUSPEND */ 861532ed618SSoby Mathew if (psci_get_aff_info_state() == AFF_STATE_ON && 862532ed618SSoby Mathew !is_local_state_run(psci_get_cpu_local_state())) 863532ed618SSoby Mathew return psci_power_state_compat[plat_my_core_pos()]; 864532ed618SSoby Mathew 865532ed618SSoby Mathew return PSCI_INVALID_DATA; 866532ed618SSoby Mathew } 867532ed618SSoby Mathew 868532ed618SSoby Mathew /******************************************************************************* 869532ed618SSoby Mathew * PSCI Compatibility helper function to return the state id of the current 870532ed618SSoby Mathew * cpu encoded in the 'power_state' parameter. Returns PSCI_INVALID_DATA 871532ed618SSoby Mathew * if not invoked within CPU_SUSPEND for the current CPU. 872532ed618SSoby Mathew ******************************************************************************/ 873532ed618SSoby Mathew int psci_get_suspend_stateid(void) 874532ed618SSoby Mathew { 875532ed618SSoby Mathew unsigned int power_state; 876532ed618SSoby Mathew power_state = psci_get_suspend_powerstate(); 877532ed618SSoby Mathew if (power_state != PSCI_INVALID_DATA) 878532ed618SSoby Mathew return psci_get_pstate_id(power_state); 879532ed618SSoby Mathew 880532ed618SSoby Mathew return PSCI_INVALID_DATA; 881532ed618SSoby Mathew } 882532ed618SSoby Mathew 883532ed618SSoby Mathew /******************************************************************************* 884532ed618SSoby Mathew * PSCI Compatibility helper function to return the state id encoded in the 885532ed618SSoby Mathew * 'power_state' parameter of the CPU specified by 'mpidr'. Returns 886532ed618SSoby Mathew * PSCI_INVALID_DATA if the CPU is not in CPU_SUSPEND. 887532ed618SSoby Mathew ******************************************************************************/ 888532ed618SSoby Mathew int psci_get_suspend_stateid_by_mpidr(unsigned long mpidr) 889532ed618SSoby Mathew { 890532ed618SSoby Mathew int cpu_idx = plat_core_pos_by_mpidr(mpidr); 891532ed618SSoby Mathew 892532ed618SSoby Mathew if (cpu_idx == -1) 893532ed618SSoby Mathew return PSCI_INVALID_DATA; 894532ed618SSoby Mathew 895532ed618SSoby Mathew /* Sanity check to verify that the CPU is in CPU_SUSPEND */ 896532ed618SSoby Mathew if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_ON && 897532ed618SSoby Mathew !is_local_state_run(psci_get_cpu_local_state_by_idx(cpu_idx))) 898532ed618SSoby Mathew return psci_get_pstate_id(psci_power_state_compat[cpu_idx]); 899532ed618SSoby Mathew 900532ed618SSoby Mathew return PSCI_INVALID_DATA; 901532ed618SSoby Mathew } 902532ed618SSoby Mathew 903532ed618SSoby Mathew /******************************************************************************* 904532ed618SSoby Mathew * This function returns highest affinity level which is in OFF 905532ed618SSoby Mathew * state. The affinity instance with which the level is associated is 906532ed618SSoby Mathew * determined by the caller. 907532ed618SSoby Mathew ******************************************************************************/ 908532ed618SSoby Mathew unsigned int psci_get_max_phys_off_afflvl(void) 909532ed618SSoby Mathew { 910532ed618SSoby Mathew psci_power_state_t state_info; 911532ed618SSoby Mathew 912532ed618SSoby Mathew memset(&state_info, 0, sizeof(state_info)); 913532ed618SSoby Mathew psci_get_target_local_pwr_states(PLAT_MAX_PWR_LVL, &state_info); 914532ed618SSoby Mathew 915532ed618SSoby Mathew return psci_find_target_suspend_lvl(&state_info); 916532ed618SSoby Mathew } 917532ed618SSoby Mathew 918532ed618SSoby Mathew /******************************************************************************* 919532ed618SSoby Mathew * PSCI Compatibility helper function to return target affinity level requested 920532ed618SSoby Mathew * for the CPU_SUSPEND. This function assumes affinity levels correspond to 921532ed618SSoby Mathew * power domain levels on the platform. 922532ed618SSoby Mathew ******************************************************************************/ 923532ed618SSoby Mathew int psci_get_suspend_afflvl(void) 924532ed618SSoby Mathew { 925532ed618SSoby Mathew return psci_get_suspend_pwrlvl(); 926532ed618SSoby Mathew } 927532ed618SSoby Mathew 928532ed618SSoby Mathew #endif 929