1532ed618SSoby Mathew /* 2b9338eeeSYann Gautier * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <string.h> 909d40e0eSAntonio Nino Diaz 10532ed618SSoby Mathew #include <arch.h> 11532ed618SSoby Mathew #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 14532ed618SSoby Mathew #include <context.h> 1522744909SSandeep Tripathy #include <drivers/delay_timer.h> 1609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 1709d40e0eSAntonio Nino Diaz #include <lib/utils.h> 1809d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1909d40e0eSAntonio Nino Diaz 20532ed618SSoby Mathew #include "psci_private.h" 21532ed618SSoby Mathew 22532ed618SSoby Mathew /* 23532ed618SSoby Mathew * SPD power management operations, expected to be supplied by the registered 24532ed618SSoby Mathew * SPD on successful SP initialization 25532ed618SSoby Mathew */ 26532ed618SSoby Mathew const spd_pm_ops_t *psci_spd_pm; 27532ed618SSoby Mathew 28532ed618SSoby Mathew /* 29532ed618SSoby Mathew * PSCI requested local power state map. This array is used to store the local 30532ed618SSoby Mathew * power states requested by a CPU for power levels from level 1 to 31532ed618SSoby Mathew * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power 32532ed618SSoby Mathew * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a 33532ed618SSoby Mathew * CPU are the same. 34532ed618SSoby Mathew * 35532ed618SSoby Mathew * During state coordination, the platform is passed an array containing the 36532ed618SSoby Mathew * local states requested for a particular non cpu power domain by each cpu 37532ed618SSoby Mathew * within the domain. 38532ed618SSoby Mathew * 39532ed618SSoby Mathew * TODO: Dense packing of the requested states will cause cache thrashing 40532ed618SSoby Mathew * when multiple power domains write to it. If we allocate the requested 41532ed618SSoby Mathew * states at each power level in a cache-line aligned per-domain memory, 42532ed618SSoby Mathew * the cache thrashing can be avoided. 43532ed618SSoby Mathew */ 44532ed618SSoby Mathew static plat_local_state_t 45532ed618SSoby Mathew psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT]; 46532ed618SSoby Mathew 47ab4df50cSPankaj Gupta unsigned int psci_plat_core_count; 48532ed618SSoby Mathew 49532ed618SSoby Mathew /******************************************************************************* 50532ed618SSoby Mathew * Arrays that hold the platform's power domain tree information for state 51532ed618SSoby Mathew * management of power domains. 52532ed618SSoby Mathew * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain 53532ed618SSoby Mathew * which is an ancestor of a CPU power domain. 54532ed618SSoby Mathew * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain 55532ed618SSoby Mathew ******************************************************************************/ 56532ed618SSoby Mathew non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS] 57532ed618SSoby Mathew #if USE_COHERENT_MEM 58da04341eSChris Kay __section(".tzfw_coherent_mem") 59532ed618SSoby Mathew #endif 60532ed618SSoby Mathew ; 61532ed618SSoby Mathew 62b0408e87SJeenu Viswambharan /* Lock for PSCI state coordination */ 63b0408e87SJeenu Viswambharan DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]); 64532ed618SSoby Mathew 65532ed618SSoby Mathew cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT]; 66532ed618SSoby Mathew 67532ed618SSoby Mathew /******************************************************************************* 68532ed618SSoby Mathew * Pointer to functions exported by the platform to complete power mgmt. ops 69532ed618SSoby Mathew ******************************************************************************/ 70532ed618SSoby Mathew const plat_psci_ops_t *psci_plat_pm_ops; 71532ed618SSoby Mathew 72532ed618SSoby Mathew /****************************************************************************** 73532ed618SSoby Mathew * Check that the maximum power level supported by the platform makes sense 74532ed618SSoby Mathew *****************************************************************************/ 756b7b0f36SAntonio Nino Diaz CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) && 766b7b0f36SAntonio Nino Diaz (PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL), 77532ed618SSoby Mathew assert_platform_max_pwrlvl_check); 78532ed618SSoby Mathew 79b88a4416SWing Li #if PSCI_OS_INIT_MODE 80b88a4416SWing Li /******************************************************************************* 81b88a4416SWing Li * The power state coordination mode used in CPU_SUSPEND. 82b88a4416SWing Li * Defaults to platform-coordinated mode. 83b88a4416SWing Li ******************************************************************************/ 84b88a4416SWing Li suspend_mode_t psci_suspend_mode = PLAT_COORD; 85b88a4416SWing Li #endif 86b88a4416SWing Li 87532ed618SSoby Mathew /* 88532ed618SSoby Mathew * The plat_local_state used by the platform is one of these types: RUN, 89532ed618SSoby Mathew * RETENTION and OFF. The platform can define further sub-states for each type 90532ed618SSoby Mathew * apart from RUN. This categorization is done to verify the sanity of the 91532ed618SSoby Mathew * psci_power_state passed by the platform and to print debug information. The 92532ed618SSoby Mathew * categorization is done on the basis of the following conditions: 93532ed618SSoby Mathew * 94532ed618SSoby Mathew * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN. 95532ed618SSoby Mathew * 96532ed618SSoby Mathew * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is 97532ed618SSoby Mathew * STATE_TYPE_RETN. 98532ed618SSoby Mathew * 99532ed618SSoby Mathew * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is 100532ed618SSoby Mathew * STATE_TYPE_OFF. 101532ed618SSoby Mathew */ 102532ed618SSoby Mathew typedef enum plat_local_state_type { 103532ed618SSoby Mathew STATE_TYPE_RUN = 0, 104532ed618SSoby Mathew STATE_TYPE_RETN, 105532ed618SSoby Mathew STATE_TYPE_OFF 106532ed618SSoby Mathew } plat_local_state_type_t; 107532ed618SSoby Mathew 10897373c33SAntonio Nino Diaz /* Function used to categorize plat_local_state. */ 10997373c33SAntonio Nino Diaz static plat_local_state_type_t find_local_state_type(plat_local_state_t state) 11097373c33SAntonio Nino Diaz { 11197373c33SAntonio Nino Diaz if (state != 0U) { 11297373c33SAntonio Nino Diaz if (state > PLAT_MAX_RET_STATE) { 11397373c33SAntonio Nino Diaz return STATE_TYPE_OFF; 11497373c33SAntonio Nino Diaz } else { 11597373c33SAntonio Nino Diaz return STATE_TYPE_RETN; 11697373c33SAntonio Nino Diaz } 11797373c33SAntonio Nino Diaz } else { 11897373c33SAntonio Nino Diaz return STATE_TYPE_RUN; 11997373c33SAntonio Nino Diaz } 12097373c33SAntonio Nino Diaz } 121532ed618SSoby Mathew 122532ed618SSoby Mathew /****************************************************************************** 123532ed618SSoby Mathew * Check that the maximum retention level supported by the platform is less 124532ed618SSoby Mathew * than the maximum off level. 125532ed618SSoby Mathew *****************************************************************************/ 1266b7b0f36SAntonio Nino Diaz CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE, 127532ed618SSoby Mathew assert_platform_max_off_and_retn_state_check); 128532ed618SSoby Mathew 129532ed618SSoby Mathew /****************************************************************************** 130532ed618SSoby Mathew * This function ensures that the power state parameter in a CPU_SUSPEND request 131532ed618SSoby Mathew * is valid. If so, it returns the requested states for each power level. 132532ed618SSoby Mathew *****************************************************************************/ 133532ed618SSoby Mathew int psci_validate_power_state(unsigned int power_state, 134532ed618SSoby Mathew psci_power_state_t *state_info) 135532ed618SSoby Mathew { 136532ed618SSoby Mathew /* Check SBZ bits in power state are zero */ 1376b7b0f36SAntonio Nino Diaz if (psci_check_power_state(power_state) != 0U) 138532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 139532ed618SSoby Mathew 1406b7b0f36SAntonio Nino Diaz assert(psci_plat_pm_ops->validate_power_state != NULL); 141532ed618SSoby Mathew 142532ed618SSoby Mathew /* Validate the power_state using platform pm_ops */ 143532ed618SSoby Mathew return psci_plat_pm_ops->validate_power_state(power_state, state_info); 144532ed618SSoby Mathew } 145532ed618SSoby Mathew 146532ed618SSoby Mathew /****************************************************************************** 147532ed618SSoby Mathew * This function retrieves the `psci_power_state_t` for system suspend from 148532ed618SSoby Mathew * the platform. 149532ed618SSoby Mathew *****************************************************************************/ 150532ed618SSoby Mathew void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info) 151532ed618SSoby Mathew { 152532ed618SSoby Mathew /* 153532ed618SSoby Mathew * Assert that the required pm_ops hook is implemented to ensure that 154532ed618SSoby Mathew * the capability detected during psci_setup() is valid. 155532ed618SSoby Mathew */ 1566b7b0f36SAntonio Nino Diaz assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL); 157532ed618SSoby Mathew 158532ed618SSoby Mathew /* 159532ed618SSoby Mathew * Query the platform for the power_state required for system suspend 160532ed618SSoby Mathew */ 161532ed618SSoby Mathew psci_plat_pm_ops->get_sys_suspend_power_state(state_info); 162532ed618SSoby Mathew } 163532ed618SSoby Mathew 164606b7430SWing Li #if PSCI_OS_INIT_MODE 165606b7430SWing Li /******************************************************************************* 166606b7430SWing Li * This function verifies that all the other cores at the 'end_pwrlvl' have been 167606b7430SWing Li * idled and the current CPU is the last running CPU at the 'end_pwrlvl'. 168606b7430SWing Li * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false) 169606b7430SWing Li * otherwise. 170606b7430SWing Li ******************************************************************************/ 171606b7430SWing Li static bool psci_is_last_cpu_to_idle_at_pwrlvl(unsigned int end_pwrlvl) 172606b7430SWing Li { 173606b7430SWing Li unsigned int my_idx, lvl, parent_idx; 174606b7430SWing Li unsigned int cpu_start_idx, ncpus, cpu_idx; 175606b7430SWing Li plat_local_state_t local_state; 176606b7430SWing Li 177606b7430SWing Li if (end_pwrlvl == PSCI_CPU_PWR_LVL) { 178606b7430SWing Li return true; 179606b7430SWing Li } 180606b7430SWing Li 181606b7430SWing Li my_idx = plat_my_core_pos(); 182606b7430SWing Li 183606b7430SWing Li for (lvl = PSCI_CPU_PWR_LVL; lvl <= end_pwrlvl; lvl++) { 184606b7430SWing Li parent_idx = psci_cpu_pd_nodes[my_idx].parent_node; 185606b7430SWing Li } 186606b7430SWing Li 187606b7430SWing Li cpu_start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; 188606b7430SWing Li ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; 189606b7430SWing Li 190606b7430SWing Li for (cpu_idx = cpu_start_idx; cpu_idx < cpu_start_idx + ncpus; 191606b7430SWing Li cpu_idx++) { 192606b7430SWing Li local_state = psci_get_cpu_local_state_by_idx(cpu_idx); 193606b7430SWing Li if (cpu_idx == my_idx) { 194606b7430SWing Li assert(is_local_state_run(local_state) != 0); 195606b7430SWing Li continue; 196606b7430SWing Li } 197606b7430SWing Li 198606b7430SWing Li if (is_local_state_run(local_state) != 0) { 199606b7430SWing Li return false; 200606b7430SWing Li } 201606b7430SWing Li } 202606b7430SWing Li 203606b7430SWing Li return true; 204606b7430SWing Li } 205606b7430SWing Li #endif 206606b7430SWing Li 207532ed618SSoby Mathew /******************************************************************************* 208b88a4416SWing Li * This function verifies that all the other cores in the system have been 209532ed618SSoby Mathew * turned OFF and the current CPU is the last running CPU in the system. 210b41b0824SJayanth Dodderi Chidanand * Returns true, if the current CPU is the last ON CPU or false otherwise. 211532ed618SSoby Mathew ******************************************************************************/ 212b41b0824SJayanth Dodderi Chidanand bool psci_is_last_on_cpu(void) 213532ed618SSoby Mathew { 214fc81021aSDeepika Bhavnani unsigned int cpu_idx, my_idx = plat_my_core_pos(); 215532ed618SSoby Mathew 216b41b0824SJayanth Dodderi Chidanand for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) { 217532ed618SSoby Mathew if (cpu_idx == my_idx) { 218532ed618SSoby Mathew assert(psci_get_aff_info_state() == AFF_STATE_ON); 219532ed618SSoby Mathew continue; 220532ed618SSoby Mathew } 221532ed618SSoby Mathew 222b41b0824SJayanth Dodderi Chidanand if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) { 223b41b0824SJayanth Dodderi Chidanand VERBOSE("core=%u other than current core=%u %s\n", 224b41b0824SJayanth Dodderi Chidanand cpu_idx, my_idx, "running in the system"); 225b41b0824SJayanth Dodderi Chidanand return false; 226b41b0824SJayanth Dodderi Chidanand } 227532ed618SSoby Mathew } 228532ed618SSoby Mathew 229b41b0824SJayanth Dodderi Chidanand return true; 230532ed618SSoby Mathew } 231532ed618SSoby Mathew 232532ed618SSoby Mathew /******************************************************************************* 233b88a4416SWing Li * This function verifies that all cores in the system have been turned ON. 234b88a4416SWing Li * Returns true, if all CPUs are ON or false otherwise. 235b88a4416SWing Li ******************************************************************************/ 236b88a4416SWing Li static bool psci_are_all_cpus_on(void) 237b88a4416SWing Li { 238b88a4416SWing Li unsigned int cpu_idx; 239b88a4416SWing Li 240b88a4416SWing Li for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) { 241b88a4416SWing Li if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_OFF) { 242b88a4416SWing Li return false; 243b88a4416SWing Li } 244b88a4416SWing Li } 245b88a4416SWing Li 246b88a4416SWing Li return true; 247b88a4416SWing Li } 248b88a4416SWing Li 249b88a4416SWing Li /******************************************************************************* 250532ed618SSoby Mathew * Routine to return the maximum power level to traverse to after a cpu has 251532ed618SSoby Mathew * been physically powered up. It is expected to be called immediately after 252532ed618SSoby Mathew * reset from assembler code. 253532ed618SSoby Mathew ******************************************************************************/ 254532ed618SSoby Mathew static unsigned int get_power_on_target_pwrlvl(void) 255532ed618SSoby Mathew { 256532ed618SSoby Mathew unsigned int pwrlvl; 257532ed618SSoby Mathew 258532ed618SSoby Mathew /* 259532ed618SSoby Mathew * Assume that this cpu was suspended and retrieve its target power 260532ed618SSoby Mathew * level. If it is invalid then it could only have been turned off 261532ed618SSoby Mathew * earlier. PLAT_MAX_PWR_LVL will be the highest power level a 262532ed618SSoby Mathew * cpu can be turned off to. 263532ed618SSoby Mathew */ 264532ed618SSoby Mathew pwrlvl = psci_get_suspend_pwrlvl(); 265532ed618SSoby Mathew if (pwrlvl == PSCI_INVALID_PWR_LVL) 266532ed618SSoby Mathew pwrlvl = PLAT_MAX_PWR_LVL; 2670c411c78SDeepika Bhavnani assert(pwrlvl < PSCI_INVALID_PWR_LVL); 268532ed618SSoby Mathew return pwrlvl; 269532ed618SSoby Mathew } 270532ed618SSoby Mathew 271532ed618SSoby Mathew /****************************************************************************** 272532ed618SSoby Mathew * Helper function to update the requested local power state array. This array 273532ed618SSoby Mathew * does not store the requested state for the CPU power level. Hence an 27441af0515SDeepika Bhavnani * assertion is added to prevent us from accessing the CPU power level. 275532ed618SSoby Mathew *****************************************************************************/ 276532ed618SSoby Mathew static void psci_set_req_local_pwr_state(unsigned int pwrlvl, 277532ed618SSoby Mathew unsigned int cpu_idx, 278532ed618SSoby Mathew plat_local_state_t req_pwr_state) 279532ed618SSoby Mathew { 280532ed618SSoby Mathew assert(pwrlvl > PSCI_CPU_PWR_LVL); 28141af0515SDeepika Bhavnani if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) && 282ab4df50cSPankaj Gupta (cpu_idx < psci_plat_core_count)) { 2836b7b0f36SAntonio Nino Diaz psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state; 28441af0515SDeepika Bhavnani } 285532ed618SSoby Mathew } 286532ed618SSoby Mathew 287532ed618SSoby Mathew /****************************************************************************** 288532ed618SSoby Mathew * This function initializes the psci_req_local_pwr_states. 289532ed618SSoby Mathew *****************************************************************************/ 29087c85134SDaniel Boulby void __init psci_init_req_local_pwr_states(void) 291532ed618SSoby Mathew { 292532ed618SSoby Mathew /* Initialize the requested state of all non CPU power domains as OFF */ 2936b7b0f36SAntonio Nino Diaz unsigned int pwrlvl; 294ab4df50cSPankaj Gupta unsigned int core; 2956b7b0f36SAntonio Nino Diaz 2966b7b0f36SAntonio Nino Diaz for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) { 297ab4df50cSPankaj Gupta for (core = 0; core < psci_plat_core_count; core++) { 2986b7b0f36SAntonio Nino Diaz psci_req_local_pwr_states[pwrlvl][core] = 2996b7b0f36SAntonio Nino Diaz PLAT_MAX_OFF_STATE; 3006b7b0f36SAntonio Nino Diaz } 3016b7b0f36SAntonio Nino Diaz } 302532ed618SSoby Mathew } 303532ed618SSoby Mathew 304532ed618SSoby Mathew /****************************************************************************** 305532ed618SSoby Mathew * Helper function to return a reference to an array containing the local power 306532ed618SSoby Mathew * states requested by each cpu for a power domain at 'pwrlvl'. The size of the 307532ed618SSoby Mathew * array will be the number of cpu power domains of which this power domain is 308532ed618SSoby Mathew * an ancestor. These requested states will be used to determine a suitable 309532ed618SSoby Mathew * target state for this power domain during psci state coordination. An 310532ed618SSoby Mathew * assertion is added to prevent us from accessing the CPU power level. 311532ed618SSoby Mathew *****************************************************************************/ 312532ed618SSoby Mathew static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl, 313fc81021aSDeepika Bhavnani unsigned int cpu_idx) 314532ed618SSoby Mathew { 315532ed618SSoby Mathew assert(pwrlvl > PSCI_CPU_PWR_LVL); 316532ed618SSoby Mathew 31741af0515SDeepika Bhavnani if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) && 318ab4df50cSPankaj Gupta (cpu_idx < psci_plat_core_count)) { 3196b7b0f36SAntonio Nino Diaz return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx]; 32041af0515SDeepika Bhavnani } else 32141af0515SDeepika Bhavnani return NULL; 322532ed618SSoby Mathew } 323532ed618SSoby Mathew 324606b7430SWing Li #if PSCI_OS_INIT_MODE 325606b7430SWing Li /****************************************************************************** 326606b7430SWing Li * Helper function to save a copy of the psci_req_local_pwr_states (prev) for a 327606b7430SWing Li * CPU (cpu_idx), and update psci_req_local_pwr_states with the new requested 328606b7430SWing Li * local power states (state_info). 329606b7430SWing Li *****************************************************************************/ 330606b7430SWing Li void psci_update_req_local_pwr_states(unsigned int end_pwrlvl, 331606b7430SWing Li unsigned int cpu_idx, 332606b7430SWing Li psci_power_state_t *state_info, 333606b7430SWing Li plat_local_state_t *prev) 334606b7430SWing Li { 335606b7430SWing Li unsigned int lvl; 336606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL 337606b7430SWing Li unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL; 338606b7430SWing Li #else 339606b7430SWing Li unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL; 340606b7430SWing Li #endif 341606b7430SWing Li plat_local_state_t req_state; 342606b7430SWing Li 343606b7430SWing Li for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) { 344606b7430SWing Li /* Save the previous requested local power state */ 345606b7430SWing Li prev[lvl - 1U] = *psci_get_req_local_pwr_states(lvl, cpu_idx); 346606b7430SWing Li 347606b7430SWing Li /* Update the new requested local power state */ 348606b7430SWing Li if (lvl <= end_pwrlvl) { 349606b7430SWing Li req_state = state_info->pwr_domain_state[lvl]; 350606b7430SWing Li } else { 351606b7430SWing Li req_state = state_info->pwr_domain_state[end_pwrlvl]; 352606b7430SWing Li } 353606b7430SWing Li psci_set_req_local_pwr_state(lvl, cpu_idx, req_state); 354606b7430SWing Li } 355606b7430SWing Li } 356606b7430SWing Li 357606b7430SWing Li /****************************************************************************** 358606b7430SWing Li * Helper function to restore the previously saved requested local power states 359606b7430SWing Li * (prev) for a CPU (cpu_idx) to psci_req_local_pwr_states. 360606b7430SWing Li *****************************************************************************/ 361606b7430SWing Li void psci_restore_req_local_pwr_states(unsigned int cpu_idx, 362606b7430SWing Li plat_local_state_t *prev) 363606b7430SWing Li { 364606b7430SWing Li unsigned int lvl; 365606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL 366606b7430SWing Li unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL; 367606b7430SWing Li #else 368606b7430SWing Li unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL; 369606b7430SWing Li #endif 370606b7430SWing Li 371606b7430SWing Li for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) { 372606b7430SWing Li /* Restore the previous requested local power state */ 373606b7430SWing Li psci_set_req_local_pwr_state(lvl, cpu_idx, prev[lvl - 1U]); 374606b7430SWing Li } 375606b7430SWing Li } 376606b7430SWing Li #endif 377606b7430SWing Li 378a10d3632SJeenu Viswambharan /* 379a10d3632SJeenu Viswambharan * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent 380a10d3632SJeenu Viswambharan * memory. 381a10d3632SJeenu Viswambharan * 382a10d3632SJeenu Viswambharan * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory, 383a10d3632SJeenu Viswambharan * it's accessed by both cached and non-cached participants. To serve the common 384a10d3632SJeenu Viswambharan * minimum, perform a cache flush before read and after write so that non-cached 385a10d3632SJeenu Viswambharan * participants operate on latest data in main memory. 386a10d3632SJeenu Viswambharan * 387a10d3632SJeenu Viswambharan * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent 388a10d3632SJeenu Viswambharan * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent. 389a10d3632SJeenu Viswambharan * In both cases, no cache operations are required. 390a10d3632SJeenu Viswambharan */ 391a10d3632SJeenu Viswambharan 392a10d3632SJeenu Viswambharan /* 393a10d3632SJeenu Viswambharan * Retrieve local state of non-CPU power domain node from a non-cached CPU, 394a10d3632SJeenu Viswambharan * after any required cache maintenance operation. 395a10d3632SJeenu Viswambharan */ 396a10d3632SJeenu Viswambharan static plat_local_state_t get_non_cpu_pd_node_local_state( 397a10d3632SJeenu Viswambharan unsigned int parent_idx) 398a10d3632SJeenu Viswambharan { 399f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 400a10d3632SJeenu Viswambharan flush_dcache_range( 401a10d3632SJeenu Viswambharan (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx], 402a10d3632SJeenu Viswambharan sizeof(psci_non_cpu_pd_nodes[parent_idx])); 403a10d3632SJeenu Viswambharan #endif 404a10d3632SJeenu Viswambharan return psci_non_cpu_pd_nodes[parent_idx].local_state; 405a10d3632SJeenu Viswambharan } 406a10d3632SJeenu Viswambharan 407a10d3632SJeenu Viswambharan /* 408a10d3632SJeenu Viswambharan * Update local state of non-CPU power domain node from a cached CPU; perform 409a10d3632SJeenu Viswambharan * any required cache maintenance operation afterwards. 410a10d3632SJeenu Viswambharan */ 411a10d3632SJeenu Viswambharan static void set_non_cpu_pd_node_local_state(unsigned int parent_idx, 412a10d3632SJeenu Viswambharan plat_local_state_t state) 413a10d3632SJeenu Viswambharan { 414a10d3632SJeenu Viswambharan psci_non_cpu_pd_nodes[parent_idx].local_state = state; 415f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 416a10d3632SJeenu Viswambharan flush_dcache_range( 417a10d3632SJeenu Viswambharan (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx], 418a10d3632SJeenu Viswambharan sizeof(psci_non_cpu_pd_nodes[parent_idx])); 419a10d3632SJeenu Viswambharan #endif 420a10d3632SJeenu Viswambharan } 421a10d3632SJeenu Viswambharan 422532ed618SSoby Mathew /****************************************************************************** 423532ed618SSoby Mathew * Helper function to return the current local power state of each power domain 424532ed618SSoby Mathew * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This 425532ed618SSoby Mathew * function will be called after a cpu is powered on to find the local state 426532ed618SSoby Mathew * each power domain has emerged from. 427532ed618SSoby Mathew *****************************************************************************/ 42861eae524SAchin Gupta void psci_get_target_local_pwr_states(unsigned int end_pwrlvl, 429532ed618SSoby Mathew psci_power_state_t *target_state) 430532ed618SSoby Mathew { 431532ed618SSoby Mathew unsigned int parent_idx, lvl; 432532ed618SSoby Mathew plat_local_state_t *pd_state = target_state->pwr_domain_state; 433532ed618SSoby Mathew 434532ed618SSoby Mathew pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state(); 435532ed618SSoby Mathew parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node; 436532ed618SSoby Mathew 437532ed618SSoby Mathew /* Copy the local power state from node to state_info */ 4386b7b0f36SAntonio Nino Diaz for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { 439a10d3632SJeenu Viswambharan pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx); 440532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 441532ed618SSoby Mathew } 442532ed618SSoby Mathew 443532ed618SSoby Mathew /* Set the the higher levels to RUN */ 444532ed618SSoby Mathew for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) 445532ed618SSoby Mathew target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN; 446532ed618SSoby Mathew } 447532ed618SSoby Mathew 448532ed618SSoby Mathew /****************************************************************************** 449532ed618SSoby Mathew * Helper function to set the target local power state that each power domain 450532ed618SSoby Mathew * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will 451532ed618SSoby Mathew * enter. This function will be called after coordination of requested power 452532ed618SSoby Mathew * states has been done for each power level. 453532ed618SSoby Mathew *****************************************************************************/ 454d3488614SWing Li void psci_set_target_local_pwr_states(unsigned int end_pwrlvl, 455532ed618SSoby Mathew const psci_power_state_t *target_state) 456532ed618SSoby Mathew { 457532ed618SSoby Mathew unsigned int parent_idx, lvl; 458532ed618SSoby Mathew const plat_local_state_t *pd_state = target_state->pwr_domain_state; 459532ed618SSoby Mathew 460532ed618SSoby Mathew psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]); 461532ed618SSoby Mathew 462532ed618SSoby Mathew /* 463a10d3632SJeenu Viswambharan * Need to flush as local_state might be accessed with Data Cache 464532ed618SSoby Mathew * disabled during power on 465532ed618SSoby Mathew */ 466a10d3632SJeenu Viswambharan psci_flush_cpu_data(psci_svc_cpu_data.local_state); 467532ed618SSoby Mathew 468532ed618SSoby Mathew parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node; 469532ed618SSoby Mathew 470532ed618SSoby Mathew /* Copy the local_state from state_info */ 4716b7b0f36SAntonio Nino Diaz for (lvl = 1U; lvl <= end_pwrlvl; lvl++) { 472a10d3632SJeenu Viswambharan set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]); 473532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 474532ed618SSoby Mathew } 475532ed618SSoby Mathew } 476532ed618SSoby Mathew 477532ed618SSoby Mathew /******************************************************************************* 478532ed618SSoby Mathew * PSCI helper function to get the parent nodes corresponding to a cpu_index. 479532ed618SSoby Mathew ******************************************************************************/ 480fc81021aSDeepika Bhavnani void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx, 481532ed618SSoby Mathew unsigned int end_lvl, 4826b7b0f36SAntonio Nino Diaz unsigned int *node_index) 483532ed618SSoby Mathew { 484532ed618SSoby Mathew unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node; 4856311f63dSVarun Wadekar unsigned int i; 4866b7b0f36SAntonio Nino Diaz unsigned int *node = node_index; 487532ed618SSoby Mathew 4886b7b0f36SAntonio Nino Diaz for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) { 4896b7b0f36SAntonio Nino Diaz *node = parent_node; 4906b7b0f36SAntonio Nino Diaz node++; 491532ed618SSoby Mathew parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node; 492532ed618SSoby Mathew } 493532ed618SSoby Mathew } 494532ed618SSoby Mathew 495532ed618SSoby Mathew /****************************************************************************** 496532ed618SSoby Mathew * This function is invoked post CPU power up and initialization. It sets the 497532ed618SSoby Mathew * affinity info state, target power state and requested power state for the 498532ed618SSoby Mathew * current CPU and all its ancestor power domains to RUN. 499532ed618SSoby Mathew *****************************************************************************/ 500532ed618SSoby Mathew void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl) 501532ed618SSoby Mathew { 502532ed618SSoby Mathew unsigned int parent_idx, cpu_idx = plat_my_core_pos(), lvl; 503532ed618SSoby Mathew parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 504532ed618SSoby Mathew 505532ed618SSoby Mathew /* Reset the local_state to RUN for the non cpu power domains. */ 5066b7b0f36SAntonio Nino Diaz for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { 507a10d3632SJeenu Viswambharan set_non_cpu_pd_node_local_state(parent_idx, 508a10d3632SJeenu Viswambharan PSCI_LOCAL_STATE_RUN); 509532ed618SSoby Mathew psci_set_req_local_pwr_state(lvl, 510532ed618SSoby Mathew cpu_idx, 511532ed618SSoby Mathew PSCI_LOCAL_STATE_RUN); 512532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 513532ed618SSoby Mathew } 514532ed618SSoby Mathew 515532ed618SSoby Mathew /* Set the affinity info state to ON */ 516532ed618SSoby Mathew psci_set_aff_info_state(AFF_STATE_ON); 517532ed618SSoby Mathew 518532ed618SSoby Mathew psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN); 519a10d3632SJeenu Viswambharan psci_flush_cpu_data(psci_svc_cpu_data); 520532ed618SSoby Mathew } 521532ed618SSoby Mathew 522532ed618SSoby Mathew /****************************************************************************** 523606b7430SWing Li * This function is used in platform-coordinated mode. 524606b7430SWing Li * 525532ed618SSoby Mathew * This function is passed the local power states requested for each power 526532ed618SSoby Mathew * domain (state_info) between the current CPU domain and its ancestors until 527532ed618SSoby Mathew * the target power level (end_pwrlvl). It updates the array of requested power 528532ed618SSoby Mathew * states with this information. 529532ed618SSoby Mathew * 530532ed618SSoby Mathew * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it 531532ed618SSoby Mathew * retrieves the states requested by all the cpus of which the power domain at 532532ed618SSoby Mathew * that level is an ancestor. It passes this information to the platform to 533532ed618SSoby Mathew * coordinate and return the target power state. If the target state for a level 534532ed618SSoby Mathew * is RUN then subsequent levels are not considered. At the CPU level, state 535532ed618SSoby Mathew * coordination is not required. Hence, the requested and the target states are 536532ed618SSoby Mathew * the same. 537532ed618SSoby Mathew * 538532ed618SSoby Mathew * The 'state_info' is updated with the target state for each level between the 539532ed618SSoby Mathew * CPU and the 'end_pwrlvl' and returned to the caller. 540532ed618SSoby Mathew * 541532ed618SSoby Mathew * This function will only be invoked with data cache enabled and while 542532ed618SSoby Mathew * powering down a core. 543532ed618SSoby Mathew *****************************************************************************/ 544532ed618SSoby Mathew void psci_do_state_coordination(unsigned int end_pwrlvl, 545532ed618SSoby Mathew psci_power_state_t *state_info) 546532ed618SSoby Mathew { 547532ed618SSoby Mathew unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos(); 548fc81021aSDeepika Bhavnani unsigned int start_idx; 5496b7b0f36SAntonio Nino Diaz unsigned int ncpus; 550532ed618SSoby Mathew plat_local_state_t target_state, *req_states; 551532ed618SSoby Mathew 552532ed618SSoby Mathew assert(end_pwrlvl <= PLAT_MAX_PWR_LVL); 553532ed618SSoby Mathew parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 554532ed618SSoby Mathew 555532ed618SSoby Mathew /* For level 0, the requested state will be equivalent 556532ed618SSoby Mathew to target state */ 5576b7b0f36SAntonio Nino Diaz for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { 558532ed618SSoby Mathew 559532ed618SSoby Mathew /* First update the requested power state */ 560532ed618SSoby Mathew psci_set_req_local_pwr_state(lvl, cpu_idx, 561532ed618SSoby Mathew state_info->pwr_domain_state[lvl]); 562532ed618SSoby Mathew 563532ed618SSoby Mathew /* Get the requested power states for this power level */ 564532ed618SSoby Mathew start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; 565532ed618SSoby Mathew req_states = psci_get_req_local_pwr_states(lvl, start_idx); 566532ed618SSoby Mathew 567532ed618SSoby Mathew /* 568532ed618SSoby Mathew * Let the platform coordinate amongst the requested states at 569532ed618SSoby Mathew * this power level and return the target local power state. 570532ed618SSoby Mathew */ 571532ed618SSoby Mathew ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; 572532ed618SSoby Mathew target_state = plat_get_target_pwr_state(lvl, 573532ed618SSoby Mathew req_states, 574532ed618SSoby Mathew ncpus); 575532ed618SSoby Mathew 576532ed618SSoby Mathew state_info->pwr_domain_state[lvl] = target_state; 577532ed618SSoby Mathew 578532ed618SSoby Mathew /* Break early if the negotiated target power state is RUN */ 5796b7b0f36SAntonio Nino Diaz if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0) 580532ed618SSoby Mathew break; 581532ed618SSoby Mathew 582532ed618SSoby Mathew parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; 583532ed618SSoby Mathew } 584532ed618SSoby Mathew 585532ed618SSoby Mathew /* 586532ed618SSoby Mathew * This is for cases when we break out of the above loop early because 587532ed618SSoby Mathew * the target power state is RUN at a power level < end_pwlvl. 588532ed618SSoby Mathew * We update the requested power state from state_info and then 589532ed618SSoby Mathew * set the target state as RUN. 590532ed618SSoby Mathew */ 5916b7b0f36SAntonio Nino Diaz for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) { 592532ed618SSoby Mathew psci_set_req_local_pwr_state(lvl, cpu_idx, 593532ed618SSoby Mathew state_info->pwr_domain_state[lvl]); 594532ed618SSoby Mathew state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN; 595532ed618SSoby Mathew 596532ed618SSoby Mathew } 597532ed618SSoby Mathew } 598532ed618SSoby Mathew 599606b7430SWing Li #if PSCI_OS_INIT_MODE 600606b7430SWing Li /****************************************************************************** 601606b7430SWing Li * This function is used in OS-initiated mode. 602606b7430SWing Li * 603606b7430SWing Li * This function is passed the local power states requested for each power 604606b7430SWing Li * domain (state_info) between the current CPU domain and its ancestors until 605606b7430SWing Li * the target power level (end_pwrlvl), and ensures the requested power states 606606b7430SWing Li * are valid. It updates the array of requested power states with this 607606b7430SWing Li * information. 608606b7430SWing Li * 609606b7430SWing Li * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it 610606b7430SWing Li * retrieves the states requested by all the cpus of which the power domain at 611606b7430SWing Li * that level is an ancestor. It passes this information to the platform to 612606b7430SWing Li * coordinate and return the target power state. If the requested state does 613606b7430SWing Li * not match the target state, the request is denied. 614606b7430SWing Li * 615606b7430SWing Li * The 'state_info' is not modified. 616606b7430SWing Li * 617606b7430SWing Li * This function will only be invoked with data cache enabled and while 618606b7430SWing Li * powering down a core. 619606b7430SWing Li *****************************************************************************/ 620606b7430SWing Li int psci_validate_state_coordination(unsigned int end_pwrlvl, 621606b7430SWing Li psci_power_state_t *state_info) 622606b7430SWing Li { 623606b7430SWing Li int rc = PSCI_E_SUCCESS; 624606b7430SWing Li unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos(); 625606b7430SWing Li unsigned int start_idx; 626606b7430SWing Li unsigned int ncpus; 627606b7430SWing Li plat_local_state_t target_state, *req_states; 628606b7430SWing Li plat_local_state_t prev[PLAT_MAX_PWR_LVL]; 629606b7430SWing Li 630606b7430SWing Li assert(end_pwrlvl <= PLAT_MAX_PWR_LVL); 631606b7430SWing Li parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; 632606b7430SWing Li 633606b7430SWing Li /* 634606b7430SWing Li * Save a copy of the previous requested local power states and update 635606b7430SWing Li * the new requested local power states. 636606b7430SWing Li */ 637606b7430SWing Li psci_update_req_local_pwr_states(end_pwrlvl, cpu_idx, state_info, prev); 638606b7430SWing Li 639606b7430SWing Li for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { 640606b7430SWing Li /* Get the requested power states for this power level */ 641606b7430SWing Li start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; 642606b7430SWing Li req_states = psci_get_req_local_pwr_states(lvl, start_idx); 643606b7430SWing Li 644606b7430SWing Li /* 645606b7430SWing Li * Let the platform coordinate amongst the requested states at 646606b7430SWing Li * this power level and return the target local power state. 647606b7430SWing Li */ 648606b7430SWing Li ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; 649606b7430SWing Li target_state = plat_get_target_pwr_state(lvl, 650606b7430SWing Li req_states, 651606b7430SWing Li ncpus); 652606b7430SWing Li 653606b7430SWing Li /* 654606b7430SWing Li * Verify that the requested power state matches the target 655606b7430SWing Li * local power state. 656606b7430SWing Li */ 657606b7430SWing Li if (state_info->pwr_domain_state[lvl] != target_state) { 658606b7430SWing Li if (target_state == PSCI_LOCAL_STATE_RUN) { 659606b7430SWing Li rc = PSCI_E_DENIED; 660606b7430SWing Li } else { 661606b7430SWing Li rc = PSCI_E_INVALID_PARAMS; 662606b7430SWing Li } 663606b7430SWing Li goto exit; 664606b7430SWing Li } 665606b7430SWing Li } 666606b7430SWing Li 667606b7430SWing Li /* 668606b7430SWing Li * Verify that the current core is the last running core at the 669606b7430SWing Li * specified power level. 670606b7430SWing Li */ 671606b7430SWing Li lvl = state_info->last_at_pwrlvl; 672606b7430SWing Li if (!psci_is_last_cpu_to_idle_at_pwrlvl(lvl)) { 673606b7430SWing Li rc = PSCI_E_DENIED; 674606b7430SWing Li } 675606b7430SWing Li 676606b7430SWing Li exit: 677606b7430SWing Li if (rc != PSCI_E_SUCCESS) { 678606b7430SWing Li /* Restore the previous requested local power states. */ 679606b7430SWing Li psci_restore_req_local_pwr_states(cpu_idx, prev); 680606b7430SWing Li return rc; 681606b7430SWing Li } 682606b7430SWing Li 683606b7430SWing Li return rc; 684606b7430SWing Li } 685606b7430SWing Li #endif 686606b7430SWing Li 687532ed618SSoby Mathew /****************************************************************************** 688532ed618SSoby Mathew * This function validates a suspend request by making sure that if a standby 689532ed618SSoby Mathew * state is requested then no power level is turned off and the highest power 690532ed618SSoby Mathew * level is placed in a standby/retention state. 691532ed618SSoby Mathew * 692532ed618SSoby Mathew * It also ensures that the state level X will enter is not shallower than the 693532ed618SSoby Mathew * state level X + 1 will enter. 694532ed618SSoby Mathew * 695532ed618SSoby Mathew * This validation will be enabled only for DEBUG builds as the platform is 696532ed618SSoby Mathew * expected to perform these validations as well. 697532ed618SSoby Mathew *****************************************************************************/ 698532ed618SSoby Mathew int psci_validate_suspend_req(const psci_power_state_t *state_info, 699532ed618SSoby Mathew unsigned int is_power_down_state) 700532ed618SSoby Mathew { 701532ed618SSoby Mathew unsigned int max_off_lvl, target_lvl, max_retn_lvl; 702532ed618SSoby Mathew plat_local_state_t state; 703532ed618SSoby Mathew plat_local_state_type_t req_state_type, deepest_state_type; 704532ed618SSoby Mathew int i; 705532ed618SSoby Mathew 706532ed618SSoby Mathew /* Find the target suspend power level */ 707532ed618SSoby Mathew target_lvl = psci_find_target_suspend_lvl(state_info); 708532ed618SSoby Mathew if (target_lvl == PSCI_INVALID_PWR_LVL) 709532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 710532ed618SSoby Mathew 711532ed618SSoby Mathew /* All power domain levels are in a RUN state to begin with */ 712532ed618SSoby Mathew deepest_state_type = STATE_TYPE_RUN; 713532ed618SSoby Mathew 7146b7b0f36SAntonio Nino Diaz for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) { 715532ed618SSoby Mathew state = state_info->pwr_domain_state[i]; 716532ed618SSoby Mathew req_state_type = find_local_state_type(state); 717532ed618SSoby Mathew 718532ed618SSoby Mathew /* 719532ed618SSoby Mathew * While traversing from the highest power level to the lowest, 720532ed618SSoby Mathew * the state requested for lower levels has to be the same or 721532ed618SSoby Mathew * deeper i.e. equal to or greater than the state at the higher 722532ed618SSoby Mathew * levels. If this condition is true, then the requested state 723532ed618SSoby Mathew * becomes the deepest state encountered so far. 724532ed618SSoby Mathew */ 725532ed618SSoby Mathew if (req_state_type < deepest_state_type) 726532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 727532ed618SSoby Mathew deepest_state_type = req_state_type; 728532ed618SSoby Mathew } 729532ed618SSoby Mathew 730532ed618SSoby Mathew /* Find the highest off power level */ 731532ed618SSoby Mathew max_off_lvl = psci_find_max_off_lvl(state_info); 732532ed618SSoby Mathew 733532ed618SSoby Mathew /* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */ 734532ed618SSoby Mathew max_retn_lvl = PSCI_INVALID_PWR_LVL; 735532ed618SSoby Mathew if (target_lvl != max_off_lvl) 736532ed618SSoby Mathew max_retn_lvl = target_lvl; 737532ed618SSoby Mathew 738532ed618SSoby Mathew /* 739532ed618SSoby Mathew * If this is not a request for a power down state then max off level 740532ed618SSoby Mathew * has to be invalid and max retention level has to be a valid power 741532ed618SSoby Mathew * level. 742532ed618SSoby Mathew */ 7436b7b0f36SAntonio Nino Diaz if ((is_power_down_state == 0U) && 7446b7b0f36SAntonio Nino Diaz ((max_off_lvl != PSCI_INVALID_PWR_LVL) || 7456b7b0f36SAntonio Nino Diaz (max_retn_lvl == PSCI_INVALID_PWR_LVL))) 746532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 747532ed618SSoby Mathew 748532ed618SSoby Mathew return PSCI_E_SUCCESS; 749532ed618SSoby Mathew } 750532ed618SSoby Mathew 751532ed618SSoby Mathew /****************************************************************************** 752532ed618SSoby Mathew * This function finds the highest power level which will be powered down 753532ed618SSoby Mathew * amongst all the power levels specified in the 'state_info' structure 754532ed618SSoby Mathew *****************************************************************************/ 755532ed618SSoby Mathew unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info) 756532ed618SSoby Mathew { 757532ed618SSoby Mathew int i; 758532ed618SSoby Mathew 7596b7b0f36SAntonio Nino Diaz for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) { 7606b7b0f36SAntonio Nino Diaz if (is_local_state_off(state_info->pwr_domain_state[i]) != 0) 7616b7b0f36SAntonio Nino Diaz return (unsigned int) i; 762532ed618SSoby Mathew } 763532ed618SSoby Mathew 764532ed618SSoby Mathew return PSCI_INVALID_PWR_LVL; 765532ed618SSoby Mathew } 766532ed618SSoby Mathew 767532ed618SSoby Mathew /****************************************************************************** 768532ed618SSoby Mathew * This functions finds the level of the highest power domain which will be 769532ed618SSoby Mathew * placed in a low power state during a suspend operation. 770532ed618SSoby Mathew *****************************************************************************/ 771532ed618SSoby Mathew unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info) 772532ed618SSoby Mathew { 773532ed618SSoby Mathew int i; 774532ed618SSoby Mathew 7756b7b0f36SAntonio Nino Diaz for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) { 7766b7b0f36SAntonio Nino Diaz if (is_local_state_run(state_info->pwr_domain_state[i]) == 0) 7776b7b0f36SAntonio Nino Diaz return (unsigned int) i; 778532ed618SSoby Mathew } 779532ed618SSoby Mathew 780532ed618SSoby Mathew return PSCI_INVALID_PWR_LVL; 781532ed618SSoby Mathew } 782532ed618SSoby Mathew 783532ed618SSoby Mathew /******************************************************************************* 78474d27d00SAndrew F. Davis * This function is passed the highest level in the topology tree that the 78574d27d00SAndrew F. Davis * operation should be applied to and a list of node indexes. It picks up locks 78674d27d00SAndrew F. Davis * from the node index list in order of increasing power domain level in the 78774d27d00SAndrew F. Davis * range specified. 788532ed618SSoby Mathew ******************************************************************************/ 78974d27d00SAndrew F. Davis void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl, 79074d27d00SAndrew F. Davis const unsigned int *parent_nodes) 791532ed618SSoby Mathew { 79274d27d00SAndrew F. Davis unsigned int parent_idx; 793532ed618SSoby Mathew unsigned int level; 794532ed618SSoby Mathew 795532ed618SSoby Mathew /* No locking required for level 0. Hence start locking from level 1 */ 7966b7b0f36SAntonio Nino Diaz for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) { 79774d27d00SAndrew F. Davis parent_idx = parent_nodes[level - 1U]; 798532ed618SSoby Mathew psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]); 799532ed618SSoby Mathew } 800532ed618SSoby Mathew } 801532ed618SSoby Mathew 802532ed618SSoby Mathew /******************************************************************************* 80374d27d00SAndrew F. Davis * This function is passed the highest level in the topology tree that the 80474d27d00SAndrew F. Davis * operation should be applied to and a list of node indexes. It releases the 80574d27d00SAndrew F. Davis * locks in order of decreasing power domain level in the range specified. 806532ed618SSoby Mathew ******************************************************************************/ 80774d27d00SAndrew F. Davis void psci_release_pwr_domain_locks(unsigned int end_pwrlvl, 80874d27d00SAndrew F. Davis const unsigned int *parent_nodes) 809532ed618SSoby Mathew { 81074d27d00SAndrew F. Davis unsigned int parent_idx; 8116b7b0f36SAntonio Nino Diaz unsigned int level; 812532ed618SSoby Mathew 813532ed618SSoby Mathew /* Unlock top down. No unlocking required for level 0. */ 8142fe75a2dSZelalem for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) { 8156b7b0f36SAntonio Nino Diaz parent_idx = parent_nodes[level - 1U]; 816532ed618SSoby Mathew psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]); 817532ed618SSoby Mathew } 818532ed618SSoby Mathew } 819532ed618SSoby Mathew 820532ed618SSoby Mathew /******************************************************************************* 821532ed618SSoby Mathew * Simple routine to determine whether a mpidr is valid or not. 822532ed618SSoby Mathew ******************************************************************************/ 823532ed618SSoby Mathew int psci_validate_mpidr(u_register_t mpidr) 824532ed618SSoby Mathew { 8258a6d0d26SAndre Przywara int pos = plat_core_pos_by_mpidr(mpidr); 8268a6d0d26SAndre Przywara 8278a6d0d26SAndre Przywara if ((pos < 0) || ((unsigned int)pos >= PLATFORM_CORE_COUNT)) { 828532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 8298a6d0d26SAndre Przywara } 830532ed618SSoby Mathew 831532ed618SSoby Mathew return PSCI_E_SUCCESS; 832532ed618SSoby Mathew } 833532ed618SSoby Mathew 834532ed618SSoby Mathew /******************************************************************************* 835532ed618SSoby Mathew * This function determines the full entrypoint information for the requested 836532ed618SSoby Mathew * PSCI entrypoint on power on/resume and returns it. 837532ed618SSoby Mathew ******************************************************************************/ 838402b3cf8SJulius Werner #ifdef __aarch64__ 839532ed618SSoby Mathew static int psci_get_ns_ep_info(entry_point_info_t *ep, 840532ed618SSoby Mathew uintptr_t entrypoint, 841532ed618SSoby Mathew u_register_t context_id) 842532ed618SSoby Mathew { 843532ed618SSoby Mathew u_register_t ep_attr, sctlr; 844532ed618SSoby Mathew unsigned int daif, ee, mode; 845532ed618SSoby Mathew u_register_t ns_scr_el3 = read_scr_el3(); 846532ed618SSoby Mathew u_register_t ns_sctlr_el1 = read_sctlr_el1(); 847532ed618SSoby Mathew 8486b7b0f36SAntonio Nino Diaz sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? 8496b7b0f36SAntonio Nino Diaz read_sctlr_el2() : ns_sctlr_el1; 850532ed618SSoby Mathew ee = 0; 851532ed618SSoby Mathew 852532ed618SSoby Mathew ep_attr = NON_SECURE | EP_ST_DISABLE; 8536b7b0f36SAntonio Nino Diaz if ((sctlr & SCTLR_EE_BIT) != 0U) { 854532ed618SSoby Mathew ep_attr |= EP_EE_BIG; 855532ed618SSoby Mathew ee = 1; 856532ed618SSoby Mathew } 857532ed618SSoby Mathew SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr); 858532ed618SSoby Mathew 859532ed618SSoby Mathew ep->pc = entrypoint; 86032f0d3c6SDouglas Raillard zeromem(&ep->args, sizeof(ep->args)); 861532ed618SSoby Mathew ep->args.arg0 = context_id; 862532ed618SSoby Mathew 863532ed618SSoby Mathew /* 864532ed618SSoby Mathew * Figure out whether the cpu enters the non-secure address space 865532ed618SSoby Mathew * in aarch32 or aarch64 866532ed618SSoby Mathew */ 8676b7b0f36SAntonio Nino Diaz if ((ns_scr_el3 & SCR_RW_BIT) != 0U) { 868532ed618SSoby Mathew 869532ed618SSoby Mathew /* 870532ed618SSoby Mathew * Check whether a Thumb entry point has been provided for an 871532ed618SSoby Mathew * aarch64 EL 872532ed618SSoby Mathew */ 8736b7b0f36SAntonio Nino Diaz if ((entrypoint & 0x1UL) != 0UL) 874532ed618SSoby Mathew return PSCI_E_INVALID_ADDRESS; 875532ed618SSoby Mathew 8766b7b0f36SAntonio Nino Diaz mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1; 877532ed618SSoby Mathew 878d7b5f408SJimmy Brisson ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX, 879d7b5f408SJimmy Brisson DISABLE_ALL_EXCEPTIONS); 880532ed618SSoby Mathew } else { 881532ed618SSoby Mathew 8826b7b0f36SAntonio Nino Diaz mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? 8836b7b0f36SAntonio Nino Diaz MODE32_hyp : MODE32_svc; 884532ed618SSoby Mathew 885532ed618SSoby Mathew /* 886532ed618SSoby Mathew * TODO: Choose async. exception bits if HYP mode is not 887532ed618SSoby Mathew * implemented according to the values of SCR.{AW, FW} bits 888532ed618SSoby Mathew */ 889532ed618SSoby Mathew daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT; 890532ed618SSoby Mathew 891d7b5f408SJimmy Brisson ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee, 892d7b5f408SJimmy Brisson daif); 893532ed618SSoby Mathew } 894532ed618SSoby Mathew 895532ed618SSoby Mathew return PSCI_E_SUCCESS; 896532ed618SSoby Mathew } 897402b3cf8SJulius Werner #else /* !__aarch64__ */ 898402b3cf8SJulius Werner static int psci_get_ns_ep_info(entry_point_info_t *ep, 899402b3cf8SJulius Werner uintptr_t entrypoint, 900402b3cf8SJulius Werner u_register_t context_id) 901402b3cf8SJulius Werner { 902402b3cf8SJulius Werner u_register_t ep_attr; 903402b3cf8SJulius Werner unsigned int aif, ee, mode; 904402b3cf8SJulius Werner u_register_t scr = read_scr(); 905402b3cf8SJulius Werner u_register_t ns_sctlr, sctlr; 906402b3cf8SJulius Werner 907402b3cf8SJulius Werner /* Switch to non secure state */ 908402b3cf8SJulius Werner write_scr(scr | SCR_NS_BIT); 909402b3cf8SJulius Werner isb(); 910402b3cf8SJulius Werner ns_sctlr = read_sctlr(); 911402b3cf8SJulius Werner 912402b3cf8SJulius Werner sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr; 913402b3cf8SJulius Werner 914402b3cf8SJulius Werner /* Return to original state */ 915402b3cf8SJulius Werner write_scr(scr); 916402b3cf8SJulius Werner isb(); 917402b3cf8SJulius Werner ee = 0; 918402b3cf8SJulius Werner 919402b3cf8SJulius Werner ep_attr = NON_SECURE | EP_ST_DISABLE; 920402b3cf8SJulius Werner if (sctlr & SCTLR_EE_BIT) { 921402b3cf8SJulius Werner ep_attr |= EP_EE_BIG; 922402b3cf8SJulius Werner ee = 1; 923402b3cf8SJulius Werner } 924402b3cf8SJulius Werner SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr); 925402b3cf8SJulius Werner 926402b3cf8SJulius Werner ep->pc = entrypoint; 927402b3cf8SJulius Werner zeromem(&ep->args, sizeof(ep->args)); 928402b3cf8SJulius Werner ep->args.arg0 = context_id; 929402b3cf8SJulius Werner 930402b3cf8SJulius Werner mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc; 931402b3cf8SJulius Werner 932402b3cf8SJulius Werner /* 933402b3cf8SJulius Werner * TODO: Choose async. exception bits if HYP mode is not 934402b3cf8SJulius Werner * implemented according to the values of SCR.{AW, FW} bits 935402b3cf8SJulius Werner */ 936402b3cf8SJulius Werner aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT; 937402b3cf8SJulius Werner 938402b3cf8SJulius Werner ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif); 939402b3cf8SJulius Werner 940402b3cf8SJulius Werner return PSCI_E_SUCCESS; 941402b3cf8SJulius Werner } 942402b3cf8SJulius Werner 943402b3cf8SJulius Werner #endif /* __aarch64__ */ 944532ed618SSoby Mathew 945532ed618SSoby Mathew /******************************************************************************* 946532ed618SSoby Mathew * This function validates the entrypoint with the platform layer if the 947532ed618SSoby Mathew * appropriate pm_ops hook is exported by the platform and returns the 948532ed618SSoby Mathew * 'entry_point_info'. 949532ed618SSoby Mathew ******************************************************************************/ 950532ed618SSoby Mathew int psci_validate_entry_point(entry_point_info_t *ep, 951532ed618SSoby Mathew uintptr_t entrypoint, 952532ed618SSoby Mathew u_register_t context_id) 953532ed618SSoby Mathew { 954532ed618SSoby Mathew int rc; 955532ed618SSoby Mathew 956532ed618SSoby Mathew /* Validate the entrypoint using platform psci_ops */ 9576b7b0f36SAntonio Nino Diaz if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) { 958532ed618SSoby Mathew rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint); 959532ed618SSoby Mathew if (rc != PSCI_E_SUCCESS) 960532ed618SSoby Mathew return PSCI_E_INVALID_ADDRESS; 961532ed618SSoby Mathew } 962532ed618SSoby Mathew 963532ed618SSoby Mathew /* 964532ed618SSoby Mathew * Verify and derive the re-entry information for 965532ed618SSoby Mathew * the non-secure world from the non-secure state from 966532ed618SSoby Mathew * where this call originated. 967532ed618SSoby Mathew */ 968532ed618SSoby Mathew rc = psci_get_ns_ep_info(ep, entrypoint, context_id); 969532ed618SSoby Mathew return rc; 970532ed618SSoby Mathew } 971532ed618SSoby Mathew 972532ed618SSoby Mathew /******************************************************************************* 973532ed618SSoby Mathew * Generic handler which is called when a cpu is physically powered on. It 974532ed618SSoby Mathew * traverses the node information and finds the highest power level powered 975532ed618SSoby Mathew * off and performs generic, architectural, platform setup and state management 976532ed618SSoby Mathew * to power on that power level and power levels below it. 977532ed618SSoby Mathew * e.g. For a cpu that's been powered on, it will call the platform specific 978532ed618SSoby Mathew * code to enable the gic cpu interface and for a cluster it will enable 979532ed618SSoby Mathew * coherency at the interconnect level in addition to gic cpu interface. 980532ed618SSoby Mathew ******************************************************************************/ 981cf0b1492SSoby Mathew void psci_warmboot_entrypoint(void) 982532ed618SSoby Mathew { 9836b7b0f36SAntonio Nino Diaz unsigned int end_pwrlvl; 984fc81021aSDeepika Bhavnani unsigned int cpu_idx = plat_my_core_pos(); 98574d27d00SAndrew F. Davis unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 986532ed618SSoby Mathew psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} }; 987532ed618SSoby Mathew 988*24a70738SBoyan Karatotev /* Init registers that never change for the lifetime of TF-A */ 989*24a70738SBoyan Karatotev cm_manage_extensions_el3(); 990*24a70738SBoyan Karatotev 991532ed618SSoby Mathew /* 992532ed618SSoby Mathew * Verify that we have been explicitly turned ON or resumed from 993532ed618SSoby Mathew * suspend. 994532ed618SSoby Mathew */ 995532ed618SSoby Mathew if (psci_get_aff_info_state() == AFF_STATE_OFF) { 99633e8c569SAndrew Walbran ERROR("Unexpected affinity info state.\n"); 997532ed618SSoby Mathew panic(); 998532ed618SSoby Mathew } 999532ed618SSoby Mathew 1000532ed618SSoby Mathew /* 1001532ed618SSoby Mathew * Get the maximum power domain level to traverse to after this cpu 1002532ed618SSoby Mathew * has been physically powered up. 1003532ed618SSoby Mathew */ 1004532ed618SSoby Mathew end_pwrlvl = get_power_on_target_pwrlvl(); 1005532ed618SSoby Mathew 100674d27d00SAndrew F. Davis /* Get the parent nodes */ 100774d27d00SAndrew F. Davis psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes); 100874d27d00SAndrew F. Davis 1009532ed618SSoby Mathew /* 1010532ed618SSoby Mathew * This function acquires the lock corresponding to each power level so 1011532ed618SSoby Mathew * that by the time all locks are taken, the system topology is snapshot 1012532ed618SSoby Mathew * and state management can be done safely. 1013532ed618SSoby Mathew */ 101474d27d00SAndrew F. Davis psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); 1015532ed618SSoby Mathew 1016bfc87a8dSSoby Mathew psci_get_target_local_pwr_states(end_pwrlvl, &state_info); 1017bfc87a8dSSoby Mathew 1018532ed618SSoby Mathew #if ENABLE_PSCI_STAT 101904c1db1eSdp-arm plat_psci_stat_accounting_stop(&state_info); 1020532ed618SSoby Mathew #endif 1021532ed618SSoby Mathew 1022532ed618SSoby Mathew /* 1023532ed618SSoby Mathew * This CPU could be resuming from suspend or it could have just been 1024532ed618SSoby Mathew * turned on. To distinguish between these 2 cases, we examine the 1025532ed618SSoby Mathew * affinity state of the CPU: 1026532ed618SSoby Mathew * - If the affinity state is ON_PENDING then it has just been 1027532ed618SSoby Mathew * turned on. 1028532ed618SSoby Mathew * - Else it is resuming from suspend. 1029532ed618SSoby Mathew * 1030532ed618SSoby Mathew * Depending on the type of warm reset identified, choose the right set 1031532ed618SSoby Mathew * of power management handler and perform the generic, architecture 1032532ed618SSoby Mathew * and platform specific handling. 1033532ed618SSoby Mathew */ 1034532ed618SSoby Mathew if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING) 1035532ed618SSoby Mathew psci_cpu_on_finish(cpu_idx, &state_info); 1036532ed618SSoby Mathew else 1037532ed618SSoby Mathew psci_cpu_suspend_finish(cpu_idx, &state_info); 1038532ed618SSoby Mathew 1039532ed618SSoby Mathew /* 1040532ed618SSoby Mathew * Set the requested and target state of this CPU and all the higher 1041532ed618SSoby Mathew * power domains which are ancestors of this CPU to run. 1042532ed618SSoby Mathew */ 1043532ed618SSoby Mathew psci_set_pwr_domains_to_run(end_pwrlvl); 1044532ed618SSoby Mathew 1045532ed618SSoby Mathew #if ENABLE_PSCI_STAT 1046532ed618SSoby Mathew /* 1047532ed618SSoby Mathew * Update PSCI stats. 1048532ed618SSoby Mathew * Caches are off when writing stats data on the power down path. 1049532ed618SSoby Mathew * Since caches are now enabled, it's necessary to do cache 1050532ed618SSoby Mathew * maintenance before reading that same data. 1051532ed618SSoby Mathew */ 105204c1db1eSdp-arm psci_stats_update_pwr_up(end_pwrlvl, &state_info); 1053532ed618SSoby Mathew #endif 1054532ed618SSoby Mathew 1055532ed618SSoby Mathew /* 1056532ed618SSoby Mathew * This loop releases the lock corresponding to each power level 1057532ed618SSoby Mathew * in the reverse order to which they were acquired. 1058532ed618SSoby Mathew */ 105974d27d00SAndrew F. Davis psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); 1060532ed618SSoby Mathew } 1061532ed618SSoby Mathew 1062532ed618SSoby Mathew /******************************************************************************* 1063532ed618SSoby Mathew * This function initializes the set of hooks that PSCI invokes as part of power 1064532ed618SSoby Mathew * management operation. The power management hooks are expected to be provided 1065532ed618SSoby Mathew * by the SPD, after it finishes all its initialization 1066532ed618SSoby Mathew ******************************************************************************/ 1067532ed618SSoby Mathew void psci_register_spd_pm_hook(const spd_pm_ops_t *pm) 1068532ed618SSoby Mathew { 10696b7b0f36SAntonio Nino Diaz assert(pm != NULL); 1070532ed618SSoby Mathew psci_spd_pm = pm; 1071532ed618SSoby Mathew 10726b7b0f36SAntonio Nino Diaz if (pm->svc_migrate != NULL) 1073532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_MIG_AARCH64); 1074532ed618SSoby Mathew 10756b7b0f36SAntonio Nino Diaz if (pm->svc_migrate_info != NULL) 1076532ed618SSoby Mathew psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) 1077532ed618SSoby Mathew | define_psci_cap(PSCI_MIG_INFO_TYPE); 1078532ed618SSoby Mathew } 1079532ed618SSoby Mathew 1080532ed618SSoby Mathew /******************************************************************************* 1081532ed618SSoby Mathew * This function invokes the migrate info hook in the spd_pm_ops. It performs 1082532ed618SSoby Mathew * the necessary return value validation. If the Secure Payload is UP and 1083532ed618SSoby Mathew * migrate capable, it returns the mpidr of the CPU on which the Secure payload 1084532ed618SSoby Mathew * is resident through the mpidr parameter. Else the value of the parameter on 1085532ed618SSoby Mathew * return is undefined. 1086532ed618SSoby Mathew ******************************************************************************/ 1087532ed618SSoby Mathew int psci_spd_migrate_info(u_register_t *mpidr) 1088532ed618SSoby Mathew { 1089532ed618SSoby Mathew int rc; 1090532ed618SSoby Mathew 10916b7b0f36SAntonio Nino Diaz if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL)) 1092532ed618SSoby Mathew return PSCI_E_NOT_SUPPORTED; 1093532ed618SSoby Mathew 1094532ed618SSoby Mathew rc = psci_spd_pm->svc_migrate_info(mpidr); 1095532ed618SSoby Mathew 10966b7b0f36SAntonio Nino Diaz assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) || 10976b7b0f36SAntonio Nino Diaz (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED)); 1098532ed618SSoby Mathew 1099532ed618SSoby Mathew return rc; 1100532ed618SSoby Mathew } 1101532ed618SSoby Mathew 1102532ed618SSoby Mathew 1103532ed618SSoby Mathew /******************************************************************************* 1104532ed618SSoby Mathew * This function prints the state of all power domains present in the 1105532ed618SSoby Mathew * system 1106532ed618SSoby Mathew ******************************************************************************/ 1107532ed618SSoby Mathew void psci_print_power_domain_map(void) 1108532ed618SSoby Mathew { 1109532ed618SSoby Mathew #if LOG_LEVEL >= LOG_LEVEL_INFO 1110ab4df50cSPankaj Gupta unsigned int idx; 1111532ed618SSoby Mathew plat_local_state_t state; 1112532ed618SSoby Mathew plat_local_state_type_t state_type; 1113532ed618SSoby Mathew 1114532ed618SSoby Mathew /* This array maps to the PSCI_STATE_X definitions in psci.h */ 1115532ed618SSoby Mathew static const char * const psci_state_type_str[] = { 1116532ed618SSoby Mathew "ON", 1117532ed618SSoby Mathew "RETENTION", 1118532ed618SSoby Mathew "OFF", 1119532ed618SSoby Mathew }; 1120532ed618SSoby Mathew 1121532ed618SSoby Mathew INFO("PSCI Power Domain Map:\n"); 1122ab4df50cSPankaj Gupta for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count); 1123532ed618SSoby Mathew idx++) { 1124532ed618SSoby Mathew state_type = find_local_state_type( 1125532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].local_state); 1126b9338eeeSYann Gautier INFO(" Domain Node : Level %u, parent_node %u," 1127532ed618SSoby Mathew " State %s (0x%x)\n", 1128532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].level, 1129532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].parent_node, 1130532ed618SSoby Mathew psci_state_type_str[state_type], 1131532ed618SSoby Mathew psci_non_cpu_pd_nodes[idx].local_state); 1132532ed618SSoby Mathew } 1133532ed618SSoby Mathew 1134ab4df50cSPankaj Gupta for (idx = 0; idx < psci_plat_core_count; idx++) { 1135532ed618SSoby Mathew state = psci_get_cpu_local_state_by_idx(idx); 1136532ed618SSoby Mathew state_type = find_local_state_type(state); 1137b9338eeeSYann Gautier INFO(" CPU Node : MPID 0x%llx, parent_node %u," 1138532ed618SSoby Mathew " State %s (0x%x)\n", 1139532ed618SSoby Mathew (unsigned long long)psci_cpu_pd_nodes[idx].mpidr, 1140532ed618SSoby Mathew psci_cpu_pd_nodes[idx].parent_node, 1141532ed618SSoby Mathew psci_state_type_str[state_type], 1142532ed618SSoby Mathew psci_get_cpu_local_state_by_idx(idx)); 1143532ed618SSoby Mathew } 1144532ed618SSoby Mathew #endif 1145532ed618SSoby Mathew } 1146532ed618SSoby Mathew 1147b10d4499SJeenu Viswambharan /****************************************************************************** 1148b10d4499SJeenu Viswambharan * Return whether any secondaries were powered up with CPU_ON call. A CPU that 1149b10d4499SJeenu Viswambharan * have ever been powered up would have set its MPDIR value to something other 1150b10d4499SJeenu Viswambharan * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to 1151b10d4499SJeenu Viswambharan * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is 1152b10d4499SJeenu Viswambharan * meaningful only when called on the primary CPU during early boot. 1153b10d4499SJeenu Viswambharan *****************************************************************************/ 1154b10d4499SJeenu Viswambharan int psci_secondaries_brought_up(void) 1155b10d4499SJeenu Viswambharan { 11566b7b0f36SAntonio Nino Diaz unsigned int idx, n_valid = 0U; 1157b10d4499SJeenu Viswambharan 11586b7b0f36SAntonio Nino Diaz for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) { 1159b10d4499SJeenu Viswambharan if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR) 1160b10d4499SJeenu Viswambharan n_valid++; 1161b10d4499SJeenu Viswambharan } 1162b10d4499SJeenu Viswambharan 11636b7b0f36SAntonio Nino Diaz assert(n_valid > 0U); 1164b10d4499SJeenu Viswambharan 11656b7b0f36SAntonio Nino Diaz return (n_valid > 1U) ? 1 : 0; 1166b10d4499SJeenu Viswambharan } 1167b10d4499SJeenu Viswambharan 1168b0408e87SJeenu Viswambharan /******************************************************************************* 1169b0408e87SJeenu Viswambharan * Initiate power down sequence, by calling power down operations registered for 1170b0408e87SJeenu Viswambharan * this CPU. 1171b0408e87SJeenu Viswambharan ******************************************************************************/ 117265bbb935SPranav Madhu void psci_pwrdown_cpu(unsigned int power_level) 1173b0408e87SJeenu Viswambharan { 1174b0408e87SJeenu Viswambharan #if HW_ASSISTED_COHERENCY 1175b0408e87SJeenu Viswambharan /* 1176b0408e87SJeenu Viswambharan * With hardware-assisted coherency, the CPU drivers only initiate the 1177b0408e87SJeenu Viswambharan * power down sequence, without performing cache-maintenance operations 1178c98db6c6SAndrew F. Davis * in software. Data caches enabled both before and after this call. 1179b0408e87SJeenu Viswambharan */ 1180b0408e87SJeenu Viswambharan prepare_cpu_pwr_dwn(power_level); 1181b0408e87SJeenu Viswambharan #else 1182b0408e87SJeenu Viswambharan /* 1183b0408e87SJeenu Viswambharan * Without hardware-assisted coherency, the CPU drivers disable data 1184c98db6c6SAndrew F. Davis * caches, then perform cache-maintenance operations in software. 1185b0408e87SJeenu Viswambharan * 1186c98db6c6SAndrew F. Davis * This also calls prepare_cpu_pwr_dwn() to initiate power down 1187c98db6c6SAndrew F. Davis * sequence, but that function will return with data caches disabled. 1188c98db6c6SAndrew F. Davis * We must ensure that the stack memory is flushed out to memory before 1189c98db6c6SAndrew F. Davis * we start popping from it again. 1190b0408e87SJeenu Viswambharan */ 1191b0408e87SJeenu Viswambharan psci_do_pwrdown_cache_maintenance(power_level); 1192b0408e87SJeenu Viswambharan #endif 1193b0408e87SJeenu Viswambharan } 119422744909SSandeep Tripathy 119522744909SSandeep Tripathy /******************************************************************************* 119622744909SSandeep Tripathy * This function invokes the callback 'stop_func()' with the 'mpidr' of each 119722744909SSandeep Tripathy * online PE. Caller can pass suitable method to stop a remote core. 119822744909SSandeep Tripathy * 119922744909SSandeep Tripathy * 'wait_ms' is the timeout value in milliseconds for the other cores to 120022744909SSandeep Tripathy * transition to power down state. Passing '0' makes it non-blocking. 120122744909SSandeep Tripathy * 120222744909SSandeep Tripathy * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the 120322744909SSandeep Tripathy * given timeout. 120422744909SSandeep Tripathy ******************************************************************************/ 120522744909SSandeep Tripathy int psci_stop_other_cores(unsigned int wait_ms, 120622744909SSandeep Tripathy void (*stop_func)(u_register_t mpidr)) 120722744909SSandeep Tripathy { 120822744909SSandeep Tripathy unsigned int idx, this_cpu_idx; 120922744909SSandeep Tripathy 121022744909SSandeep Tripathy this_cpu_idx = plat_my_core_pos(); 121122744909SSandeep Tripathy 121222744909SSandeep Tripathy /* Invoke stop_func for each core */ 121322744909SSandeep Tripathy for (idx = 0U; idx < psci_plat_core_count; idx++) { 121422744909SSandeep Tripathy /* skip current CPU */ 121522744909SSandeep Tripathy if (idx == this_cpu_idx) { 121622744909SSandeep Tripathy continue; 121722744909SSandeep Tripathy } 121822744909SSandeep Tripathy 121922744909SSandeep Tripathy /* Check if the CPU is ON */ 122022744909SSandeep Tripathy if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) { 122122744909SSandeep Tripathy (*stop_func)(psci_cpu_pd_nodes[idx].mpidr); 122222744909SSandeep Tripathy } 122322744909SSandeep Tripathy } 122422744909SSandeep Tripathy 122522744909SSandeep Tripathy /* Need to wait for other cores to shutdown */ 122622744909SSandeep Tripathy if (wait_ms != 0U) { 1227b41b0824SJayanth Dodderi Chidanand while ((wait_ms-- != 0U) && (!psci_is_last_on_cpu())) { 122822744909SSandeep Tripathy mdelay(1U); 122922744909SSandeep Tripathy } 123022744909SSandeep Tripathy 1231b41b0824SJayanth Dodderi Chidanand if (!psci_is_last_on_cpu()) { 123222744909SSandeep Tripathy WARN("Failed to stop all cores!\n"); 123322744909SSandeep Tripathy psci_print_power_domain_map(); 123422744909SSandeep Tripathy return PSCI_E_DENIED; 123522744909SSandeep Tripathy } 123622744909SSandeep Tripathy } 123722744909SSandeep Tripathy 123822744909SSandeep Tripathy return PSCI_E_SUCCESS; 123922744909SSandeep Tripathy } 1240ce14a12fSLucian Paul-Trifu 1241ce14a12fSLucian Paul-Trifu /******************************************************************************* 1242ce14a12fSLucian Paul-Trifu * This function verifies that all the other cores in the system have been 1243ce14a12fSLucian Paul-Trifu * turned OFF and the current CPU is the last running CPU in the system. 1244ce14a12fSLucian Paul-Trifu * Returns true if the current CPU is the last ON CPU or false otherwise. 1245ce14a12fSLucian Paul-Trifu * 1246ce14a12fSLucian Paul-Trifu * This API has following differences with psci_is_last_on_cpu 1247ce14a12fSLucian Paul-Trifu * 1. PSCI states are locked 1248ce14a12fSLucian Paul-Trifu ******************************************************************************/ 1249ce14a12fSLucian Paul-Trifu bool psci_is_last_on_cpu_safe(void) 1250ce14a12fSLucian Paul-Trifu { 1251ce14a12fSLucian Paul-Trifu unsigned int this_core = plat_my_core_pos(); 1252ce14a12fSLucian Paul-Trifu unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 1253ce14a12fSLucian Paul-Trifu 1254b41b0824SJayanth Dodderi Chidanand psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes); 1255ce14a12fSLucian Paul-Trifu 1256ce14a12fSLucian Paul-Trifu psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1257ce14a12fSLucian Paul-Trifu 1258b41b0824SJayanth Dodderi Chidanand if (!psci_is_last_on_cpu()) { 1259b41b0824SJayanth Dodderi Chidanand psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1260ce14a12fSLucian Paul-Trifu return false; 1261ce14a12fSLucian Paul-Trifu } 1262ce14a12fSLucian Paul-Trifu 1263ce14a12fSLucian Paul-Trifu psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1264ce14a12fSLucian Paul-Trifu 1265ce14a12fSLucian Paul-Trifu return true; 1266ce14a12fSLucian Paul-Trifu } 1267b88a4416SWing Li 1268b88a4416SWing Li /******************************************************************************* 1269b88a4416SWing Li * This function verifies that all cores in the system have been turned ON. 1270b88a4416SWing Li * Returns true, if all CPUs are ON or false otherwise. 1271b88a4416SWing Li * 1272b88a4416SWing Li * This API has following differences with psci_are_all_cpus_on 1273b88a4416SWing Li * 1. PSCI states are locked 1274b88a4416SWing Li ******************************************************************************/ 1275b88a4416SWing Li bool psci_are_all_cpus_on_safe(void) 1276b88a4416SWing Li { 1277b88a4416SWing Li unsigned int this_core = plat_my_core_pos(); 1278b88a4416SWing Li unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 1279b88a4416SWing Li 1280b88a4416SWing Li psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes); 1281b88a4416SWing Li 1282b88a4416SWing Li psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1283b88a4416SWing Li 1284b88a4416SWing Li if (!psci_are_all_cpus_on()) { 1285b88a4416SWing Li psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1286b88a4416SWing Li return false; 1287b88a4416SWing Li } 1288b88a4416SWing Li 1289b88a4416SWing Li psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); 1290b88a4416SWing Li 1291b88a4416SWing Li return true; 1292b88a4416SWing Li } 1293