xref: /rk3399_ARM-atf/lib/psci/psci_common.c (revision 04c39e46e0b237c7e1ccfdd5428d7ab675fd6a92)
1532ed618SSoby Mathew /*
23b802105SBoyan Karatotev  * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <string.h>
909d40e0eSAntonio Nino Diaz 
10532ed618SSoby Mathew #include <arch.h>
11777f1f68SJayanth Dodderi Chidanand #include <arch_features.h>
12532ed618SSoby Mathew #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
15532ed618SSoby Mathew #include <context.h>
1622744909SSandeep Tripathy #include <drivers/delay_timer.h>
17232c1892SBoyan Karatotev #include <lib/cpus/cpu_ops.h>
1809d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
19777f1f68SJayanth Dodderi Chidanand #include <lib/extensions/spe.h>
209b1e800eSBoyan Karatotev #include <lib/pmf/pmf.h>
219b1e800eSBoyan Karatotev #include <lib/runtime_instr.h>
2209d40e0eSAntonio Nino Diaz #include <lib/utils.h>
2309d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2409d40e0eSAntonio Nino Diaz 
25532ed618SSoby Mathew #include "psci_private.h"
26532ed618SSoby Mathew 
27532ed618SSoby Mathew /*
28532ed618SSoby Mathew  * SPD power management operations, expected to be supplied by the registered
29532ed618SSoby Mathew  * SPD on successful SP initialization
30532ed618SSoby Mathew  */
31532ed618SSoby Mathew const spd_pm_ops_t *psci_spd_pm;
32532ed618SSoby Mathew 
33532ed618SSoby Mathew /*
34532ed618SSoby Mathew  * PSCI requested local power state map. This array is used to store the local
35532ed618SSoby Mathew  * power states requested by a CPU for power levels from level 1 to
36532ed618SSoby Mathew  * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power
37532ed618SSoby Mathew  * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a
38532ed618SSoby Mathew  * CPU are the same.
39532ed618SSoby Mathew  *
40532ed618SSoby Mathew  * During state coordination, the platform is passed an array containing the
41532ed618SSoby Mathew  * local states requested for a particular non cpu power domain by each cpu
42532ed618SSoby Mathew  * within the domain.
43532ed618SSoby Mathew  *
44532ed618SSoby Mathew  * TODO: Dense packing of the requested states will cause cache thrashing
45532ed618SSoby Mathew  * when multiple power domains write to it. If we allocate the requested
46532ed618SSoby Mathew  * states at each power level in a cache-line aligned per-domain memory,
47532ed618SSoby Mathew  * the cache thrashing can be avoided.
48532ed618SSoby Mathew  */
49532ed618SSoby Mathew static plat_local_state_t
50532ed618SSoby Mathew 	psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT];
51532ed618SSoby Mathew 
52ab4df50cSPankaj Gupta unsigned int psci_plat_core_count;
53532ed618SSoby Mathew 
54532ed618SSoby Mathew /*******************************************************************************
55532ed618SSoby Mathew  * Arrays that hold the platform's power domain tree information for state
56532ed618SSoby Mathew  * management of power domains.
57532ed618SSoby Mathew  * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain
58532ed618SSoby Mathew  * which is an ancestor of a CPU power domain.
59532ed618SSoby Mathew  * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain
60532ed618SSoby Mathew  ******************************************************************************/
61532ed618SSoby Mathew non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS]
62532ed618SSoby Mathew #if USE_COHERENT_MEM
63da04341eSChris Kay __section(".tzfw_coherent_mem")
64532ed618SSoby Mathew #endif
65532ed618SSoby Mathew ;
66532ed618SSoby Mathew 
67b0408e87SJeenu Viswambharan /* Lock for PSCI state coordination */
68b0408e87SJeenu Viswambharan DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
69532ed618SSoby Mathew 
70532ed618SSoby Mathew cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
71532ed618SSoby Mathew 
72532ed618SSoby Mathew /*******************************************************************************
73532ed618SSoby Mathew  * Pointer to functions exported by the platform to complete power mgmt. ops
74532ed618SSoby Mathew  ******************************************************************************/
75532ed618SSoby Mathew const plat_psci_ops_t *psci_plat_pm_ops;
76532ed618SSoby Mathew 
77532ed618SSoby Mathew /******************************************************************************
78532ed618SSoby Mathew  * Check that the maximum power level supported by the platform makes sense
79532ed618SSoby Mathew  *****************************************************************************/
806b7b0f36SAntonio Nino Diaz CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) &&
816b7b0f36SAntonio Nino Diaz 	(PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL),
82532ed618SSoby Mathew 	assert_platform_max_pwrlvl_check);
83532ed618SSoby Mathew 
84b88a4416SWing Li #if PSCI_OS_INIT_MODE
85b88a4416SWing Li /*******************************************************************************
86b88a4416SWing Li  * The power state coordination mode used in CPU_SUSPEND.
87b88a4416SWing Li  * Defaults to platform-coordinated mode.
88b88a4416SWing Li  ******************************************************************************/
89b88a4416SWing Li suspend_mode_t psci_suspend_mode = PLAT_COORD;
90b88a4416SWing Li #endif
91b88a4416SWing Li 
92532ed618SSoby Mathew /*
93532ed618SSoby Mathew  * The plat_local_state used by the platform is one of these types: RUN,
94532ed618SSoby Mathew  * RETENTION and OFF. The platform can define further sub-states for each type
95532ed618SSoby Mathew  * apart from RUN. This categorization is done to verify the sanity of the
96532ed618SSoby Mathew  * psci_power_state passed by the platform and to print debug information. The
97532ed618SSoby Mathew  * categorization is done on the basis of the following conditions:
98532ed618SSoby Mathew  *
99532ed618SSoby Mathew  * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN.
100532ed618SSoby Mathew  *
101532ed618SSoby Mathew  * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is
102532ed618SSoby Mathew  *    STATE_TYPE_RETN.
103532ed618SSoby Mathew  *
104532ed618SSoby Mathew  * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is
105532ed618SSoby Mathew  *    STATE_TYPE_OFF.
106532ed618SSoby Mathew  */
107532ed618SSoby Mathew typedef enum plat_local_state_type {
108532ed618SSoby Mathew 	STATE_TYPE_RUN = 0,
109532ed618SSoby Mathew 	STATE_TYPE_RETN,
110532ed618SSoby Mathew 	STATE_TYPE_OFF
111532ed618SSoby Mathew } plat_local_state_type_t;
112532ed618SSoby Mathew 
11397373c33SAntonio Nino Diaz /* Function used to categorize plat_local_state. */
11497373c33SAntonio Nino Diaz static plat_local_state_type_t find_local_state_type(plat_local_state_t state)
11597373c33SAntonio Nino Diaz {
11697373c33SAntonio Nino Diaz 	if (state != 0U) {
11797373c33SAntonio Nino Diaz 		if (state > PLAT_MAX_RET_STATE) {
11897373c33SAntonio Nino Diaz 			return STATE_TYPE_OFF;
11997373c33SAntonio Nino Diaz 		} else {
12097373c33SAntonio Nino Diaz 			return STATE_TYPE_RETN;
12197373c33SAntonio Nino Diaz 		}
12297373c33SAntonio Nino Diaz 	} else {
12397373c33SAntonio Nino Diaz 		return STATE_TYPE_RUN;
12497373c33SAntonio Nino Diaz 	}
12597373c33SAntonio Nino Diaz }
126532ed618SSoby Mathew 
127532ed618SSoby Mathew /******************************************************************************
128532ed618SSoby Mathew  * Check that the maximum retention level supported by the platform is less
129532ed618SSoby Mathew  * than the maximum off level.
130532ed618SSoby Mathew  *****************************************************************************/
1316b7b0f36SAntonio Nino Diaz CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE,
132532ed618SSoby Mathew 		assert_platform_max_off_and_retn_state_check);
133532ed618SSoby Mathew 
134532ed618SSoby Mathew /******************************************************************************
135532ed618SSoby Mathew  * This function ensures that the power state parameter in a CPU_SUSPEND request
136532ed618SSoby Mathew  * is valid. If so, it returns the requested states for each power level.
137532ed618SSoby Mathew  *****************************************************************************/
138532ed618SSoby Mathew int psci_validate_power_state(unsigned int power_state,
139532ed618SSoby Mathew 			      psci_power_state_t *state_info)
140532ed618SSoby Mathew {
141532ed618SSoby Mathew 	/* Check SBZ bits in power state are zero */
142c7b0a28dSMaheedhar Bollapalli 	if (psci_check_power_state(power_state) != 0U) {
143532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
144c7b0a28dSMaheedhar Bollapalli 	}
1456b7b0f36SAntonio Nino Diaz 	assert(psci_plat_pm_ops->validate_power_state != NULL);
146532ed618SSoby Mathew 
147532ed618SSoby Mathew 	/* Validate the power_state using platform pm_ops */
148532ed618SSoby Mathew 	return psci_plat_pm_ops->validate_power_state(power_state, state_info);
149532ed618SSoby Mathew }
150532ed618SSoby Mathew 
151532ed618SSoby Mathew /******************************************************************************
152532ed618SSoby Mathew  * This function retrieves the `psci_power_state_t` for system suspend from
153532ed618SSoby Mathew  * the platform.
154532ed618SSoby Mathew  *****************************************************************************/
155532ed618SSoby Mathew void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info)
156532ed618SSoby Mathew {
157532ed618SSoby Mathew 	/*
158532ed618SSoby Mathew 	 * Assert that the required pm_ops hook is implemented to ensure that
159532ed618SSoby Mathew 	 * the capability detected during psci_setup() is valid.
160532ed618SSoby Mathew 	 */
1616b7b0f36SAntonio Nino Diaz 	assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL);
162532ed618SSoby Mathew 
163532ed618SSoby Mathew 	/*
164532ed618SSoby Mathew 	 * Query the platform for the power_state required for system suspend
165532ed618SSoby Mathew 	 */
166532ed618SSoby Mathew 	psci_plat_pm_ops->get_sys_suspend_power_state(state_info);
167532ed618SSoby Mathew }
168532ed618SSoby Mathew 
169606b7430SWing Li #if PSCI_OS_INIT_MODE
170606b7430SWing Li /*******************************************************************************
171606b7430SWing Li  * This function verifies that all the other cores at the 'end_pwrlvl' have been
172606b7430SWing Li  * idled and the current CPU is the last running CPU at the 'end_pwrlvl'.
173606b7430SWing Li  * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false)
174606b7430SWing Li  * otherwise.
175606b7430SWing Li  ******************************************************************************/
1763b802105SBoyan Karatotev static bool psci_is_last_cpu_to_idle_at_pwrlvl(unsigned int my_idx, unsigned int end_pwrlvl)
177606b7430SWing Li {
1783b802105SBoyan Karatotev 	unsigned int lvl;
179152ad112SMark Dykes 	unsigned int parent_idx = 0;
180606b7430SWing Li 	unsigned int cpu_start_idx, ncpus, cpu_idx;
181606b7430SWing Li 	plat_local_state_t local_state;
182606b7430SWing Li 
183606b7430SWing Li 	if (end_pwrlvl == PSCI_CPU_PWR_LVL) {
184606b7430SWing Li 		return true;
185606b7430SWing Li 	}
186606b7430SWing Li 
187606b7430SWing Li 	parent_idx = psci_cpu_pd_nodes[my_idx].parent_node;
18801959a16SCharlie Bareham 	for (lvl = PSCI_CPU_PWR_LVL + U(1); lvl < end_pwrlvl; lvl++) {
18901959a16SCharlie Bareham 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
190606b7430SWing Li 	}
191606b7430SWing Li 
192606b7430SWing Li 	cpu_start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
193606b7430SWing Li 	ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
194606b7430SWing Li 
195606b7430SWing Li 	for (cpu_idx = cpu_start_idx; cpu_idx < cpu_start_idx + ncpus;
196606b7430SWing Li 			cpu_idx++) {
197606b7430SWing Li 		local_state = psci_get_cpu_local_state_by_idx(cpu_idx);
198606b7430SWing Li 		if (cpu_idx == my_idx) {
199606b7430SWing Li 			assert(is_local_state_run(local_state) != 0);
200606b7430SWing Li 			continue;
201606b7430SWing Li 		}
202606b7430SWing Li 
203606b7430SWing Li 		if (is_local_state_run(local_state) != 0) {
204606b7430SWing Li 			return false;
205606b7430SWing Li 		}
206606b7430SWing Li 	}
207606b7430SWing Li 
208606b7430SWing Li 	return true;
209606b7430SWing Li }
210606b7430SWing Li #endif
211606b7430SWing Li 
212532ed618SSoby Mathew /*******************************************************************************
213b88a4416SWing Li  * This function verifies that all the other cores in the system have been
214532ed618SSoby Mathew  * turned OFF and the current CPU is the last running CPU in the system.
215b41b0824SJayanth Dodderi Chidanand  * Returns true, if the current CPU is the last ON CPU or false otherwise.
216532ed618SSoby Mathew  ******************************************************************************/
2173b802105SBoyan Karatotev bool psci_is_last_on_cpu(unsigned int my_idx)
218532ed618SSoby Mathew {
219a7be2a57SManish V Badarkhe 	for (unsigned int cpu_idx = 0U; cpu_idx < psci_plat_core_count; cpu_idx++) {
220532ed618SSoby Mathew 		if (cpu_idx == my_idx) {
221532ed618SSoby Mathew 			assert(psci_get_aff_info_state() == AFF_STATE_ON);
222532ed618SSoby Mathew 			continue;
223532ed618SSoby Mathew 		}
224532ed618SSoby Mathew 
225b41b0824SJayanth Dodderi Chidanand 		if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) {
226b41b0824SJayanth Dodderi Chidanand 			VERBOSE("core=%u other than current core=%u %s\n",
227b41b0824SJayanth Dodderi Chidanand 				cpu_idx, my_idx, "running in the system");
228b41b0824SJayanth Dodderi Chidanand 			return false;
229b41b0824SJayanth Dodderi Chidanand 		}
230532ed618SSoby Mathew 	}
231532ed618SSoby Mathew 
232b41b0824SJayanth Dodderi Chidanand 	return true;
233532ed618SSoby Mathew }
234532ed618SSoby Mathew 
235532ed618SSoby Mathew /*******************************************************************************
236b88a4416SWing Li  * This function verifies that all cores in the system have been turned ON.
237b88a4416SWing Li  * Returns true, if all CPUs are ON or false otherwise.
238b88a4416SWing Li  ******************************************************************************/
239b88a4416SWing Li static bool psci_are_all_cpus_on(void)
240b88a4416SWing Li {
241b88a4416SWing Li 	unsigned int cpu_idx;
242b88a4416SWing Li 
243a7be2a57SManish V Badarkhe 	for (cpu_idx = 0U; cpu_idx < psci_plat_core_count; cpu_idx++) {
244b88a4416SWing Li 		if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_OFF) {
245b88a4416SWing Li 			return false;
246b88a4416SWing Li 		}
247b88a4416SWing Li 	}
248b88a4416SWing Li 
249b88a4416SWing Li 	return true;
250b88a4416SWing Li }
251b88a4416SWing Li 
252b88a4416SWing Li /*******************************************************************************
253a7be2a57SManish V Badarkhe  * Counts the number of CPUs in the system that are currently in the ON or
254a7be2a57SManish V Badarkhe  * ON_PENDING state.
255a7be2a57SManish V Badarkhe  *
256a7be2a57SManish V Badarkhe  * @note This function does not acquire any power domain locks. It must only be
257a7be2a57SManish V Badarkhe  *       called in contexts where it is guaranteed that PSCI state transitions
258a7be2a57SManish V Badarkhe  *       are not concurrently happening, or where locks are already held.
259a7be2a57SManish V Badarkhe  *
260a7be2a57SManish V Badarkhe  * @return The number of CPUs currently in AFF_STATE_ON or AFF_STATE_ON_PENDING.
261a7be2a57SManish V Badarkhe  ******************************************************************************/
262a7be2a57SManish V Badarkhe static unsigned int psci_num_cpus_running(void)
263a7be2a57SManish V Badarkhe {
264a7be2a57SManish V Badarkhe 	unsigned int cpu_idx;
265a7be2a57SManish V Badarkhe 	unsigned int no_of_cpus = 0U;
266a7be2a57SManish V Badarkhe 	aff_info_state_t aff_state;
267a7be2a57SManish V Badarkhe 
268a7be2a57SManish V Badarkhe 	for (cpu_idx = 0U; cpu_idx < psci_plat_core_count; cpu_idx++) {
269a7be2a57SManish V Badarkhe 		aff_state = psci_get_aff_info_state_by_idx(cpu_idx);
270a7be2a57SManish V Badarkhe 		if (aff_state == AFF_STATE_ON ||
271a7be2a57SManish V Badarkhe 		    aff_state == AFF_STATE_ON_PENDING) {
272a7be2a57SManish V Badarkhe 			no_of_cpus++;
273a7be2a57SManish V Badarkhe 		}
274a7be2a57SManish V Badarkhe 	}
275a7be2a57SManish V Badarkhe 
276a7be2a57SManish V Badarkhe 	return no_of_cpus;
277a7be2a57SManish V Badarkhe }
278a7be2a57SManish V Badarkhe 
279a7be2a57SManish V Badarkhe /*******************************************************************************
280532ed618SSoby Mathew  * Routine to return the maximum power level to traverse to after a cpu has
281532ed618SSoby Mathew  * been physically powered up. It is expected to be called immediately after
282532ed618SSoby Mathew  * reset from assembler code.
283532ed618SSoby Mathew  ******************************************************************************/
284532ed618SSoby Mathew static unsigned int get_power_on_target_pwrlvl(void)
285532ed618SSoby Mathew {
286532ed618SSoby Mathew 	unsigned int pwrlvl;
287532ed618SSoby Mathew 
288532ed618SSoby Mathew 	/*
289532ed618SSoby Mathew 	 * Assume that this cpu was suspended and retrieve its target power
2900c836554SBoyan Karatotev 	 * level. If it wasn't, the cpu is off so this will be PLAT_MAX_PWR_LVL.
291532ed618SSoby Mathew 	 */
292532ed618SSoby Mathew 	pwrlvl = psci_get_suspend_pwrlvl();
2930c411c78SDeepika Bhavnani 	assert(pwrlvl < PSCI_INVALID_PWR_LVL);
294532ed618SSoby Mathew 	return pwrlvl;
295532ed618SSoby Mathew }
296532ed618SSoby Mathew 
297532ed618SSoby Mathew /******************************************************************************
298532ed618SSoby Mathew  * Helper function to update the requested local power state array. This array
299532ed618SSoby Mathew  * does not store the requested state for the CPU power level. Hence an
30041af0515SDeepika Bhavnani  * assertion is added to prevent us from accessing the CPU power level.
301532ed618SSoby Mathew  *****************************************************************************/
302532ed618SSoby Mathew static void psci_set_req_local_pwr_state(unsigned int pwrlvl,
303532ed618SSoby Mathew 					 unsigned int cpu_idx,
304532ed618SSoby Mathew 					 plat_local_state_t req_pwr_state)
305532ed618SSoby Mathew {
306532ed618SSoby Mathew 	assert(pwrlvl > PSCI_CPU_PWR_LVL);
30741af0515SDeepika Bhavnani 	if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
308ab4df50cSPankaj Gupta 			(cpu_idx < psci_plat_core_count)) {
3096b7b0f36SAntonio Nino Diaz 		psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state;
31041af0515SDeepika Bhavnani 	}
311532ed618SSoby Mathew }
312532ed618SSoby Mathew 
313532ed618SSoby Mathew /******************************************************************************
314532ed618SSoby Mathew  * This function initializes the psci_req_local_pwr_states.
315532ed618SSoby Mathew  *****************************************************************************/
31687c85134SDaniel Boulby void __init psci_init_req_local_pwr_states(void)
317532ed618SSoby Mathew {
318532ed618SSoby Mathew 	/* Initialize the requested state of all non CPU power domains as OFF */
3196b7b0f36SAntonio Nino Diaz 	unsigned int pwrlvl;
320ab4df50cSPankaj Gupta 	unsigned int core;
3216b7b0f36SAntonio Nino Diaz 
3226b7b0f36SAntonio Nino Diaz 	for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) {
323ab4df50cSPankaj Gupta 		for (core = 0; core < psci_plat_core_count; core++) {
3246b7b0f36SAntonio Nino Diaz 			psci_req_local_pwr_states[pwrlvl][core] =
3256b7b0f36SAntonio Nino Diaz 				PLAT_MAX_OFF_STATE;
3266b7b0f36SAntonio Nino Diaz 		}
3276b7b0f36SAntonio Nino Diaz 	}
328532ed618SSoby Mathew }
329532ed618SSoby Mathew 
330532ed618SSoby Mathew /******************************************************************************
331532ed618SSoby Mathew  * Helper function to return a reference to an array containing the local power
332532ed618SSoby Mathew  * states requested by each cpu for a power domain at 'pwrlvl'. The size of the
333532ed618SSoby Mathew  * array will be the number of cpu power domains of which this power domain is
334532ed618SSoby Mathew  * an ancestor. These requested states will be used to determine a suitable
335532ed618SSoby Mathew  * target state for this power domain during psci state coordination. An
336532ed618SSoby Mathew  * assertion is added to prevent us from accessing the CPU power level.
337532ed618SSoby Mathew  *****************************************************************************/
338532ed618SSoby Mathew static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl,
339fc81021aSDeepika Bhavnani 							 unsigned int cpu_idx)
340532ed618SSoby Mathew {
341532ed618SSoby Mathew 	assert(pwrlvl > PSCI_CPU_PWR_LVL);
342532ed618SSoby Mathew 
34341af0515SDeepika Bhavnani 	if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
344ab4df50cSPankaj Gupta 			(cpu_idx < psci_plat_core_count)) {
3456b7b0f36SAntonio Nino Diaz 		return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx];
34641af0515SDeepika Bhavnani 	} else
34741af0515SDeepika Bhavnani 		return NULL;
348532ed618SSoby Mathew }
349532ed618SSoby Mathew 
350606b7430SWing Li #if PSCI_OS_INIT_MODE
351606b7430SWing Li /******************************************************************************
352606b7430SWing Li  * Helper function to save a copy of the psci_req_local_pwr_states (prev) for a
353606b7430SWing Li  * CPU (cpu_idx), and update psci_req_local_pwr_states with the new requested
354606b7430SWing Li  * local power states (state_info).
355606b7430SWing Li  *****************************************************************************/
356606b7430SWing Li void psci_update_req_local_pwr_states(unsigned int end_pwrlvl,
357606b7430SWing Li 				      unsigned int cpu_idx,
358606b7430SWing Li 				      psci_power_state_t *state_info,
359606b7430SWing Li 				      plat_local_state_t *prev)
360606b7430SWing Li {
361606b7430SWing Li 	unsigned int lvl;
362606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
363606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
364606b7430SWing Li #else
365606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL;
366606b7430SWing Li #endif
367606b7430SWing Li 	plat_local_state_t req_state;
368606b7430SWing Li 
369606b7430SWing Li 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) {
370606b7430SWing Li 		/* Save the previous requested local power state */
371606b7430SWing Li 		prev[lvl - 1U] = *psci_get_req_local_pwr_states(lvl, cpu_idx);
372606b7430SWing Li 
373606b7430SWing Li 		/* Update the new requested local power state */
374606b7430SWing Li 		if (lvl <= end_pwrlvl) {
375606b7430SWing Li 			req_state = state_info->pwr_domain_state[lvl];
376606b7430SWing Li 		} else {
377606b7430SWing Li 			req_state = state_info->pwr_domain_state[end_pwrlvl];
378606b7430SWing Li 		}
379606b7430SWing Li 		psci_set_req_local_pwr_state(lvl, cpu_idx, req_state);
380606b7430SWing Li 	}
381606b7430SWing Li }
382606b7430SWing Li 
383606b7430SWing Li /******************************************************************************
384606b7430SWing Li  * Helper function to restore the previously saved requested local power states
385606b7430SWing Li  * (prev) for a CPU (cpu_idx) to psci_req_local_pwr_states.
386606b7430SWing Li  *****************************************************************************/
387606b7430SWing Li void psci_restore_req_local_pwr_states(unsigned int cpu_idx,
388606b7430SWing Li 				       plat_local_state_t *prev)
389606b7430SWing Li {
390606b7430SWing Li 	unsigned int lvl;
391606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
392606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
393606b7430SWing Li #else
394606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL;
395606b7430SWing Li #endif
396606b7430SWing Li 
397606b7430SWing Li 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) {
398606b7430SWing Li 		/* Restore the previous requested local power state */
399606b7430SWing Li 		psci_set_req_local_pwr_state(lvl, cpu_idx, prev[lvl - 1U]);
400606b7430SWing Li 	}
401606b7430SWing Li }
402606b7430SWing Li #endif
403606b7430SWing Li 
404a10d3632SJeenu Viswambharan /*
405a10d3632SJeenu Viswambharan  * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent
406a10d3632SJeenu Viswambharan  * memory.
407a10d3632SJeenu Viswambharan  *
408a10d3632SJeenu Viswambharan  * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory,
409a10d3632SJeenu Viswambharan  * it's accessed by both cached and non-cached participants. To serve the common
410a10d3632SJeenu Viswambharan  * minimum, perform a cache flush before read and after write so that non-cached
411a10d3632SJeenu Viswambharan  * participants operate on latest data in main memory.
412a10d3632SJeenu Viswambharan  *
413a10d3632SJeenu Viswambharan  * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent
414a10d3632SJeenu Viswambharan  * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent.
415a10d3632SJeenu Viswambharan  * In both cases, no cache operations are required.
416a10d3632SJeenu Viswambharan  */
417a10d3632SJeenu Viswambharan 
418a10d3632SJeenu Viswambharan /*
419a10d3632SJeenu Viswambharan  * Retrieve local state of non-CPU power domain node from a non-cached CPU,
420a10d3632SJeenu Viswambharan  * after any required cache maintenance operation.
421a10d3632SJeenu Viswambharan  */
422a10d3632SJeenu Viswambharan static plat_local_state_t get_non_cpu_pd_node_local_state(
423a10d3632SJeenu Viswambharan 		unsigned int parent_idx)
424a10d3632SJeenu Viswambharan {
425f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
426a10d3632SJeenu Viswambharan 	flush_dcache_range(
427a10d3632SJeenu Viswambharan 			(uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
428a10d3632SJeenu Viswambharan 			sizeof(psci_non_cpu_pd_nodes[parent_idx]));
429a10d3632SJeenu Viswambharan #endif
430a10d3632SJeenu Viswambharan 	return psci_non_cpu_pd_nodes[parent_idx].local_state;
431a10d3632SJeenu Viswambharan }
432a10d3632SJeenu Viswambharan 
433a10d3632SJeenu Viswambharan /*
434a10d3632SJeenu Viswambharan  * Update local state of non-CPU power domain node from a cached CPU; perform
435a10d3632SJeenu Viswambharan  * any required cache maintenance operation afterwards.
436a10d3632SJeenu Viswambharan  */
437a10d3632SJeenu Viswambharan static void set_non_cpu_pd_node_local_state(unsigned int parent_idx,
438a10d3632SJeenu Viswambharan 		plat_local_state_t state)
439a10d3632SJeenu Viswambharan {
440a10d3632SJeenu Viswambharan 	psci_non_cpu_pd_nodes[parent_idx].local_state = state;
441f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
442a10d3632SJeenu Viswambharan 	flush_dcache_range(
443a10d3632SJeenu Viswambharan 			(uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
444a10d3632SJeenu Viswambharan 			sizeof(psci_non_cpu_pd_nodes[parent_idx]));
445a10d3632SJeenu Viswambharan #endif
446a10d3632SJeenu Viswambharan }
447a10d3632SJeenu Viswambharan 
448532ed618SSoby Mathew /******************************************************************************
449532ed618SSoby Mathew  * Helper function to return the current local power state of each power domain
450532ed618SSoby Mathew  * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This
451532ed618SSoby Mathew  * function will be called after a cpu is powered on to find the local state
452532ed618SSoby Mathew  * each power domain has emerged from.
453532ed618SSoby Mathew  *****************************************************************************/
4543b802105SBoyan Karatotev void psci_get_target_local_pwr_states(unsigned int cpu_idx, unsigned int end_pwrlvl,
455532ed618SSoby Mathew 				      psci_power_state_t *target_state)
456532ed618SSoby Mathew {
457532ed618SSoby Mathew 	unsigned int parent_idx, lvl;
458532ed618SSoby Mathew 	plat_local_state_t *pd_state = target_state->pwr_domain_state;
459532ed618SSoby Mathew 
460532ed618SSoby Mathew 	pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state();
4613b802105SBoyan Karatotev 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
462532ed618SSoby Mathew 
463532ed618SSoby Mathew 	/* Copy the local power state from node to state_info */
4646b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
465a10d3632SJeenu Viswambharan 		pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx);
466532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
467532ed618SSoby Mathew 	}
468532ed618SSoby Mathew 
469532ed618SSoby Mathew 	/* Set the the higher levels to RUN */
470c7b0a28dSMaheedhar Bollapalli 	for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
471532ed618SSoby Mathew 		target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
472532ed618SSoby Mathew 	}
473c7b0a28dSMaheedhar Bollapalli }
474532ed618SSoby Mathew 
475532ed618SSoby Mathew /******************************************************************************
476532ed618SSoby Mathew  * Helper function to set the target local power state that each power domain
477532ed618SSoby Mathew  * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will
478532ed618SSoby Mathew  * enter. This function will be called after coordination of requested power
479532ed618SSoby Mathew  * states has been done for each power level.
480532ed618SSoby Mathew  *****************************************************************************/
4813b802105SBoyan Karatotev void psci_set_target_local_pwr_states(unsigned int cpu_idx, unsigned int end_pwrlvl,
482532ed618SSoby Mathew 				      const psci_power_state_t *target_state)
483532ed618SSoby Mathew {
484532ed618SSoby Mathew 	unsigned int parent_idx, lvl;
485532ed618SSoby Mathew 	const plat_local_state_t *pd_state = target_state->pwr_domain_state;
486532ed618SSoby Mathew 
487532ed618SSoby Mathew 	psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]);
488532ed618SSoby Mathew 
489532ed618SSoby Mathew 	/*
490a10d3632SJeenu Viswambharan 	 * Need to flush as local_state might be accessed with Data Cache
491532ed618SSoby Mathew 	 * disabled during power on
492532ed618SSoby Mathew 	 */
493a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data.local_state);
494532ed618SSoby Mathew 
4953b802105SBoyan Karatotev 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
496532ed618SSoby Mathew 
497532ed618SSoby Mathew 	/* Copy the local_state from state_info */
4986b7b0f36SAntonio Nino Diaz 	for (lvl = 1U; lvl <= end_pwrlvl; lvl++) {
499a10d3632SJeenu Viswambharan 		set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]);
500532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
501532ed618SSoby Mathew 	}
502532ed618SSoby Mathew }
503532ed618SSoby Mathew 
504532ed618SSoby Mathew /*******************************************************************************
505532ed618SSoby Mathew  * PSCI helper function to get the parent nodes corresponding to a cpu_index.
506532ed618SSoby Mathew  ******************************************************************************/
507fc81021aSDeepika Bhavnani void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
508532ed618SSoby Mathew 				      unsigned int end_lvl,
5096b7b0f36SAntonio Nino Diaz 				      unsigned int *node_index)
510532ed618SSoby Mathew {
511532ed618SSoby Mathew 	unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node;
5126311f63dSVarun Wadekar 	unsigned int i;
5136b7b0f36SAntonio Nino Diaz 	unsigned int *node = node_index;
514532ed618SSoby Mathew 
5156b7b0f36SAntonio Nino Diaz 	for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) {
5166b7b0f36SAntonio Nino Diaz 		*node = parent_node;
5176b7b0f36SAntonio Nino Diaz 		node++;
518532ed618SSoby Mathew 		parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node;
519532ed618SSoby Mathew 	}
520532ed618SSoby Mathew }
521532ed618SSoby Mathew 
522532ed618SSoby Mathew /******************************************************************************
523532ed618SSoby Mathew  * This function is invoked post CPU power up and initialization. It sets the
524532ed618SSoby Mathew  * affinity info state, target power state and requested power state for the
525532ed618SSoby Mathew  * current CPU and all its ancestor power domains to RUN.
526532ed618SSoby Mathew  *****************************************************************************/
5273b802105SBoyan Karatotev void psci_set_pwr_domains_to_run(unsigned int cpu_idx, unsigned int end_pwrlvl)
528532ed618SSoby Mathew {
5293b802105SBoyan Karatotev 	unsigned int parent_idx, lvl;
530532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
531532ed618SSoby Mathew 
532532ed618SSoby Mathew 	/* Reset the local_state to RUN for the non cpu power domains. */
5336b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
534a10d3632SJeenu Viswambharan 		set_non_cpu_pd_node_local_state(parent_idx,
535a10d3632SJeenu Viswambharan 				PSCI_LOCAL_STATE_RUN);
536532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl,
537532ed618SSoby Mathew 					     cpu_idx,
538532ed618SSoby Mathew 					     PSCI_LOCAL_STATE_RUN);
539532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
540532ed618SSoby Mathew 	}
541532ed618SSoby Mathew 
542532ed618SSoby Mathew 	/* Set the affinity info state to ON */
543532ed618SSoby Mathew 	psci_set_aff_info_state(AFF_STATE_ON);
544532ed618SSoby Mathew 
545532ed618SSoby Mathew 	psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
546a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data);
547532ed618SSoby Mathew }
548532ed618SSoby Mathew 
549532ed618SSoby Mathew /******************************************************************************
550606b7430SWing Li  * This function is used in platform-coordinated mode.
551606b7430SWing Li  *
552532ed618SSoby Mathew  * This function is passed the local power states requested for each power
553532ed618SSoby Mathew  * domain (state_info) between the current CPU domain and its ancestors until
554532ed618SSoby Mathew  * the target power level (end_pwrlvl). It updates the array of requested power
555532ed618SSoby Mathew  * states with this information.
556532ed618SSoby Mathew  *
557532ed618SSoby Mathew  * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
558532ed618SSoby Mathew  * retrieves the states requested by all the cpus of which the power domain at
559532ed618SSoby Mathew  * that level is an ancestor. It passes this information to the platform to
560532ed618SSoby Mathew  * coordinate and return the target power state. If the target state for a level
561532ed618SSoby Mathew  * is RUN then subsequent levels are not considered. At the CPU level, state
562532ed618SSoby Mathew  * coordination is not required. Hence, the requested and the target states are
563532ed618SSoby Mathew  * the same.
564532ed618SSoby Mathew  *
565532ed618SSoby Mathew  * The 'state_info' is updated with the target state for each level between the
566532ed618SSoby Mathew  * CPU and the 'end_pwrlvl' and returned to the caller.
567532ed618SSoby Mathew  *
568532ed618SSoby Mathew  * This function will only be invoked with data cache enabled and while
569532ed618SSoby Mathew  * powering down a core.
570532ed618SSoby Mathew  *****************************************************************************/
5713b802105SBoyan Karatotev void psci_do_state_coordination(unsigned int cpu_idx, unsigned int end_pwrlvl,
572532ed618SSoby Mathew 				psci_power_state_t *state_info)
573532ed618SSoby Mathew {
5743b802105SBoyan Karatotev 	unsigned int lvl, parent_idx;
575fc81021aSDeepika Bhavnani 	unsigned int start_idx;
5766b7b0f36SAntonio Nino Diaz 	unsigned int ncpus;
5777b970841SNithin G 	plat_local_state_t target_state;
578532ed618SSoby Mathew 
579532ed618SSoby Mathew 	assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
580532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
581532ed618SSoby Mathew 
582532ed618SSoby Mathew 	/* For level 0, the requested state will be equivalent
583532ed618SSoby Mathew 	   to target state */
5846b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
585532ed618SSoby Mathew 
586532ed618SSoby Mathew 		/* First update the requested power state */
587532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl, cpu_idx,
588532ed618SSoby Mathew 					     state_info->pwr_domain_state[lvl]);
589532ed618SSoby Mathew 
590532ed618SSoby Mathew 		/* Get the requested power states for this power level */
591532ed618SSoby Mathew 		start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
5927b970841SNithin G 		plat_local_state_t const *req_states = psci_get_req_local_pwr_states(lvl,
5937b970841SNithin G 										start_idx);
594532ed618SSoby Mathew 
595532ed618SSoby Mathew 		/*
596532ed618SSoby Mathew 		 * Let the platform coordinate amongst the requested states at
597532ed618SSoby Mathew 		 * this power level and return the target local power state.
598532ed618SSoby Mathew 		 */
599532ed618SSoby Mathew 		ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
600532ed618SSoby Mathew 		target_state = plat_get_target_pwr_state(lvl,
601532ed618SSoby Mathew 							 req_states,
602532ed618SSoby Mathew 							 ncpus);
603532ed618SSoby Mathew 
604532ed618SSoby Mathew 		state_info->pwr_domain_state[lvl] = target_state;
605532ed618SSoby Mathew 
606532ed618SSoby Mathew 		/* Break early if the negotiated target power state is RUN */
607c7b0a28dSMaheedhar Bollapalli 		if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0) {
608532ed618SSoby Mathew 			break;
609c7b0a28dSMaheedhar Bollapalli 		}
610532ed618SSoby Mathew 
611532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
612532ed618SSoby Mathew 	}
613532ed618SSoby Mathew 
614532ed618SSoby Mathew 	/*
615532ed618SSoby Mathew 	 * This is for cases when we break out of the above loop early because
616532ed618SSoby Mathew 	 * the target power state is RUN at a power level < end_pwlvl.
617532ed618SSoby Mathew 	 * We update the requested power state from state_info and then
618532ed618SSoby Mathew 	 * set the target state as RUN.
619532ed618SSoby Mathew 	 */
6206b7b0f36SAntonio Nino Diaz 	for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) {
621532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl, cpu_idx,
622532ed618SSoby Mathew 					     state_info->pwr_domain_state[lvl]);
623532ed618SSoby Mathew 		state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
624532ed618SSoby Mathew 
625532ed618SSoby Mathew 	}
626532ed618SSoby Mathew }
627532ed618SSoby Mathew 
628606b7430SWing Li #if PSCI_OS_INIT_MODE
629606b7430SWing Li /******************************************************************************
630606b7430SWing Li  * This function is used in OS-initiated mode.
631606b7430SWing Li  *
632606b7430SWing Li  * This function is passed the local power states requested for each power
633606b7430SWing Li  * domain (state_info) between the current CPU domain and its ancestors until
634606b7430SWing Li  * the target power level (end_pwrlvl), and ensures the requested power states
635606b7430SWing Li  * are valid. It updates the array of requested power states with this
636606b7430SWing Li  * information.
637606b7430SWing Li  *
638606b7430SWing Li  * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
639606b7430SWing Li  * retrieves the states requested by all the cpus of which the power domain at
640606b7430SWing Li  * that level is an ancestor. It passes this information to the platform to
641606b7430SWing Li  * coordinate and return the target power state. If the requested state does
642606b7430SWing Li  * not match the target state, the request is denied.
643606b7430SWing Li  *
644606b7430SWing Li  * The 'state_info' is not modified.
645606b7430SWing Li  *
646606b7430SWing Li  * This function will only be invoked with data cache enabled and while
647606b7430SWing Li  * powering down a core.
648606b7430SWing Li  *****************************************************************************/
6493b802105SBoyan Karatotev int psci_validate_state_coordination(unsigned int cpu_idx, unsigned int end_pwrlvl,
650606b7430SWing Li 				     psci_power_state_t *state_info)
651606b7430SWing Li {
652606b7430SWing Li 	int rc = PSCI_E_SUCCESS;
6533b802105SBoyan Karatotev 	unsigned int lvl, parent_idx;
654606b7430SWing Li 	unsigned int start_idx;
655606b7430SWing Li 	unsigned int ncpus;
656606b7430SWing Li 	plat_local_state_t target_state, *req_states;
657606b7430SWing Li 	plat_local_state_t prev[PLAT_MAX_PWR_LVL];
658606b7430SWing Li 
659606b7430SWing Li 	assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
660606b7430SWing Li 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
661606b7430SWing Li 
662606b7430SWing Li 	/*
663606b7430SWing Li 	 * Save a copy of the previous requested local power states and update
664606b7430SWing Li 	 * the new requested local power states.
665606b7430SWing Li 	 */
666606b7430SWing Li 	psci_update_req_local_pwr_states(end_pwrlvl, cpu_idx, state_info, prev);
667606b7430SWing Li 
668606b7430SWing Li 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
669606b7430SWing Li 		/* Get the requested power states for this power level */
670606b7430SWing Li 		start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
671606b7430SWing Li 		req_states = psci_get_req_local_pwr_states(lvl, start_idx);
672606b7430SWing Li 
673606b7430SWing Li 		/*
674606b7430SWing Li 		 * Let the platform coordinate amongst the requested states at
675606b7430SWing Li 		 * this power level and return the target local power state.
676606b7430SWing Li 		 */
677606b7430SWing Li 		ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
678606b7430SWing Li 		target_state = plat_get_target_pwr_state(lvl,
679606b7430SWing Li 							 req_states,
680606b7430SWing Li 							 ncpus);
681606b7430SWing Li 
682606b7430SWing Li 		/*
683606b7430SWing Li 		 * Verify that the requested power state matches the target
684606b7430SWing Li 		 * local power state.
685606b7430SWing Li 		 */
686606b7430SWing Li 		if (state_info->pwr_domain_state[lvl] != target_state) {
687606b7430SWing Li 			if (target_state == PSCI_LOCAL_STATE_RUN) {
688606b7430SWing Li 				rc = PSCI_E_DENIED;
689606b7430SWing Li 			} else {
690606b7430SWing Li 				rc = PSCI_E_INVALID_PARAMS;
691606b7430SWing Li 			}
692606b7430SWing Li 			goto exit;
693606b7430SWing Li 		}
694412d92fdSPatrick Delaunay 
695412d92fdSPatrick Delaunay 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
696606b7430SWing Li 	}
697606b7430SWing Li 
698606b7430SWing Li 	/*
699606b7430SWing Li 	 * Verify that the current core is the last running core at the
700606b7430SWing Li 	 * specified power level.
701606b7430SWing Li 	 */
702606b7430SWing Li 	lvl = state_info->last_at_pwrlvl;
7033b802105SBoyan Karatotev 	if (!psci_is_last_cpu_to_idle_at_pwrlvl(cpu_idx, lvl)) {
704606b7430SWing Li 		rc = PSCI_E_DENIED;
705606b7430SWing Li 	}
706606b7430SWing Li 
707606b7430SWing Li exit:
708606b7430SWing Li 	if (rc != PSCI_E_SUCCESS) {
709606b7430SWing Li 		/* Restore the previous requested local power states. */
710606b7430SWing Li 		psci_restore_req_local_pwr_states(cpu_idx, prev);
711606b7430SWing Li 		return rc;
712606b7430SWing Li 	}
713606b7430SWing Li 
714606b7430SWing Li 	return rc;
715606b7430SWing Li }
716606b7430SWing Li #endif
717606b7430SWing Li 
718532ed618SSoby Mathew /******************************************************************************
719532ed618SSoby Mathew  * This function validates a suspend request by making sure that if a standby
720532ed618SSoby Mathew  * state is requested then no power level is turned off and the highest power
721532ed618SSoby Mathew  * level is placed in a standby/retention state.
722532ed618SSoby Mathew  *
723532ed618SSoby Mathew  * It also ensures that the state level X will enter is not shallower than the
724532ed618SSoby Mathew  * state level X + 1 will enter.
725532ed618SSoby Mathew  *
726532ed618SSoby Mathew  * This validation will be enabled only for DEBUG builds as the platform is
727532ed618SSoby Mathew  * expected to perform these validations as well.
728532ed618SSoby Mathew  *****************************************************************************/
729532ed618SSoby Mathew int psci_validate_suspend_req(const psci_power_state_t *state_info,
730532ed618SSoby Mathew 			      unsigned int is_power_down_state)
731532ed618SSoby Mathew {
732532ed618SSoby Mathew 	unsigned int max_off_lvl, target_lvl, max_retn_lvl;
733532ed618SSoby Mathew 	plat_local_state_t state;
734532ed618SSoby Mathew 	plat_local_state_type_t req_state_type, deepest_state_type;
735532ed618SSoby Mathew 	int i;
736532ed618SSoby Mathew 
737532ed618SSoby Mathew 	/* Find the target suspend power level */
738532ed618SSoby Mathew 	target_lvl = psci_find_target_suspend_lvl(state_info);
739532ed618SSoby Mathew 	if (target_lvl == PSCI_INVALID_PWR_LVL)
740532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
741532ed618SSoby Mathew 
742532ed618SSoby Mathew 	/* All power domain levels are in a RUN state to begin with */
743532ed618SSoby Mathew 	deepest_state_type = STATE_TYPE_RUN;
744532ed618SSoby Mathew 
7456b7b0f36SAntonio Nino Diaz 	for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) {
746532ed618SSoby Mathew 		state = state_info->pwr_domain_state[i];
747532ed618SSoby Mathew 		req_state_type = find_local_state_type(state);
748532ed618SSoby Mathew 
749532ed618SSoby Mathew 		/*
750532ed618SSoby Mathew 		 * While traversing from the highest power level to the lowest,
751532ed618SSoby Mathew 		 * the state requested for lower levels has to be the same or
752532ed618SSoby Mathew 		 * deeper i.e. equal to or greater than the state at the higher
753532ed618SSoby Mathew 		 * levels. If this condition is true, then the requested state
754532ed618SSoby Mathew 		 * becomes the deepest state encountered so far.
755532ed618SSoby Mathew 		 */
756532ed618SSoby Mathew 		if (req_state_type < deepest_state_type)
757532ed618SSoby Mathew 			return PSCI_E_INVALID_PARAMS;
758532ed618SSoby Mathew 		deepest_state_type = req_state_type;
759532ed618SSoby Mathew 	}
760532ed618SSoby Mathew 
761532ed618SSoby Mathew 	/* Find the highest off power level */
762532ed618SSoby Mathew 	max_off_lvl = psci_find_max_off_lvl(state_info);
763532ed618SSoby Mathew 
764532ed618SSoby Mathew 	/* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */
765532ed618SSoby Mathew 	max_retn_lvl = PSCI_INVALID_PWR_LVL;
766532ed618SSoby Mathew 	if (target_lvl != max_off_lvl)
767532ed618SSoby Mathew 		max_retn_lvl = target_lvl;
768532ed618SSoby Mathew 
769532ed618SSoby Mathew 	/*
770532ed618SSoby Mathew 	 * If this is not a request for a power down state then max off level
771532ed618SSoby Mathew 	 * has to be invalid and max retention level has to be a valid power
772532ed618SSoby Mathew 	 * level.
773532ed618SSoby Mathew 	 */
7746b7b0f36SAntonio Nino Diaz 	if ((is_power_down_state == 0U) &&
7756b7b0f36SAntonio Nino Diaz 			((max_off_lvl != PSCI_INVALID_PWR_LVL) ||
7766b7b0f36SAntonio Nino Diaz 			 (max_retn_lvl == PSCI_INVALID_PWR_LVL)))
777532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
778532ed618SSoby Mathew 
779532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
780532ed618SSoby Mathew }
781532ed618SSoby Mathew 
782532ed618SSoby Mathew /******************************************************************************
783532ed618SSoby Mathew  * This function finds the highest power level which will be powered down
784532ed618SSoby Mathew  * amongst all the power levels specified in the 'state_info' structure
785532ed618SSoby Mathew  *****************************************************************************/
786532ed618SSoby Mathew unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info)
787532ed618SSoby Mathew {
788532ed618SSoby Mathew 	int i;
789532ed618SSoby Mathew 
7906b7b0f36SAntonio Nino Diaz 	for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
791c7b0a28dSMaheedhar Bollapalli 		if (is_local_state_off(state_info->pwr_domain_state[i]) != 0) {
7926b7b0f36SAntonio Nino Diaz 			return (unsigned int) i;
793532ed618SSoby Mathew 		}
794c7b0a28dSMaheedhar Bollapalli 	}
795532ed618SSoby Mathew 
796532ed618SSoby Mathew 	return PSCI_INVALID_PWR_LVL;
797532ed618SSoby Mathew }
798532ed618SSoby Mathew 
799532ed618SSoby Mathew /******************************************************************************
800532ed618SSoby Mathew  * This functions finds the level of the highest power domain which will be
801532ed618SSoby Mathew  * placed in a low power state during a suspend operation.
802532ed618SSoby Mathew  *****************************************************************************/
803532ed618SSoby Mathew unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info)
804532ed618SSoby Mathew {
805532ed618SSoby Mathew 	int i;
806532ed618SSoby Mathew 
8076b7b0f36SAntonio Nino Diaz 	for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
8086b7b0f36SAntonio Nino Diaz 		if (is_local_state_run(state_info->pwr_domain_state[i]) == 0)
8096b7b0f36SAntonio Nino Diaz 			return (unsigned int) i;
810532ed618SSoby Mathew 	}
811532ed618SSoby Mathew 
812532ed618SSoby Mathew 	return PSCI_INVALID_PWR_LVL;
813532ed618SSoby Mathew }
814532ed618SSoby Mathew 
815532ed618SSoby Mathew /*******************************************************************************
81674d27d00SAndrew F. Davis  * This function is passed the highest level in the topology tree that the
81774d27d00SAndrew F. Davis  * operation should be applied to and a list of node indexes. It picks up locks
81874d27d00SAndrew F. Davis  * from the node index list in order of increasing power domain level in the
81974d27d00SAndrew F. Davis  * range specified.
820532ed618SSoby Mathew  ******************************************************************************/
82174d27d00SAndrew F. Davis void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
82274d27d00SAndrew F. Davis 				   const unsigned int *parent_nodes)
823532ed618SSoby Mathew {
82474d27d00SAndrew F. Davis 	unsigned int parent_idx;
825532ed618SSoby Mathew 	unsigned int level;
826532ed618SSoby Mathew 
827532ed618SSoby Mathew 	/* No locking required for level 0. Hence start locking from level 1 */
8286b7b0f36SAntonio Nino Diaz 	for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) {
82974d27d00SAndrew F. Davis 		parent_idx = parent_nodes[level - 1U];
830532ed618SSoby Mathew 		psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]);
831532ed618SSoby Mathew 	}
832532ed618SSoby Mathew }
833532ed618SSoby Mathew 
834532ed618SSoby Mathew /*******************************************************************************
83574d27d00SAndrew F. Davis  * This function is passed the highest level in the topology tree that the
83674d27d00SAndrew F. Davis  * operation should be applied to and a list of node indexes. It releases the
83774d27d00SAndrew F. Davis  * locks in order of decreasing power domain level in the range specified.
838532ed618SSoby Mathew  ******************************************************************************/
83974d27d00SAndrew F. Davis void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
84074d27d00SAndrew F. Davis 				   const unsigned int *parent_nodes)
841532ed618SSoby Mathew {
84274d27d00SAndrew F. Davis 	unsigned int parent_idx;
8436b7b0f36SAntonio Nino Diaz 	unsigned int level;
844532ed618SSoby Mathew 
845532ed618SSoby Mathew 	/* Unlock top down. No unlocking required for level 0. */
8462fe75a2dSZelalem 	for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) {
8476b7b0f36SAntonio Nino Diaz 		parent_idx = parent_nodes[level - 1U];
848532ed618SSoby Mathew 		psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]);
849532ed618SSoby Mathew 	}
850532ed618SSoby Mathew }
851532ed618SSoby Mathew 
852532ed618SSoby Mathew /*******************************************************************************
853532ed618SSoby Mathew  * This function determines the full entrypoint information for the requested
854532ed618SSoby Mathew  * PSCI entrypoint on power on/resume and returns it.
855532ed618SSoby Mathew  ******************************************************************************/
856402b3cf8SJulius Werner #ifdef __aarch64__
857532ed618SSoby Mathew static int psci_get_ns_ep_info(entry_point_info_t *ep,
858532ed618SSoby Mathew 			       uintptr_t entrypoint,
859532ed618SSoby Mathew 			       u_register_t context_id)
860532ed618SSoby Mathew {
861532ed618SSoby Mathew 	u_register_t ep_attr, sctlr;
862532ed618SSoby Mathew 	unsigned int daif, ee, mode;
863532ed618SSoby Mathew 	u_register_t ns_scr_el3 = read_scr_el3();
864532ed618SSoby Mathew 	u_register_t ns_sctlr_el1 = read_sctlr_el1();
865532ed618SSoby Mathew 
8666b7b0f36SAntonio Nino Diaz 	sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
8676b7b0f36SAntonio Nino Diaz 		read_sctlr_el2() : ns_sctlr_el1;
868532ed618SSoby Mathew 	ee = 0;
869532ed618SSoby Mathew 
870532ed618SSoby Mathew 	ep_attr = NON_SECURE | EP_ST_DISABLE;
8716b7b0f36SAntonio Nino Diaz 	if ((sctlr & SCTLR_EE_BIT) != 0U) {
872532ed618SSoby Mathew 		ep_attr |= EP_EE_BIG;
873532ed618SSoby Mathew 		ee = 1;
874532ed618SSoby Mathew 	}
875532ed618SSoby Mathew 	SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
876532ed618SSoby Mathew 
877532ed618SSoby Mathew 	ep->pc = entrypoint;
87832f0d3c6SDouglas Raillard 	zeromem(&ep->args, sizeof(ep->args));
879532ed618SSoby Mathew 	ep->args.arg0 = context_id;
880532ed618SSoby Mathew 
881532ed618SSoby Mathew 	/*
882532ed618SSoby Mathew 	 * Figure out whether the cpu enters the non-secure address space
883532ed618SSoby Mathew 	 * in aarch32 or aarch64
884532ed618SSoby Mathew 	 */
8856b7b0f36SAntonio Nino Diaz 	if ((ns_scr_el3 & SCR_RW_BIT) != 0U) {
886532ed618SSoby Mathew 
887532ed618SSoby Mathew 		/*
888532ed618SSoby Mathew 		 * Check whether a Thumb entry point has been provided for an
889532ed618SSoby Mathew 		 * aarch64 EL
890532ed618SSoby Mathew 		 */
8916b7b0f36SAntonio Nino Diaz 		if ((entrypoint & 0x1UL) != 0UL)
892532ed618SSoby Mathew 			return PSCI_E_INVALID_ADDRESS;
893532ed618SSoby Mathew 
8946b7b0f36SAntonio Nino Diaz 		mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1;
895532ed618SSoby Mathew 
896d7b5f408SJimmy Brisson 		ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX,
897d7b5f408SJimmy Brisson 				   DISABLE_ALL_EXCEPTIONS);
898532ed618SSoby Mathew 	} else {
899532ed618SSoby Mathew 
9006b7b0f36SAntonio Nino Diaz 		mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
9016b7b0f36SAntonio Nino Diaz 			MODE32_hyp : MODE32_svc;
902532ed618SSoby Mathew 
903532ed618SSoby Mathew 		/*
904532ed618SSoby Mathew 		 * TODO: Choose async. exception bits if HYP mode is not
905532ed618SSoby Mathew 		 * implemented according to the values of SCR.{AW, FW} bits
906532ed618SSoby Mathew 		 */
907532ed618SSoby Mathew 		daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT;
908532ed618SSoby Mathew 
909d7b5f408SJimmy Brisson 		ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee,
910d7b5f408SJimmy Brisson 				       daif);
911532ed618SSoby Mathew 	}
912532ed618SSoby Mathew 
913532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
914532ed618SSoby Mathew }
915402b3cf8SJulius Werner #else /* !__aarch64__ */
916402b3cf8SJulius Werner static int psci_get_ns_ep_info(entry_point_info_t *ep,
917402b3cf8SJulius Werner 			       uintptr_t entrypoint,
918402b3cf8SJulius Werner 			       u_register_t context_id)
919402b3cf8SJulius Werner {
920402b3cf8SJulius Werner 	u_register_t ep_attr;
921402b3cf8SJulius Werner 	unsigned int aif, ee, mode;
922402b3cf8SJulius Werner 	u_register_t scr = read_scr();
923402b3cf8SJulius Werner 	u_register_t ns_sctlr, sctlr;
924402b3cf8SJulius Werner 
925402b3cf8SJulius Werner 	/* Switch to non secure state */
926402b3cf8SJulius Werner 	write_scr(scr | SCR_NS_BIT);
927402b3cf8SJulius Werner 	isb();
928402b3cf8SJulius Werner 	ns_sctlr = read_sctlr();
929402b3cf8SJulius Werner 
930402b3cf8SJulius Werner 	sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr;
931402b3cf8SJulius Werner 
932402b3cf8SJulius Werner 	/* Return to original state */
933402b3cf8SJulius Werner 	write_scr(scr);
934402b3cf8SJulius Werner 	isb();
935402b3cf8SJulius Werner 	ee = 0;
936402b3cf8SJulius Werner 
937402b3cf8SJulius Werner 	ep_attr = NON_SECURE | EP_ST_DISABLE;
938402b3cf8SJulius Werner 	if (sctlr & SCTLR_EE_BIT) {
939402b3cf8SJulius Werner 		ep_attr |= EP_EE_BIG;
940402b3cf8SJulius Werner 		ee = 1;
941402b3cf8SJulius Werner 	}
942402b3cf8SJulius Werner 	SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
943402b3cf8SJulius Werner 
944402b3cf8SJulius Werner 	ep->pc = entrypoint;
945402b3cf8SJulius Werner 	zeromem(&ep->args, sizeof(ep->args));
946402b3cf8SJulius Werner 	ep->args.arg0 = context_id;
947402b3cf8SJulius Werner 
948402b3cf8SJulius Werner 	mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc;
949402b3cf8SJulius Werner 
950402b3cf8SJulius Werner 	/*
951402b3cf8SJulius Werner 	 * TODO: Choose async. exception bits if HYP mode is not
952402b3cf8SJulius Werner 	 * implemented according to the values of SCR.{AW, FW} bits
953402b3cf8SJulius Werner 	 */
954402b3cf8SJulius Werner 	aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT;
955402b3cf8SJulius Werner 
956402b3cf8SJulius Werner 	ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif);
957402b3cf8SJulius Werner 
958402b3cf8SJulius Werner 	return PSCI_E_SUCCESS;
959402b3cf8SJulius Werner }
960402b3cf8SJulius Werner 
961402b3cf8SJulius Werner #endif /* __aarch64__ */
962532ed618SSoby Mathew 
963532ed618SSoby Mathew /*******************************************************************************
964532ed618SSoby Mathew  * This function validates the entrypoint with the platform layer if the
965532ed618SSoby Mathew  * appropriate pm_ops hook is exported by the platform and returns the
966532ed618SSoby Mathew  * 'entry_point_info'.
967532ed618SSoby Mathew  ******************************************************************************/
968532ed618SSoby Mathew int psci_validate_entry_point(entry_point_info_t *ep,
969532ed618SSoby Mathew 			      uintptr_t entrypoint,
970532ed618SSoby Mathew 			      u_register_t context_id)
971532ed618SSoby Mathew {
972532ed618SSoby Mathew 	int rc;
973532ed618SSoby Mathew 
974532ed618SSoby Mathew 	/* Validate the entrypoint using platform psci_ops */
9756b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) {
976532ed618SSoby Mathew 		rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint);
977c7b0a28dSMaheedhar Bollapalli 		if (rc != PSCI_E_SUCCESS) {
978532ed618SSoby Mathew 			return PSCI_E_INVALID_ADDRESS;
979532ed618SSoby Mathew 		}
980c7b0a28dSMaheedhar Bollapalli 	}
981532ed618SSoby Mathew 
982532ed618SSoby Mathew 	/*
983532ed618SSoby Mathew 	 * Verify and derive the re-entry information for
984532ed618SSoby Mathew 	 * the non-secure world from the non-secure state from
985532ed618SSoby Mathew 	 * where this call originated.
986532ed618SSoby Mathew 	 */
987532ed618SSoby Mathew 	rc = psci_get_ns_ep_info(ep, entrypoint, context_id);
988532ed618SSoby Mathew 	return rc;
989532ed618SSoby Mathew }
990532ed618SSoby Mathew 
991532ed618SSoby Mathew /*******************************************************************************
992532ed618SSoby Mathew  * Generic handler which is called when a cpu is physically powered on. It
993532ed618SSoby Mathew  * traverses the node information and finds the highest power level powered
994532ed618SSoby Mathew  * off and performs generic, architectural, platform setup and state management
995532ed618SSoby Mathew  * to power on that power level and power levels below it.
996532ed618SSoby Mathew  * e.g. For a cpu that's been powered on, it will call the platform specific
997532ed618SSoby Mathew  * code to enable the gic cpu interface and for a cluster it will enable
998532ed618SSoby Mathew  * coherency at the interconnect level in addition to gic cpu interface.
999532ed618SSoby Mathew  ******************************************************************************/
1000cf0b1492SSoby Mathew void psci_warmboot_entrypoint(void)
1001532ed618SSoby Mathew {
10026b7b0f36SAntonio Nino Diaz 	unsigned int end_pwrlvl;
1003fc81021aSDeepika Bhavnani 	unsigned int cpu_idx = plat_my_core_pos();
100474d27d00SAndrew F. Davis 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1005532ed618SSoby Mathew 	psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
1006532ed618SSoby Mathew 
100724a70738SBoyan Karatotev 	/* Init registers that never change for the lifetime of TF-A */
100883ec7e45SBoyan Karatotev 	cm_manage_extensions_el3(cpu_idx);
100924a70738SBoyan Karatotev 
1010532ed618SSoby Mathew 	/*
1011532ed618SSoby Mathew 	 * Verify that we have been explicitly turned ON or resumed from
1012532ed618SSoby Mathew 	 * suspend.
1013532ed618SSoby Mathew 	 */
1014532ed618SSoby Mathew 	if (psci_get_aff_info_state() == AFF_STATE_OFF) {
101533e8c569SAndrew Walbran 		ERROR("Unexpected affinity info state.\n");
1016532ed618SSoby Mathew 		panic();
1017532ed618SSoby Mathew 	}
1018532ed618SSoby Mathew 
1019532ed618SSoby Mathew 	/*
1020532ed618SSoby Mathew 	 * Get the maximum power domain level to traverse to after this cpu
1021532ed618SSoby Mathew 	 * has been physically powered up.
1022532ed618SSoby Mathew 	 */
1023532ed618SSoby Mathew 	end_pwrlvl = get_power_on_target_pwrlvl();
1024532ed618SSoby Mathew 
102574d27d00SAndrew F. Davis 	/* Get the parent nodes */
102674d27d00SAndrew F. Davis 	psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes);
102774d27d00SAndrew F. Davis 
1028532ed618SSoby Mathew 	/*
1029532ed618SSoby Mathew 	 * This function acquires the lock corresponding to each power level so
1030532ed618SSoby Mathew 	 * that by the time all locks are taken, the system topology is snapshot
1031532ed618SSoby Mathew 	 * and state management can be done safely.
1032532ed618SSoby Mathew 	 */
103374d27d00SAndrew F. Davis 	psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
1034532ed618SSoby Mathew 
10353b802105SBoyan Karatotev 	psci_get_target_local_pwr_states(cpu_idx, end_pwrlvl, &state_info);
1036bfc87a8dSSoby Mathew 
1037532ed618SSoby Mathew #if ENABLE_PSCI_STAT
103804c1db1eSdp-arm 	plat_psci_stat_accounting_stop(&state_info);
1039532ed618SSoby Mathew #endif
1040532ed618SSoby Mathew 
1041532ed618SSoby Mathew 	/*
1042532ed618SSoby Mathew 	 * This CPU could be resuming from suspend or it could have just been
1043532ed618SSoby Mathew 	 * turned on. To distinguish between these 2 cases, we examine the
1044532ed618SSoby Mathew 	 * affinity state of the CPU:
1045532ed618SSoby Mathew 	 *  - If the affinity state is ON_PENDING then it has just been
1046532ed618SSoby Mathew 	 *    turned on.
1047532ed618SSoby Mathew 	 *  - Else it is resuming from suspend.
1048532ed618SSoby Mathew 	 *
1049532ed618SSoby Mathew 	 * Depending on the type of warm reset identified, choose the right set
1050532ed618SSoby Mathew 	 * of power management handler and perform the generic, architecture
1051532ed618SSoby Mathew 	 * and platform specific handling.
1052532ed618SSoby Mathew 	 */
1053c7b0a28dSMaheedhar Bollapalli 	if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING) {
1054532ed618SSoby Mathew 		psci_cpu_on_finish(cpu_idx, &state_info);
1055c7b0a28dSMaheedhar Bollapalli 	} else {
10562b5e00d4SBoyan Karatotev 		unsigned int max_off_lvl = psci_find_max_off_lvl(&state_info);
10572b5e00d4SBoyan Karatotev 
10582b5e00d4SBoyan Karatotev 		assert(max_off_lvl != PSCI_INVALID_PWR_LVL);
1059*04c39e46SBoyan Karatotev 		psci_cpu_suspend_to_powerdown_finish(cpu_idx, max_off_lvl, &state_info, false);
10602b5e00d4SBoyan Karatotev 	}
1061532ed618SSoby Mathew 
1062532ed618SSoby Mathew 	/*
1063ef738d19SManish Pandey 	 * Caches and (importantly) coherency are on so we can rely on seeing
1064ef738d19SManish Pandey 	 * whatever the primary gave us without explicit cache maintenance
1065ef738d19SManish Pandey 	 */
1066ef738d19SManish Pandey 	entry_point_info_t *ep = get_cpu_data(warmboot_ep_info);
1067ef738d19SManish Pandey 	cm_init_my_context(ep);
1068ef738d19SManish Pandey 
1069ef738d19SManish Pandey 	/*
1070e07e7392SBoyan Karatotev 	 * Generic management: Now we just need to retrieve the
1071e07e7392SBoyan Karatotev 	 * information that we had stashed away during the cpu_on
1072e07e7392SBoyan Karatotev 	 * call to set this cpu on its way.
1073e07e7392SBoyan Karatotev 	 */
1074e07e7392SBoyan Karatotev 	cm_prepare_el3_exit_ns();
1075e07e7392SBoyan Karatotev 
1076e07e7392SBoyan Karatotev 	/*
1077532ed618SSoby Mathew 	 * Set the requested and target state of this CPU and all the higher
1078532ed618SSoby Mathew 	 * power domains which are ancestors of this CPU to run.
1079532ed618SSoby Mathew 	 */
10803b802105SBoyan Karatotev 	psci_set_pwr_domains_to_run(cpu_idx, end_pwrlvl);
1081532ed618SSoby Mathew 
1082532ed618SSoby Mathew #if ENABLE_PSCI_STAT
10833b802105SBoyan Karatotev 	psci_stats_update_pwr_up(cpu_idx, end_pwrlvl, &state_info);
1084532ed618SSoby Mathew #endif
1085532ed618SSoby Mathew 
1086532ed618SSoby Mathew 	/*
1087532ed618SSoby Mathew 	 * This loop releases the lock corresponding to each power level
1088532ed618SSoby Mathew 	 * in the reverse order to which they were acquired.
1089532ed618SSoby Mathew 	 */
109074d27d00SAndrew F. Davis 	psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
1091532ed618SSoby Mathew }
1092532ed618SSoby Mathew 
1093532ed618SSoby Mathew /*******************************************************************************
1094532ed618SSoby Mathew  * This function initializes the set of hooks that PSCI invokes as part of power
1095532ed618SSoby Mathew  * management operation. The power management hooks are expected to be provided
1096532ed618SSoby Mathew  * by the SPD, after it finishes all its initialization
1097532ed618SSoby Mathew  ******************************************************************************/
1098532ed618SSoby Mathew void psci_register_spd_pm_hook(const spd_pm_ops_t *pm)
1099532ed618SSoby Mathew {
11006b7b0f36SAntonio Nino Diaz 	assert(pm != NULL);
1101532ed618SSoby Mathew 	psci_spd_pm = pm;
1102532ed618SSoby Mathew 
11036b7b0f36SAntonio Nino Diaz 	if (pm->svc_migrate != NULL)
1104532ed618SSoby Mathew 		psci_caps |= define_psci_cap(PSCI_MIG_AARCH64);
1105532ed618SSoby Mathew 
11066b7b0f36SAntonio Nino Diaz 	if (pm->svc_migrate_info != NULL)
1107532ed618SSoby Mathew 		psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64)
1108532ed618SSoby Mathew 				| define_psci_cap(PSCI_MIG_INFO_TYPE);
1109532ed618SSoby Mathew }
1110532ed618SSoby Mathew 
1111532ed618SSoby Mathew /*******************************************************************************
1112532ed618SSoby Mathew  * This function invokes the migrate info hook in the spd_pm_ops. It performs
1113532ed618SSoby Mathew  * the necessary return value validation. If the Secure Payload is UP and
1114532ed618SSoby Mathew  * migrate capable, it returns the mpidr of the CPU on which the Secure payload
1115532ed618SSoby Mathew  * is resident through the mpidr parameter. Else the value of the parameter on
1116532ed618SSoby Mathew  * return is undefined.
1117532ed618SSoby Mathew  ******************************************************************************/
1118532ed618SSoby Mathew int psci_spd_migrate_info(u_register_t *mpidr)
1119532ed618SSoby Mathew {
1120532ed618SSoby Mathew 	int rc;
1121532ed618SSoby Mathew 
11226b7b0f36SAntonio Nino Diaz 	if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL))
1123532ed618SSoby Mathew 		return PSCI_E_NOT_SUPPORTED;
1124532ed618SSoby Mathew 
1125532ed618SSoby Mathew 	rc = psci_spd_pm->svc_migrate_info(mpidr);
1126532ed618SSoby Mathew 
11276b7b0f36SAntonio Nino Diaz 	assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) ||
11286b7b0f36SAntonio Nino Diaz 	       (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED));
1129532ed618SSoby Mathew 
1130532ed618SSoby Mathew 	return rc;
1131532ed618SSoby Mathew }
1132532ed618SSoby Mathew 
1133532ed618SSoby Mathew 
1134532ed618SSoby Mathew /*******************************************************************************
1135532ed618SSoby Mathew  * This function prints the state of all power domains present in the
1136532ed618SSoby Mathew  * system
1137532ed618SSoby Mathew  ******************************************************************************/
1138532ed618SSoby Mathew void psci_print_power_domain_map(void)
1139532ed618SSoby Mathew {
1140532ed618SSoby Mathew #if LOG_LEVEL >= LOG_LEVEL_INFO
1141ab4df50cSPankaj Gupta 	unsigned int idx;
1142532ed618SSoby Mathew 	plat_local_state_t state;
1143532ed618SSoby Mathew 	plat_local_state_type_t state_type;
1144532ed618SSoby Mathew 
1145532ed618SSoby Mathew 	/* This array maps to the PSCI_STATE_X definitions in psci.h */
1146532ed618SSoby Mathew 	static const char * const psci_state_type_str[] = {
1147532ed618SSoby Mathew 		"ON",
1148532ed618SSoby Mathew 		"RETENTION",
1149532ed618SSoby Mathew 		"OFF",
1150532ed618SSoby Mathew 	};
1151532ed618SSoby Mathew 
1152532ed618SSoby Mathew 	INFO("PSCI Power Domain Map:\n");
1153ab4df50cSPankaj Gupta 	for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count);
1154532ed618SSoby Mathew 							idx++) {
1155532ed618SSoby Mathew 		state_type = find_local_state_type(
1156532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].local_state);
1157b9338eeeSYann Gautier 		INFO("  Domain Node : Level %u, parent_node %u,"
1158532ed618SSoby Mathew 				" State %s (0x%x)\n",
1159532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].level,
1160532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].parent_node,
1161532ed618SSoby Mathew 				psci_state_type_str[state_type],
1162532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].local_state);
1163532ed618SSoby Mathew 	}
1164532ed618SSoby Mathew 
1165ab4df50cSPankaj Gupta 	for (idx = 0; idx < psci_plat_core_count; idx++) {
1166532ed618SSoby Mathew 		state = psci_get_cpu_local_state_by_idx(idx);
1167532ed618SSoby Mathew 		state_type = find_local_state_type(state);
1168b9338eeeSYann Gautier 		INFO("  CPU Node : MPID 0x%llx, parent_node %u,"
1169532ed618SSoby Mathew 				" State %s (0x%x)\n",
1170532ed618SSoby Mathew 				(unsigned long long)psci_cpu_pd_nodes[idx].mpidr,
1171532ed618SSoby Mathew 				psci_cpu_pd_nodes[idx].parent_node,
1172532ed618SSoby Mathew 				psci_state_type_str[state_type],
1173532ed618SSoby Mathew 				psci_get_cpu_local_state_by_idx(idx));
1174532ed618SSoby Mathew 	}
1175532ed618SSoby Mathew #endif
1176532ed618SSoby Mathew }
1177532ed618SSoby Mathew 
1178b10d4499SJeenu Viswambharan /******************************************************************************
1179b10d4499SJeenu Viswambharan  * Return whether any secondaries were powered up with CPU_ON call. A CPU that
1180b10d4499SJeenu Viswambharan  * have ever been powered up would have set its MPDIR value to something other
1181b10d4499SJeenu Viswambharan  * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to
1182b10d4499SJeenu Viswambharan  * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is
1183b10d4499SJeenu Viswambharan  * meaningful only when called on the primary CPU during early boot.
1184b10d4499SJeenu Viswambharan  *****************************************************************************/
1185b10d4499SJeenu Viswambharan int psci_secondaries_brought_up(void)
1186b10d4499SJeenu Viswambharan {
11876b7b0f36SAntonio Nino Diaz 	unsigned int idx, n_valid = 0U;
1188b10d4499SJeenu Viswambharan 
11896b7b0f36SAntonio Nino Diaz 	for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) {
1190b10d4499SJeenu Viswambharan 		if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR)
1191b10d4499SJeenu Viswambharan 			n_valid++;
1192b10d4499SJeenu Viswambharan 	}
1193b10d4499SJeenu Viswambharan 
11946b7b0f36SAntonio Nino Diaz 	assert(n_valid > 0U);
1195b10d4499SJeenu Viswambharan 
11966b7b0f36SAntonio Nino Diaz 	return (n_valid > 1U) ? 1 : 0;
1197b10d4499SJeenu Viswambharan }
1198b10d4499SJeenu Viswambharan 
1199aadb4b56SBoyan Karatotev static void call_cpu_pwr_dwn(unsigned int power_level)
1200aadb4b56SBoyan Karatotev {
1201aadb4b56SBoyan Karatotev 	struct cpu_ops *ops = get_cpu_data(cpu_ops_ptr);
1202aadb4b56SBoyan Karatotev 
1203aadb4b56SBoyan Karatotev 	/* Call the last available power down handler */
1204aadb4b56SBoyan Karatotev 	if (power_level > CPU_MAX_PWR_DWN_OPS - 1) {
1205aadb4b56SBoyan Karatotev 		power_level = CPU_MAX_PWR_DWN_OPS - 1;
1206aadb4b56SBoyan Karatotev 	}
1207aadb4b56SBoyan Karatotev 
1208aadb4b56SBoyan Karatotev 	assert(ops != NULL);
1209aadb4b56SBoyan Karatotev 	assert(ops->pwr_dwn_ops[power_level] != NULL);
1210aadb4b56SBoyan Karatotev 
1211aadb4b56SBoyan Karatotev 	return ops->pwr_dwn_ops[power_level]();
1212aadb4b56SBoyan Karatotev }
1213aadb4b56SBoyan Karatotev 
1214aadb4b56SBoyan Karatotev static void prepare_cpu_pwr_dwn(unsigned int power_level)
1215aadb4b56SBoyan Karatotev {
1216aadb4b56SBoyan Karatotev 	call_cpu_pwr_dwn(power_level);
1217aadb4b56SBoyan Karatotev }
1218aadb4b56SBoyan Karatotev 
1219b0408e87SJeenu Viswambharan /*******************************************************************************
1220b0408e87SJeenu Viswambharan  * Initiate power down sequence, by calling power down operations registered for
1221b0408e87SJeenu Viswambharan  * this CPU.
1222b0408e87SJeenu Viswambharan  ******************************************************************************/
12232b5e00d4SBoyan Karatotev void psci_pwrdown_cpu_start(unsigned int power_level)
1224b0408e87SJeenu Viswambharan {
12259b1e800eSBoyan Karatotev #if ENABLE_RUNTIME_INSTRUMENTATION
12269b1e800eSBoyan Karatotev 
12279b1e800eSBoyan Karatotev 	/*
12289b1e800eSBoyan Karatotev 	 * Flush cache line so that even if CPU power down happens
12299b1e800eSBoyan Karatotev 	 * the timestamp update is reflected in memory.
12309b1e800eSBoyan Karatotev 	 */
12319b1e800eSBoyan Karatotev 	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
12329b1e800eSBoyan Karatotev 		RT_INSTR_ENTER_CFLUSH,
12339b1e800eSBoyan Karatotev 		PMF_CACHE_MAINT);
12349b1e800eSBoyan Karatotev #endif
12359b1e800eSBoyan Karatotev 
1236aadb4b56SBoyan Karatotev #if !HW_ASSISTED_COHERENCY
1237b0408e87SJeenu Viswambharan 	/*
1238aadb4b56SBoyan Karatotev 	 * Disable data caching and handle the stack's cache maintenance.
1239b0408e87SJeenu Viswambharan 	 *
1240aadb4b56SBoyan Karatotev 	 * If the core can't automatically exit coherency, the cpu driver needs
1241aadb4b56SBoyan Karatotev 	 * to flush caches and exit coherency. We can't do this with data caches
1242aadb4b56SBoyan Karatotev 	 * enabled. The cpu driver will decide which caches to flush based on
1243aadb4b56SBoyan Karatotev 	 * the power level.
1244aadb4b56SBoyan Karatotev 	 *
1245aadb4b56SBoyan Karatotev 	 * If automatic coherency management is possible, we can keep data
1246aadb4b56SBoyan Karatotev 	 * caches on until the very end and let hardware do cache maintenance.
1247b0408e87SJeenu Viswambharan 	 */
1248aadb4b56SBoyan Karatotev 	psci_do_pwrdown_cache_maintenance();
1249b0408e87SJeenu Viswambharan #endif
12509b1e800eSBoyan Karatotev 
1251aadb4b56SBoyan Karatotev 	/* Initiate the power down sequence by calling into the cpu driver. */
1252aadb4b56SBoyan Karatotev 	prepare_cpu_pwr_dwn(power_level);
1253aadb4b56SBoyan Karatotev 
12549b1e800eSBoyan Karatotev #if ENABLE_RUNTIME_INSTRUMENTATION
12559b1e800eSBoyan Karatotev 	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
12569b1e800eSBoyan Karatotev 		RT_INSTR_EXIT_CFLUSH,
12579b1e800eSBoyan Karatotev 		PMF_NO_CACHE_MAINT);
12589b1e800eSBoyan Karatotev #endif
1259b0408e87SJeenu Viswambharan }
126022744909SSandeep Tripathy 
126122744909SSandeep Tripathy /*******************************************************************************
12622b5e00d4SBoyan Karatotev  * Finish a terminal power down sequence, ending with a wfi. In case of wakeup
12632b5e00d4SBoyan Karatotev  * will retry the sleep and panic if it persists.
12642b5e00d4SBoyan Karatotev  ******************************************************************************/
12652b5e00d4SBoyan Karatotev void __dead2 psci_pwrdown_cpu_end_terminal(void)
12662b5e00d4SBoyan Karatotev {
126745c7328cSBoyan Karatotev #if ERRATA_SME_POWER_DOWN
126845c7328cSBoyan Karatotev 	/*
126945c7328cSBoyan Karatotev 	 * force SME off to not get power down rejected. Getting here is
127045c7328cSBoyan Karatotev 	 * terminal so we don't care if we lose context because of another
127145c7328cSBoyan Karatotev 	 * wakeup
127245c7328cSBoyan Karatotev 	 */
127345c7328cSBoyan Karatotev 	if (is_feat_sme_supported()) {
127445c7328cSBoyan Karatotev 		write_svcr(0);
127545c7328cSBoyan Karatotev 		isb();
127645c7328cSBoyan Karatotev 	}
127745c7328cSBoyan Karatotev #endif /* ERRATA_SME_POWER_DOWN */
127845c7328cSBoyan Karatotev 
1279232c1892SBoyan Karatotev 	/* ensure write buffer empty */
1280232c1892SBoyan Karatotev 	dsbsy();
1281232c1892SBoyan Karatotev 
12822b5e00d4SBoyan Karatotev 	/*
12832b5e00d4SBoyan Karatotev 	 * Execute a wfi which, in most cases, will allow the power controller
12842b5e00d4SBoyan Karatotev 	 * to physically power down this cpu. Under some circumstances that may
12852b5e00d4SBoyan Karatotev 	 * be denied. Hopefully this is transient, retrying a few times should
12862b5e00d4SBoyan Karatotev 	 * power down.
12872b5e00d4SBoyan Karatotev 	 */
12882b5e00d4SBoyan Karatotev 	for (int i = 0; i < 32; i++)
1289232c1892SBoyan Karatotev 		wfi();
12902b5e00d4SBoyan Karatotev 
12912b5e00d4SBoyan Karatotev 	/* Wake up wasn't transient. System is probably in a bad state. */
12922b5e00d4SBoyan Karatotev 	ERROR("Could not power off CPU.\n");
12932b5e00d4SBoyan Karatotev 	panic();
12942b5e00d4SBoyan Karatotev }
12952b5e00d4SBoyan Karatotev 
12962b5e00d4SBoyan Karatotev /*******************************************************************************
12972b5e00d4SBoyan Karatotev  * Finish a non-terminal power down sequence, ending with a wfi. In case of
12982b5e00d4SBoyan Karatotev  * wakeup will unwind any CPU specific actions and return.
12992b5e00d4SBoyan Karatotev  ******************************************************************************/
13002b5e00d4SBoyan Karatotev 
13012b5e00d4SBoyan Karatotev void psci_pwrdown_cpu_end_wakeup(unsigned int power_level)
13022b5e00d4SBoyan Karatotev {
1303232c1892SBoyan Karatotev 	/* ensure write buffer empty */
1304232c1892SBoyan Karatotev 	dsbsy();
1305232c1892SBoyan Karatotev 
13062b5e00d4SBoyan Karatotev 	/*
1307232c1892SBoyan Karatotev 	 * Turn the core off. Usually, will be terminal. In some circumstances
1308232c1892SBoyan Karatotev 	 * the powerdown will be denied and we'll need to unwind.
13092b5e00d4SBoyan Karatotev 	 */
1310232c1892SBoyan Karatotev 	wfi();
13112b5e00d4SBoyan Karatotev 
13122b5e00d4SBoyan Karatotev 	/*
13132b5e00d4SBoyan Karatotev 	 * Waking up does not require hardware-assisted coherency, but that is
1314*04c39e46SBoyan Karatotev 	 * the case for every core that can wake up. Can either happen because
1315*04c39e46SBoyan Karatotev 	 * of errata or pabandon.
13162b5e00d4SBoyan Karatotev 	 */
1317*04c39e46SBoyan Karatotev #if !defined(__aarch64__) || !HW_ASSISTED_COHERENCY
1318*04c39e46SBoyan Karatotev 	ERROR("AArch32 systems shouldn't wake up.\n");
13192b5e00d4SBoyan Karatotev 	panic();
1320*04c39e46SBoyan Karatotev #endif
13212b5e00d4SBoyan Karatotev 	/*
13222b5e00d4SBoyan Karatotev 	 * Begin unwinding. Everything can be shared with CPU_ON and co later,
13232b5e00d4SBoyan Karatotev 	 * except the CPU specific bit. Cores that have hardware-assisted
13242b5e00d4SBoyan Karatotev 	 * coherency don't have much to do so just calling the hook again is
13252b5e00d4SBoyan Karatotev 	 * the simplest way to achieve this
13262b5e00d4SBoyan Karatotev 	 */
13272b5e00d4SBoyan Karatotev 	prepare_cpu_pwr_dwn(power_level);
13282b5e00d4SBoyan Karatotev }
13292b5e00d4SBoyan Karatotev 
13302b5e00d4SBoyan Karatotev /*******************************************************************************
133122744909SSandeep Tripathy  * This function invokes the callback 'stop_func()' with the 'mpidr' of each
133222744909SSandeep Tripathy  * online PE. Caller can pass suitable method to stop a remote core.
133322744909SSandeep Tripathy  *
133422744909SSandeep Tripathy  * 'wait_ms' is the timeout value in milliseconds for the other cores to
133522744909SSandeep Tripathy  * transition to power down state. Passing '0' makes it non-blocking.
133622744909SSandeep Tripathy  *
133722744909SSandeep Tripathy  * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the
133822744909SSandeep Tripathy  * given timeout.
133922744909SSandeep Tripathy  ******************************************************************************/
13403b802105SBoyan Karatotev int psci_stop_other_cores(unsigned int this_cpu_idx, unsigned int wait_ms,
134122744909SSandeep Tripathy 				   void (*stop_func)(u_register_t mpidr))
134222744909SSandeep Tripathy {
134322744909SSandeep Tripathy 	/* Invoke stop_func for each core */
13443b802105SBoyan Karatotev 	for (unsigned int idx = 0U; idx < psci_plat_core_count; idx++) {
134522744909SSandeep Tripathy 		/* skip current CPU */
134622744909SSandeep Tripathy 		if (idx == this_cpu_idx) {
134722744909SSandeep Tripathy 			continue;
134822744909SSandeep Tripathy 		}
134922744909SSandeep Tripathy 
135022744909SSandeep Tripathy 		/* Check if the CPU is ON */
135122744909SSandeep Tripathy 		if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) {
135222744909SSandeep Tripathy 			(*stop_func)(psci_cpu_pd_nodes[idx].mpidr);
135322744909SSandeep Tripathy 		}
135422744909SSandeep Tripathy 	}
135522744909SSandeep Tripathy 
135622744909SSandeep Tripathy 	/* Need to wait for other cores to shutdown */
135722744909SSandeep Tripathy 	if (wait_ms != 0U) {
1358e64cdee4SMaheedhar Bollapalli 		for (uint32_t delay_ms = wait_ms; ((delay_ms != 0U) &&
1359e64cdee4SMaheedhar Bollapalli 					(!psci_is_last_on_cpu(this_cpu_idx))); delay_ms--) {
136022744909SSandeep Tripathy 			mdelay(1U);
136122744909SSandeep Tripathy 		}
136222744909SSandeep Tripathy 
13633b802105SBoyan Karatotev 		if (!psci_is_last_on_cpu(this_cpu_idx)) {
136422744909SSandeep Tripathy 			WARN("Failed to stop all cores!\n");
136522744909SSandeep Tripathy 			psci_print_power_domain_map();
136622744909SSandeep Tripathy 			return PSCI_E_DENIED;
136722744909SSandeep Tripathy 		}
136822744909SSandeep Tripathy 	}
136922744909SSandeep Tripathy 
137022744909SSandeep Tripathy 	return PSCI_E_SUCCESS;
137122744909SSandeep Tripathy }
1372ce14a12fSLucian Paul-Trifu 
1373ce14a12fSLucian Paul-Trifu /*******************************************************************************
1374ce14a12fSLucian Paul-Trifu  * This function verifies that all the other cores in the system have been
1375ce14a12fSLucian Paul-Trifu  * turned OFF and the current CPU is the last running CPU in the system.
1376ce14a12fSLucian Paul-Trifu  * Returns true if the current CPU is the last ON CPU or false otherwise.
1377ce14a12fSLucian Paul-Trifu  *
1378ce14a12fSLucian Paul-Trifu  * This API has following differences with psci_is_last_on_cpu
1379ce14a12fSLucian Paul-Trifu  *  1. PSCI states are locked
1380ce14a12fSLucian Paul-Trifu  ******************************************************************************/
13813b802105SBoyan Karatotev bool psci_is_last_on_cpu_safe(unsigned int this_core)
1382ce14a12fSLucian Paul-Trifu {
1383ce14a12fSLucian Paul-Trifu 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1384ce14a12fSLucian Paul-Trifu 
1385b41b0824SJayanth Dodderi Chidanand 	psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1386ce14a12fSLucian Paul-Trifu 
1387ce14a12fSLucian Paul-Trifu 	psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1388ce14a12fSLucian Paul-Trifu 
13893b802105SBoyan Karatotev 	if (!psci_is_last_on_cpu(this_core)) {
1390b41b0824SJayanth Dodderi Chidanand 		psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1391ce14a12fSLucian Paul-Trifu 		return false;
1392ce14a12fSLucian Paul-Trifu 	}
1393ce14a12fSLucian Paul-Trifu 
1394ce14a12fSLucian Paul-Trifu 	psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1395ce14a12fSLucian Paul-Trifu 
1396ce14a12fSLucian Paul-Trifu 	return true;
1397ce14a12fSLucian Paul-Trifu }
1398b88a4416SWing Li 
1399b88a4416SWing Li /*******************************************************************************
1400b88a4416SWing Li  * This function verifies that all cores in the system have been turned ON.
1401b88a4416SWing Li  * Returns true, if all CPUs are ON or false otherwise.
1402b88a4416SWing Li  *
1403b88a4416SWing Li  * This API has following differences with psci_are_all_cpus_on
1404b88a4416SWing Li  *  1. PSCI states are locked
1405b88a4416SWing Li  ******************************************************************************/
14063b802105SBoyan Karatotev bool psci_are_all_cpus_on_safe(unsigned int this_core)
1407b88a4416SWing Li {
1408b88a4416SWing Li 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1409b88a4416SWing Li 
1410b88a4416SWing Li 	psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1411b88a4416SWing Li 
1412b88a4416SWing Li 	psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1413b88a4416SWing Li 
1414b88a4416SWing Li 	if (!psci_are_all_cpus_on()) {
1415b88a4416SWing Li 		psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1416b88a4416SWing Li 		return false;
1417b88a4416SWing Li 	}
1418b88a4416SWing Li 
1419b88a4416SWing Li 	psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1420b88a4416SWing Li 
1421b88a4416SWing Li 	return true;
1422b88a4416SWing Li }
1423a7be2a57SManish V Badarkhe 
1424a7be2a57SManish V Badarkhe /*******************************************************************************
1425a7be2a57SManish V Badarkhe  * Safely counts the number of CPUs in the system that are currently in the ON
1426a7be2a57SManish V Badarkhe  * or ON_PENDING state.
1427a7be2a57SManish V Badarkhe  *
1428a7be2a57SManish V Badarkhe  * This function acquires and releases the necessary power domain locks to
1429a7be2a57SManish V Badarkhe  * ensure consistency of the CPU state information.
1430a7be2a57SManish V Badarkhe  *
1431a7be2a57SManish V Badarkhe  * @param this_core The index of the current core making the query.
1432a7be2a57SManish V Badarkhe  *
1433a7be2a57SManish V Badarkhe  * @return The number of CPUs currently in AFF_STATE_ON or AFF_STATE_ON_PENDING.
1434a7be2a57SManish V Badarkhe  ******************************************************************************/
1435a7be2a57SManish V Badarkhe unsigned int psci_num_cpus_running_on_safe(unsigned int this_core)
1436a7be2a57SManish V Badarkhe {
1437a7be2a57SManish V Badarkhe 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1438a7be2a57SManish V Badarkhe 	unsigned int no_of_cpus;
1439a7be2a57SManish V Badarkhe 
1440a7be2a57SManish V Badarkhe 	psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1441a7be2a57SManish V Badarkhe 
1442a7be2a57SManish V Badarkhe 	psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1443a7be2a57SManish V Badarkhe 
1444a7be2a57SManish V Badarkhe 	no_of_cpus = psci_num_cpus_running();
1445a7be2a57SManish V Badarkhe 
1446a7be2a57SManish V Badarkhe 	psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1447a7be2a57SManish V Badarkhe 
1448a7be2a57SManish V Badarkhe 	return no_of_cpus;
1449a7be2a57SManish V Badarkhe }
1450