xref: /rk3399_ARM-atf/lib/psci/psci_common.c (revision 01959a1656a08dacd1d036d0441165d52bf7563e)
1532ed618SSoby Mathew /*
2777f1f68SJayanth Dodderi Chidanand  * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <string.h>
909d40e0eSAntonio Nino Diaz 
10532ed618SSoby Mathew #include <arch.h>
11777f1f68SJayanth Dodderi Chidanand #include <arch_features.h>
12532ed618SSoby Mathew #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
15532ed618SSoby Mathew #include <context.h>
1622744909SSandeep Tripathy #include <drivers/delay_timer.h>
1709d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
18777f1f68SJayanth Dodderi Chidanand #include <lib/extensions/spe.h>
1909d40e0eSAntonio Nino Diaz #include <lib/utils.h>
2009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2109d40e0eSAntonio Nino Diaz 
22532ed618SSoby Mathew #include "psci_private.h"
23532ed618SSoby Mathew 
24532ed618SSoby Mathew /*
25532ed618SSoby Mathew  * SPD power management operations, expected to be supplied by the registered
26532ed618SSoby Mathew  * SPD on successful SP initialization
27532ed618SSoby Mathew  */
28532ed618SSoby Mathew const spd_pm_ops_t *psci_spd_pm;
29532ed618SSoby Mathew 
30532ed618SSoby Mathew /*
31532ed618SSoby Mathew  * PSCI requested local power state map. This array is used to store the local
32532ed618SSoby Mathew  * power states requested by a CPU for power levels from level 1 to
33532ed618SSoby Mathew  * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power
34532ed618SSoby Mathew  * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a
35532ed618SSoby Mathew  * CPU are the same.
36532ed618SSoby Mathew  *
37532ed618SSoby Mathew  * During state coordination, the platform is passed an array containing the
38532ed618SSoby Mathew  * local states requested for a particular non cpu power domain by each cpu
39532ed618SSoby Mathew  * within the domain.
40532ed618SSoby Mathew  *
41532ed618SSoby Mathew  * TODO: Dense packing of the requested states will cause cache thrashing
42532ed618SSoby Mathew  * when multiple power domains write to it. If we allocate the requested
43532ed618SSoby Mathew  * states at each power level in a cache-line aligned per-domain memory,
44532ed618SSoby Mathew  * the cache thrashing can be avoided.
45532ed618SSoby Mathew  */
46532ed618SSoby Mathew static plat_local_state_t
47532ed618SSoby Mathew 	psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT];
48532ed618SSoby Mathew 
49ab4df50cSPankaj Gupta unsigned int psci_plat_core_count;
50532ed618SSoby Mathew 
51532ed618SSoby Mathew /*******************************************************************************
52532ed618SSoby Mathew  * Arrays that hold the platform's power domain tree information for state
53532ed618SSoby Mathew  * management of power domains.
54532ed618SSoby Mathew  * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain
55532ed618SSoby Mathew  * which is an ancestor of a CPU power domain.
56532ed618SSoby Mathew  * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain
57532ed618SSoby Mathew  ******************************************************************************/
58532ed618SSoby Mathew non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS]
59532ed618SSoby Mathew #if USE_COHERENT_MEM
60da04341eSChris Kay __section(".tzfw_coherent_mem")
61532ed618SSoby Mathew #endif
62532ed618SSoby Mathew ;
63532ed618SSoby Mathew 
64b0408e87SJeenu Viswambharan /* Lock for PSCI state coordination */
65b0408e87SJeenu Viswambharan DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
66532ed618SSoby Mathew 
67532ed618SSoby Mathew cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
68532ed618SSoby Mathew 
69532ed618SSoby Mathew /*******************************************************************************
70532ed618SSoby Mathew  * Pointer to functions exported by the platform to complete power mgmt. ops
71532ed618SSoby Mathew  ******************************************************************************/
72532ed618SSoby Mathew const plat_psci_ops_t *psci_plat_pm_ops;
73532ed618SSoby Mathew 
74532ed618SSoby Mathew /******************************************************************************
75532ed618SSoby Mathew  * Check that the maximum power level supported by the platform makes sense
76532ed618SSoby Mathew  *****************************************************************************/
776b7b0f36SAntonio Nino Diaz CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) &&
786b7b0f36SAntonio Nino Diaz 	(PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL),
79532ed618SSoby Mathew 	assert_platform_max_pwrlvl_check);
80532ed618SSoby Mathew 
81b88a4416SWing Li #if PSCI_OS_INIT_MODE
82b88a4416SWing Li /*******************************************************************************
83b88a4416SWing Li  * The power state coordination mode used in CPU_SUSPEND.
84b88a4416SWing Li  * Defaults to platform-coordinated mode.
85b88a4416SWing Li  ******************************************************************************/
86b88a4416SWing Li suspend_mode_t psci_suspend_mode = PLAT_COORD;
87b88a4416SWing Li #endif
88b88a4416SWing Li 
89532ed618SSoby Mathew /*
90532ed618SSoby Mathew  * The plat_local_state used by the platform is one of these types: RUN,
91532ed618SSoby Mathew  * RETENTION and OFF. The platform can define further sub-states for each type
92532ed618SSoby Mathew  * apart from RUN. This categorization is done to verify the sanity of the
93532ed618SSoby Mathew  * psci_power_state passed by the platform and to print debug information. The
94532ed618SSoby Mathew  * categorization is done on the basis of the following conditions:
95532ed618SSoby Mathew  *
96532ed618SSoby Mathew  * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN.
97532ed618SSoby Mathew  *
98532ed618SSoby Mathew  * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is
99532ed618SSoby Mathew  *    STATE_TYPE_RETN.
100532ed618SSoby Mathew  *
101532ed618SSoby Mathew  * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is
102532ed618SSoby Mathew  *    STATE_TYPE_OFF.
103532ed618SSoby Mathew  */
104532ed618SSoby Mathew typedef enum plat_local_state_type {
105532ed618SSoby Mathew 	STATE_TYPE_RUN = 0,
106532ed618SSoby Mathew 	STATE_TYPE_RETN,
107532ed618SSoby Mathew 	STATE_TYPE_OFF
108532ed618SSoby Mathew } plat_local_state_type_t;
109532ed618SSoby Mathew 
11097373c33SAntonio Nino Diaz /* Function used to categorize plat_local_state. */
11197373c33SAntonio Nino Diaz static plat_local_state_type_t find_local_state_type(plat_local_state_t state)
11297373c33SAntonio Nino Diaz {
11397373c33SAntonio Nino Diaz 	if (state != 0U) {
11497373c33SAntonio Nino Diaz 		if (state > PLAT_MAX_RET_STATE) {
11597373c33SAntonio Nino Diaz 			return STATE_TYPE_OFF;
11697373c33SAntonio Nino Diaz 		} else {
11797373c33SAntonio Nino Diaz 			return STATE_TYPE_RETN;
11897373c33SAntonio Nino Diaz 		}
11997373c33SAntonio Nino Diaz 	} else {
12097373c33SAntonio Nino Diaz 		return STATE_TYPE_RUN;
12197373c33SAntonio Nino Diaz 	}
12297373c33SAntonio Nino Diaz }
123532ed618SSoby Mathew 
124532ed618SSoby Mathew /******************************************************************************
125532ed618SSoby Mathew  * Check that the maximum retention level supported by the platform is less
126532ed618SSoby Mathew  * than the maximum off level.
127532ed618SSoby Mathew  *****************************************************************************/
1286b7b0f36SAntonio Nino Diaz CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE,
129532ed618SSoby Mathew 		assert_platform_max_off_and_retn_state_check);
130532ed618SSoby Mathew 
131532ed618SSoby Mathew /******************************************************************************
132532ed618SSoby Mathew  * This function ensures that the power state parameter in a CPU_SUSPEND request
133532ed618SSoby Mathew  * is valid. If so, it returns the requested states for each power level.
134532ed618SSoby Mathew  *****************************************************************************/
135532ed618SSoby Mathew int psci_validate_power_state(unsigned int power_state,
136532ed618SSoby Mathew 			      psci_power_state_t *state_info)
137532ed618SSoby Mathew {
138532ed618SSoby Mathew 	/* Check SBZ bits in power state are zero */
1396b7b0f36SAntonio Nino Diaz 	if (psci_check_power_state(power_state) != 0U)
140532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
141532ed618SSoby Mathew 
1426b7b0f36SAntonio Nino Diaz 	assert(psci_plat_pm_ops->validate_power_state != NULL);
143532ed618SSoby Mathew 
144532ed618SSoby Mathew 	/* Validate the power_state using platform pm_ops */
145532ed618SSoby Mathew 	return psci_plat_pm_ops->validate_power_state(power_state, state_info);
146532ed618SSoby Mathew }
147532ed618SSoby Mathew 
148532ed618SSoby Mathew /******************************************************************************
149532ed618SSoby Mathew  * This function retrieves the `psci_power_state_t` for system suspend from
150532ed618SSoby Mathew  * the platform.
151532ed618SSoby Mathew  *****************************************************************************/
152532ed618SSoby Mathew void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info)
153532ed618SSoby Mathew {
154532ed618SSoby Mathew 	/*
155532ed618SSoby Mathew 	 * Assert that the required pm_ops hook is implemented to ensure that
156532ed618SSoby Mathew 	 * the capability detected during psci_setup() is valid.
157532ed618SSoby Mathew 	 */
1586b7b0f36SAntonio Nino Diaz 	assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL);
159532ed618SSoby Mathew 
160532ed618SSoby Mathew 	/*
161532ed618SSoby Mathew 	 * Query the platform for the power_state required for system suspend
162532ed618SSoby Mathew 	 */
163532ed618SSoby Mathew 	psci_plat_pm_ops->get_sys_suspend_power_state(state_info);
164532ed618SSoby Mathew }
165532ed618SSoby Mathew 
166606b7430SWing Li #if PSCI_OS_INIT_MODE
167606b7430SWing Li /*******************************************************************************
168606b7430SWing Li  * This function verifies that all the other cores at the 'end_pwrlvl' have been
169606b7430SWing Li  * idled and the current CPU is the last running CPU at the 'end_pwrlvl'.
170606b7430SWing Li  * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false)
171606b7430SWing Li  * otherwise.
172606b7430SWing Li  ******************************************************************************/
173606b7430SWing Li static bool psci_is_last_cpu_to_idle_at_pwrlvl(unsigned int end_pwrlvl)
174606b7430SWing Li {
175152ad112SMark Dykes 	unsigned int my_idx, lvl;
176152ad112SMark Dykes 	unsigned int parent_idx = 0;
177606b7430SWing Li 	unsigned int cpu_start_idx, ncpus, cpu_idx;
178606b7430SWing Li 	plat_local_state_t local_state;
179606b7430SWing Li 
180606b7430SWing Li 	if (end_pwrlvl == PSCI_CPU_PWR_LVL) {
181606b7430SWing Li 		return true;
182606b7430SWing Li 	}
183606b7430SWing Li 
184606b7430SWing Li 	my_idx = plat_my_core_pos();
185606b7430SWing Li 	parent_idx = psci_cpu_pd_nodes[my_idx].parent_node;
186*01959a16SCharlie Bareham 	for (lvl = PSCI_CPU_PWR_LVL + U(1); lvl < end_pwrlvl; lvl++) {
187*01959a16SCharlie Bareham 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
188606b7430SWing Li 	}
189606b7430SWing Li 
190606b7430SWing Li 	cpu_start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
191606b7430SWing Li 	ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
192606b7430SWing Li 
193606b7430SWing Li 	for (cpu_idx = cpu_start_idx; cpu_idx < cpu_start_idx + ncpus;
194606b7430SWing Li 			cpu_idx++) {
195606b7430SWing Li 		local_state = psci_get_cpu_local_state_by_idx(cpu_idx);
196606b7430SWing Li 		if (cpu_idx == my_idx) {
197606b7430SWing Li 			assert(is_local_state_run(local_state) != 0);
198606b7430SWing Li 			continue;
199606b7430SWing Li 		}
200606b7430SWing Li 
201606b7430SWing Li 		if (is_local_state_run(local_state) != 0) {
202606b7430SWing Li 			return false;
203606b7430SWing Li 		}
204606b7430SWing Li 	}
205606b7430SWing Li 
206606b7430SWing Li 	return true;
207606b7430SWing Li }
208606b7430SWing Li #endif
209606b7430SWing Li 
210532ed618SSoby Mathew /*******************************************************************************
211b88a4416SWing Li  * This function verifies that all the other cores in the system have been
212532ed618SSoby Mathew  * turned OFF and the current CPU is the last running CPU in the system.
213b41b0824SJayanth Dodderi Chidanand  * Returns true, if the current CPU is the last ON CPU or false otherwise.
214532ed618SSoby Mathew  ******************************************************************************/
215b41b0824SJayanth Dodderi Chidanand bool psci_is_last_on_cpu(void)
216532ed618SSoby Mathew {
217fc81021aSDeepika Bhavnani 	unsigned int cpu_idx, my_idx = plat_my_core_pos();
218532ed618SSoby Mathew 
219b41b0824SJayanth Dodderi Chidanand 	for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
220532ed618SSoby Mathew 		if (cpu_idx == my_idx) {
221532ed618SSoby Mathew 			assert(psci_get_aff_info_state() == AFF_STATE_ON);
222532ed618SSoby Mathew 			continue;
223532ed618SSoby Mathew 		}
224532ed618SSoby Mathew 
225b41b0824SJayanth Dodderi Chidanand 		if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) {
226b41b0824SJayanth Dodderi Chidanand 			VERBOSE("core=%u other than current core=%u %s\n",
227b41b0824SJayanth Dodderi Chidanand 				cpu_idx, my_idx, "running in the system");
228b41b0824SJayanth Dodderi Chidanand 			return false;
229b41b0824SJayanth Dodderi Chidanand 		}
230532ed618SSoby Mathew 	}
231532ed618SSoby Mathew 
232b41b0824SJayanth Dodderi Chidanand 	return true;
233532ed618SSoby Mathew }
234532ed618SSoby Mathew 
235532ed618SSoby Mathew /*******************************************************************************
236b88a4416SWing Li  * This function verifies that all cores in the system have been turned ON.
237b88a4416SWing Li  * Returns true, if all CPUs are ON or false otherwise.
238b88a4416SWing Li  ******************************************************************************/
239b88a4416SWing Li static bool psci_are_all_cpus_on(void)
240b88a4416SWing Li {
241b88a4416SWing Li 	unsigned int cpu_idx;
242b88a4416SWing Li 
243b88a4416SWing Li 	for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
244b88a4416SWing Li 		if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_OFF) {
245b88a4416SWing Li 			return false;
246b88a4416SWing Li 		}
247b88a4416SWing Li 	}
248b88a4416SWing Li 
249b88a4416SWing Li 	return true;
250b88a4416SWing Li }
251b88a4416SWing Li 
252b88a4416SWing Li /*******************************************************************************
253532ed618SSoby Mathew  * Routine to return the maximum power level to traverse to after a cpu has
254532ed618SSoby Mathew  * been physically powered up. It is expected to be called immediately after
255532ed618SSoby Mathew  * reset from assembler code.
256532ed618SSoby Mathew  ******************************************************************************/
257532ed618SSoby Mathew static unsigned int get_power_on_target_pwrlvl(void)
258532ed618SSoby Mathew {
259532ed618SSoby Mathew 	unsigned int pwrlvl;
260532ed618SSoby Mathew 
261532ed618SSoby Mathew 	/*
262532ed618SSoby Mathew 	 * Assume that this cpu was suspended and retrieve its target power
263532ed618SSoby Mathew 	 * level. If it is invalid then it could only have been turned off
264532ed618SSoby Mathew 	 * earlier. PLAT_MAX_PWR_LVL will be the highest power level a
265532ed618SSoby Mathew 	 * cpu can be turned off to.
266532ed618SSoby Mathew 	 */
267532ed618SSoby Mathew 	pwrlvl = psci_get_suspend_pwrlvl();
268532ed618SSoby Mathew 	if (pwrlvl == PSCI_INVALID_PWR_LVL)
269532ed618SSoby Mathew 		pwrlvl = PLAT_MAX_PWR_LVL;
2700c411c78SDeepika Bhavnani 	assert(pwrlvl < PSCI_INVALID_PWR_LVL);
271532ed618SSoby Mathew 	return pwrlvl;
272532ed618SSoby Mathew }
273532ed618SSoby Mathew 
274532ed618SSoby Mathew /******************************************************************************
275532ed618SSoby Mathew  * Helper function to update the requested local power state array. This array
276532ed618SSoby Mathew  * does not store the requested state for the CPU power level. Hence an
27741af0515SDeepika Bhavnani  * assertion is added to prevent us from accessing the CPU power level.
278532ed618SSoby Mathew  *****************************************************************************/
279532ed618SSoby Mathew static void psci_set_req_local_pwr_state(unsigned int pwrlvl,
280532ed618SSoby Mathew 					 unsigned int cpu_idx,
281532ed618SSoby Mathew 					 plat_local_state_t req_pwr_state)
282532ed618SSoby Mathew {
283532ed618SSoby Mathew 	assert(pwrlvl > PSCI_CPU_PWR_LVL);
28441af0515SDeepika Bhavnani 	if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
285ab4df50cSPankaj Gupta 			(cpu_idx < psci_plat_core_count)) {
2866b7b0f36SAntonio Nino Diaz 		psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state;
28741af0515SDeepika Bhavnani 	}
288532ed618SSoby Mathew }
289532ed618SSoby Mathew 
290532ed618SSoby Mathew /******************************************************************************
291532ed618SSoby Mathew  * This function initializes the psci_req_local_pwr_states.
292532ed618SSoby Mathew  *****************************************************************************/
29387c85134SDaniel Boulby void __init psci_init_req_local_pwr_states(void)
294532ed618SSoby Mathew {
295532ed618SSoby Mathew 	/* Initialize the requested state of all non CPU power domains as OFF */
2966b7b0f36SAntonio Nino Diaz 	unsigned int pwrlvl;
297ab4df50cSPankaj Gupta 	unsigned int core;
2986b7b0f36SAntonio Nino Diaz 
2996b7b0f36SAntonio Nino Diaz 	for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) {
300ab4df50cSPankaj Gupta 		for (core = 0; core < psci_plat_core_count; core++) {
3016b7b0f36SAntonio Nino Diaz 			psci_req_local_pwr_states[pwrlvl][core] =
3026b7b0f36SAntonio Nino Diaz 				PLAT_MAX_OFF_STATE;
3036b7b0f36SAntonio Nino Diaz 		}
3046b7b0f36SAntonio Nino Diaz 	}
305532ed618SSoby Mathew }
306532ed618SSoby Mathew 
307532ed618SSoby Mathew /******************************************************************************
308532ed618SSoby Mathew  * Helper function to return a reference to an array containing the local power
309532ed618SSoby Mathew  * states requested by each cpu for a power domain at 'pwrlvl'. The size of the
310532ed618SSoby Mathew  * array will be the number of cpu power domains of which this power domain is
311532ed618SSoby Mathew  * an ancestor. These requested states will be used to determine a suitable
312532ed618SSoby Mathew  * target state for this power domain during psci state coordination. An
313532ed618SSoby Mathew  * assertion is added to prevent us from accessing the CPU power level.
314532ed618SSoby Mathew  *****************************************************************************/
315532ed618SSoby Mathew static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl,
316fc81021aSDeepika Bhavnani 							 unsigned int cpu_idx)
317532ed618SSoby Mathew {
318532ed618SSoby Mathew 	assert(pwrlvl > PSCI_CPU_PWR_LVL);
319532ed618SSoby Mathew 
32041af0515SDeepika Bhavnani 	if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
321ab4df50cSPankaj Gupta 			(cpu_idx < psci_plat_core_count)) {
3226b7b0f36SAntonio Nino Diaz 		return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx];
32341af0515SDeepika Bhavnani 	} else
32441af0515SDeepika Bhavnani 		return NULL;
325532ed618SSoby Mathew }
326532ed618SSoby Mathew 
327606b7430SWing Li #if PSCI_OS_INIT_MODE
328606b7430SWing Li /******************************************************************************
329606b7430SWing Li  * Helper function to save a copy of the psci_req_local_pwr_states (prev) for a
330606b7430SWing Li  * CPU (cpu_idx), and update psci_req_local_pwr_states with the new requested
331606b7430SWing Li  * local power states (state_info).
332606b7430SWing Li  *****************************************************************************/
333606b7430SWing Li void psci_update_req_local_pwr_states(unsigned int end_pwrlvl,
334606b7430SWing Li 				      unsigned int cpu_idx,
335606b7430SWing Li 				      psci_power_state_t *state_info,
336606b7430SWing Li 				      plat_local_state_t *prev)
337606b7430SWing Li {
338606b7430SWing Li 	unsigned int lvl;
339606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
340606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
341606b7430SWing Li #else
342606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL;
343606b7430SWing Li #endif
344606b7430SWing Li 	plat_local_state_t req_state;
345606b7430SWing Li 
346606b7430SWing Li 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) {
347606b7430SWing Li 		/* Save the previous requested local power state */
348606b7430SWing Li 		prev[lvl - 1U] = *psci_get_req_local_pwr_states(lvl, cpu_idx);
349606b7430SWing Li 
350606b7430SWing Li 		/* Update the new requested local power state */
351606b7430SWing Li 		if (lvl <= end_pwrlvl) {
352606b7430SWing Li 			req_state = state_info->pwr_domain_state[lvl];
353606b7430SWing Li 		} else {
354606b7430SWing Li 			req_state = state_info->pwr_domain_state[end_pwrlvl];
355606b7430SWing Li 		}
356606b7430SWing Li 		psci_set_req_local_pwr_state(lvl, cpu_idx, req_state);
357606b7430SWing Li 	}
358606b7430SWing Li }
359606b7430SWing Li 
360606b7430SWing Li /******************************************************************************
361606b7430SWing Li  * Helper function to restore the previously saved requested local power states
362606b7430SWing Li  * (prev) for a CPU (cpu_idx) to psci_req_local_pwr_states.
363606b7430SWing Li  *****************************************************************************/
364606b7430SWing Li void psci_restore_req_local_pwr_states(unsigned int cpu_idx,
365606b7430SWing Li 				       plat_local_state_t *prev)
366606b7430SWing Li {
367606b7430SWing Li 	unsigned int lvl;
368606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
369606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
370606b7430SWing Li #else
371606b7430SWing Li 	unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL;
372606b7430SWing Li #endif
373606b7430SWing Li 
374606b7430SWing Li 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) {
375606b7430SWing Li 		/* Restore the previous requested local power state */
376606b7430SWing Li 		psci_set_req_local_pwr_state(lvl, cpu_idx, prev[lvl - 1U]);
377606b7430SWing Li 	}
378606b7430SWing Li }
379606b7430SWing Li #endif
380606b7430SWing Li 
381a10d3632SJeenu Viswambharan /*
382a10d3632SJeenu Viswambharan  * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent
383a10d3632SJeenu Viswambharan  * memory.
384a10d3632SJeenu Viswambharan  *
385a10d3632SJeenu Viswambharan  * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory,
386a10d3632SJeenu Viswambharan  * it's accessed by both cached and non-cached participants. To serve the common
387a10d3632SJeenu Viswambharan  * minimum, perform a cache flush before read and after write so that non-cached
388a10d3632SJeenu Viswambharan  * participants operate on latest data in main memory.
389a10d3632SJeenu Viswambharan  *
390a10d3632SJeenu Viswambharan  * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent
391a10d3632SJeenu Viswambharan  * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent.
392a10d3632SJeenu Viswambharan  * In both cases, no cache operations are required.
393a10d3632SJeenu Viswambharan  */
394a10d3632SJeenu Viswambharan 
395a10d3632SJeenu Viswambharan /*
396a10d3632SJeenu Viswambharan  * Retrieve local state of non-CPU power domain node from a non-cached CPU,
397a10d3632SJeenu Viswambharan  * after any required cache maintenance operation.
398a10d3632SJeenu Viswambharan  */
399a10d3632SJeenu Viswambharan static plat_local_state_t get_non_cpu_pd_node_local_state(
400a10d3632SJeenu Viswambharan 		unsigned int parent_idx)
401a10d3632SJeenu Viswambharan {
402f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
403a10d3632SJeenu Viswambharan 	flush_dcache_range(
404a10d3632SJeenu Viswambharan 			(uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
405a10d3632SJeenu Viswambharan 			sizeof(psci_non_cpu_pd_nodes[parent_idx]));
406a10d3632SJeenu Viswambharan #endif
407a10d3632SJeenu Viswambharan 	return psci_non_cpu_pd_nodes[parent_idx].local_state;
408a10d3632SJeenu Viswambharan }
409a10d3632SJeenu Viswambharan 
410a10d3632SJeenu Viswambharan /*
411a10d3632SJeenu Viswambharan  * Update local state of non-CPU power domain node from a cached CPU; perform
412a10d3632SJeenu Viswambharan  * any required cache maintenance operation afterwards.
413a10d3632SJeenu Viswambharan  */
414a10d3632SJeenu Viswambharan static void set_non_cpu_pd_node_local_state(unsigned int parent_idx,
415a10d3632SJeenu Viswambharan 		plat_local_state_t state)
416a10d3632SJeenu Viswambharan {
417a10d3632SJeenu Viswambharan 	psci_non_cpu_pd_nodes[parent_idx].local_state = state;
418f996a5f7SAndrew F. Davis #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
419a10d3632SJeenu Viswambharan 	flush_dcache_range(
420a10d3632SJeenu Viswambharan 			(uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
421a10d3632SJeenu Viswambharan 			sizeof(psci_non_cpu_pd_nodes[parent_idx]));
422a10d3632SJeenu Viswambharan #endif
423a10d3632SJeenu Viswambharan }
424a10d3632SJeenu Viswambharan 
425532ed618SSoby Mathew /******************************************************************************
426532ed618SSoby Mathew  * Helper function to return the current local power state of each power domain
427532ed618SSoby Mathew  * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This
428532ed618SSoby Mathew  * function will be called after a cpu is powered on to find the local state
429532ed618SSoby Mathew  * each power domain has emerged from.
430532ed618SSoby Mathew  *****************************************************************************/
43161eae524SAchin Gupta void psci_get_target_local_pwr_states(unsigned int end_pwrlvl,
432532ed618SSoby Mathew 				      psci_power_state_t *target_state)
433532ed618SSoby Mathew {
434532ed618SSoby Mathew 	unsigned int parent_idx, lvl;
435532ed618SSoby Mathew 	plat_local_state_t *pd_state = target_state->pwr_domain_state;
436532ed618SSoby Mathew 
437532ed618SSoby Mathew 	pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state();
438532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
439532ed618SSoby Mathew 
440532ed618SSoby Mathew 	/* Copy the local power state from node to state_info */
4416b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
442a10d3632SJeenu Viswambharan 		pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx);
443532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
444532ed618SSoby Mathew 	}
445532ed618SSoby Mathew 
446532ed618SSoby Mathew 	/* Set the the higher levels to RUN */
447532ed618SSoby Mathew 	for (; lvl <= PLAT_MAX_PWR_LVL; lvl++)
448532ed618SSoby Mathew 		target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
449532ed618SSoby Mathew }
450532ed618SSoby Mathew 
451532ed618SSoby Mathew /******************************************************************************
452532ed618SSoby Mathew  * Helper function to set the target local power state that each power domain
453532ed618SSoby Mathew  * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will
454532ed618SSoby Mathew  * enter. This function will be called after coordination of requested power
455532ed618SSoby Mathew  * states has been done for each power level.
456532ed618SSoby Mathew  *****************************************************************************/
457d3488614SWing Li void psci_set_target_local_pwr_states(unsigned int end_pwrlvl,
458532ed618SSoby Mathew 				      const psci_power_state_t *target_state)
459532ed618SSoby Mathew {
460532ed618SSoby Mathew 	unsigned int parent_idx, lvl;
461532ed618SSoby Mathew 	const plat_local_state_t *pd_state = target_state->pwr_domain_state;
462532ed618SSoby Mathew 
463532ed618SSoby Mathew 	psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]);
464532ed618SSoby Mathew 
465532ed618SSoby Mathew 	/*
466a10d3632SJeenu Viswambharan 	 * Need to flush as local_state might be accessed with Data Cache
467532ed618SSoby Mathew 	 * disabled during power on
468532ed618SSoby Mathew 	 */
469a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data.local_state);
470532ed618SSoby Mathew 
471532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
472532ed618SSoby Mathew 
473532ed618SSoby Mathew 	/* Copy the local_state from state_info */
4746b7b0f36SAntonio Nino Diaz 	for (lvl = 1U; lvl <= end_pwrlvl; lvl++) {
475a10d3632SJeenu Viswambharan 		set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]);
476532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
477532ed618SSoby Mathew 	}
478532ed618SSoby Mathew }
479532ed618SSoby Mathew 
480532ed618SSoby Mathew /*******************************************************************************
481532ed618SSoby Mathew  * PSCI helper function to get the parent nodes corresponding to a cpu_index.
482532ed618SSoby Mathew  ******************************************************************************/
483fc81021aSDeepika Bhavnani void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
484532ed618SSoby Mathew 				      unsigned int end_lvl,
4856b7b0f36SAntonio Nino Diaz 				      unsigned int *node_index)
486532ed618SSoby Mathew {
487532ed618SSoby Mathew 	unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node;
4886311f63dSVarun Wadekar 	unsigned int i;
4896b7b0f36SAntonio Nino Diaz 	unsigned int *node = node_index;
490532ed618SSoby Mathew 
4916b7b0f36SAntonio Nino Diaz 	for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) {
4926b7b0f36SAntonio Nino Diaz 		*node = parent_node;
4936b7b0f36SAntonio Nino Diaz 		node++;
494532ed618SSoby Mathew 		parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node;
495532ed618SSoby Mathew 	}
496532ed618SSoby Mathew }
497532ed618SSoby Mathew 
498532ed618SSoby Mathew /******************************************************************************
499532ed618SSoby Mathew  * This function is invoked post CPU power up and initialization. It sets the
500532ed618SSoby Mathew  * affinity info state, target power state and requested power state for the
501532ed618SSoby Mathew  * current CPU and all its ancestor power domains to RUN.
502532ed618SSoby Mathew  *****************************************************************************/
503532ed618SSoby Mathew void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl)
504532ed618SSoby Mathew {
505532ed618SSoby Mathew 	unsigned int parent_idx, cpu_idx = plat_my_core_pos(), lvl;
506532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
507532ed618SSoby Mathew 
508532ed618SSoby Mathew 	/* Reset the local_state to RUN for the non cpu power domains. */
5096b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
510a10d3632SJeenu Viswambharan 		set_non_cpu_pd_node_local_state(parent_idx,
511a10d3632SJeenu Viswambharan 				PSCI_LOCAL_STATE_RUN);
512532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl,
513532ed618SSoby Mathew 					     cpu_idx,
514532ed618SSoby Mathew 					     PSCI_LOCAL_STATE_RUN);
515532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
516532ed618SSoby Mathew 	}
517532ed618SSoby Mathew 
518532ed618SSoby Mathew 	/* Set the affinity info state to ON */
519532ed618SSoby Mathew 	psci_set_aff_info_state(AFF_STATE_ON);
520532ed618SSoby Mathew 
521532ed618SSoby Mathew 	psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
522a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data);
523532ed618SSoby Mathew }
524532ed618SSoby Mathew 
525532ed618SSoby Mathew /******************************************************************************
526606b7430SWing Li  * This function is used in platform-coordinated mode.
527606b7430SWing Li  *
528532ed618SSoby Mathew  * This function is passed the local power states requested for each power
529532ed618SSoby Mathew  * domain (state_info) between the current CPU domain and its ancestors until
530532ed618SSoby Mathew  * the target power level (end_pwrlvl). It updates the array of requested power
531532ed618SSoby Mathew  * states with this information.
532532ed618SSoby Mathew  *
533532ed618SSoby Mathew  * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
534532ed618SSoby Mathew  * retrieves the states requested by all the cpus of which the power domain at
535532ed618SSoby Mathew  * that level is an ancestor. It passes this information to the platform to
536532ed618SSoby Mathew  * coordinate and return the target power state. If the target state for a level
537532ed618SSoby Mathew  * is RUN then subsequent levels are not considered. At the CPU level, state
538532ed618SSoby Mathew  * coordination is not required. Hence, the requested and the target states are
539532ed618SSoby Mathew  * the same.
540532ed618SSoby Mathew  *
541532ed618SSoby Mathew  * The 'state_info' is updated with the target state for each level between the
542532ed618SSoby Mathew  * CPU and the 'end_pwrlvl' and returned to the caller.
543532ed618SSoby Mathew  *
544532ed618SSoby Mathew  * This function will only be invoked with data cache enabled and while
545532ed618SSoby Mathew  * powering down a core.
546532ed618SSoby Mathew  *****************************************************************************/
547532ed618SSoby Mathew void psci_do_state_coordination(unsigned int end_pwrlvl,
548532ed618SSoby Mathew 				psci_power_state_t *state_info)
549532ed618SSoby Mathew {
550532ed618SSoby Mathew 	unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
551fc81021aSDeepika Bhavnani 	unsigned int start_idx;
5526b7b0f36SAntonio Nino Diaz 	unsigned int ncpus;
553532ed618SSoby Mathew 	plat_local_state_t target_state, *req_states;
554532ed618SSoby Mathew 
555532ed618SSoby Mathew 	assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
556532ed618SSoby Mathew 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
557532ed618SSoby Mathew 
558532ed618SSoby Mathew 	/* For level 0, the requested state will be equivalent
559532ed618SSoby Mathew 	   to target state */
5606b7b0f36SAntonio Nino Diaz 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
561532ed618SSoby Mathew 
562532ed618SSoby Mathew 		/* First update the requested power state */
563532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl, cpu_idx,
564532ed618SSoby Mathew 					     state_info->pwr_domain_state[lvl]);
565532ed618SSoby Mathew 
566532ed618SSoby Mathew 		/* Get the requested power states for this power level */
567532ed618SSoby Mathew 		start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
568532ed618SSoby Mathew 		req_states = psci_get_req_local_pwr_states(lvl, start_idx);
569532ed618SSoby Mathew 
570532ed618SSoby Mathew 		/*
571532ed618SSoby Mathew 		 * Let the platform coordinate amongst the requested states at
572532ed618SSoby Mathew 		 * this power level and return the target local power state.
573532ed618SSoby Mathew 		 */
574532ed618SSoby Mathew 		ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
575532ed618SSoby Mathew 		target_state = plat_get_target_pwr_state(lvl,
576532ed618SSoby Mathew 							 req_states,
577532ed618SSoby Mathew 							 ncpus);
578532ed618SSoby Mathew 
579532ed618SSoby Mathew 		state_info->pwr_domain_state[lvl] = target_state;
580532ed618SSoby Mathew 
581532ed618SSoby Mathew 		/* Break early if the negotiated target power state is RUN */
5826b7b0f36SAntonio Nino Diaz 		if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0)
583532ed618SSoby Mathew 			break;
584532ed618SSoby Mathew 
585532ed618SSoby Mathew 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
586532ed618SSoby Mathew 	}
587532ed618SSoby Mathew 
588532ed618SSoby Mathew 	/*
589532ed618SSoby Mathew 	 * This is for cases when we break out of the above loop early because
590532ed618SSoby Mathew 	 * the target power state is RUN at a power level < end_pwlvl.
591532ed618SSoby Mathew 	 * We update the requested power state from state_info and then
592532ed618SSoby Mathew 	 * set the target state as RUN.
593532ed618SSoby Mathew 	 */
5946b7b0f36SAntonio Nino Diaz 	for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) {
595532ed618SSoby Mathew 		psci_set_req_local_pwr_state(lvl, cpu_idx,
596532ed618SSoby Mathew 					     state_info->pwr_domain_state[lvl]);
597532ed618SSoby Mathew 		state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
598532ed618SSoby Mathew 
599532ed618SSoby Mathew 	}
600532ed618SSoby Mathew }
601532ed618SSoby Mathew 
602606b7430SWing Li #if PSCI_OS_INIT_MODE
603606b7430SWing Li /******************************************************************************
604606b7430SWing Li  * This function is used in OS-initiated mode.
605606b7430SWing Li  *
606606b7430SWing Li  * This function is passed the local power states requested for each power
607606b7430SWing Li  * domain (state_info) between the current CPU domain and its ancestors until
608606b7430SWing Li  * the target power level (end_pwrlvl), and ensures the requested power states
609606b7430SWing Li  * are valid. It updates the array of requested power states with this
610606b7430SWing Li  * information.
611606b7430SWing Li  *
612606b7430SWing Li  * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
613606b7430SWing Li  * retrieves the states requested by all the cpus of which the power domain at
614606b7430SWing Li  * that level is an ancestor. It passes this information to the platform to
615606b7430SWing Li  * coordinate and return the target power state. If the requested state does
616606b7430SWing Li  * not match the target state, the request is denied.
617606b7430SWing Li  *
618606b7430SWing Li  * The 'state_info' is not modified.
619606b7430SWing Li  *
620606b7430SWing Li  * This function will only be invoked with data cache enabled and while
621606b7430SWing Li  * powering down a core.
622606b7430SWing Li  *****************************************************************************/
623606b7430SWing Li int psci_validate_state_coordination(unsigned int end_pwrlvl,
624606b7430SWing Li 				     psci_power_state_t *state_info)
625606b7430SWing Li {
626606b7430SWing Li 	int rc = PSCI_E_SUCCESS;
627606b7430SWing Li 	unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
628606b7430SWing Li 	unsigned int start_idx;
629606b7430SWing Li 	unsigned int ncpus;
630606b7430SWing Li 	plat_local_state_t target_state, *req_states;
631606b7430SWing Li 	plat_local_state_t prev[PLAT_MAX_PWR_LVL];
632606b7430SWing Li 
633606b7430SWing Li 	assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
634606b7430SWing Li 	parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
635606b7430SWing Li 
636606b7430SWing Li 	/*
637606b7430SWing Li 	 * Save a copy of the previous requested local power states and update
638606b7430SWing Li 	 * the new requested local power states.
639606b7430SWing Li 	 */
640606b7430SWing Li 	psci_update_req_local_pwr_states(end_pwrlvl, cpu_idx, state_info, prev);
641606b7430SWing Li 
642606b7430SWing Li 	for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
643606b7430SWing Li 		/* Get the requested power states for this power level */
644606b7430SWing Li 		start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
645606b7430SWing Li 		req_states = psci_get_req_local_pwr_states(lvl, start_idx);
646606b7430SWing Li 
647606b7430SWing Li 		/*
648606b7430SWing Li 		 * Let the platform coordinate amongst the requested states at
649606b7430SWing Li 		 * this power level and return the target local power state.
650606b7430SWing Li 		 */
651606b7430SWing Li 		ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
652606b7430SWing Li 		target_state = plat_get_target_pwr_state(lvl,
653606b7430SWing Li 							 req_states,
654606b7430SWing Li 							 ncpus);
655606b7430SWing Li 
656606b7430SWing Li 		/*
657606b7430SWing Li 		 * Verify that the requested power state matches the target
658606b7430SWing Li 		 * local power state.
659606b7430SWing Li 		 */
660606b7430SWing Li 		if (state_info->pwr_domain_state[lvl] != target_state) {
661606b7430SWing Li 			if (target_state == PSCI_LOCAL_STATE_RUN) {
662606b7430SWing Li 				rc = PSCI_E_DENIED;
663606b7430SWing Li 			} else {
664606b7430SWing Li 				rc = PSCI_E_INVALID_PARAMS;
665606b7430SWing Li 			}
666606b7430SWing Li 			goto exit;
667606b7430SWing Li 		}
668412d92fdSPatrick Delaunay 
669412d92fdSPatrick Delaunay 		parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
670606b7430SWing Li 	}
671606b7430SWing Li 
672606b7430SWing Li 	/*
673606b7430SWing Li 	 * Verify that the current core is the last running core at the
674606b7430SWing Li 	 * specified power level.
675606b7430SWing Li 	 */
676606b7430SWing Li 	lvl = state_info->last_at_pwrlvl;
677606b7430SWing Li 	if (!psci_is_last_cpu_to_idle_at_pwrlvl(lvl)) {
678606b7430SWing Li 		rc = PSCI_E_DENIED;
679606b7430SWing Li 	}
680606b7430SWing Li 
681606b7430SWing Li exit:
682606b7430SWing Li 	if (rc != PSCI_E_SUCCESS) {
683606b7430SWing Li 		/* Restore the previous requested local power states. */
684606b7430SWing Li 		psci_restore_req_local_pwr_states(cpu_idx, prev);
685606b7430SWing Li 		return rc;
686606b7430SWing Li 	}
687606b7430SWing Li 
688606b7430SWing Li 	return rc;
689606b7430SWing Li }
690606b7430SWing Li #endif
691606b7430SWing Li 
692532ed618SSoby Mathew /******************************************************************************
693532ed618SSoby Mathew  * This function validates a suspend request by making sure that if a standby
694532ed618SSoby Mathew  * state is requested then no power level is turned off and the highest power
695532ed618SSoby Mathew  * level is placed in a standby/retention state.
696532ed618SSoby Mathew  *
697532ed618SSoby Mathew  * It also ensures that the state level X will enter is not shallower than the
698532ed618SSoby Mathew  * state level X + 1 will enter.
699532ed618SSoby Mathew  *
700532ed618SSoby Mathew  * This validation will be enabled only for DEBUG builds as the platform is
701532ed618SSoby Mathew  * expected to perform these validations as well.
702532ed618SSoby Mathew  *****************************************************************************/
703532ed618SSoby Mathew int psci_validate_suspend_req(const psci_power_state_t *state_info,
704532ed618SSoby Mathew 			      unsigned int is_power_down_state)
705532ed618SSoby Mathew {
706532ed618SSoby Mathew 	unsigned int max_off_lvl, target_lvl, max_retn_lvl;
707532ed618SSoby Mathew 	plat_local_state_t state;
708532ed618SSoby Mathew 	plat_local_state_type_t req_state_type, deepest_state_type;
709532ed618SSoby Mathew 	int i;
710532ed618SSoby Mathew 
711532ed618SSoby Mathew 	/* Find the target suspend power level */
712532ed618SSoby Mathew 	target_lvl = psci_find_target_suspend_lvl(state_info);
713532ed618SSoby Mathew 	if (target_lvl == PSCI_INVALID_PWR_LVL)
714532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
715532ed618SSoby Mathew 
716532ed618SSoby Mathew 	/* All power domain levels are in a RUN state to begin with */
717532ed618SSoby Mathew 	deepest_state_type = STATE_TYPE_RUN;
718532ed618SSoby Mathew 
7196b7b0f36SAntonio Nino Diaz 	for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) {
720532ed618SSoby Mathew 		state = state_info->pwr_domain_state[i];
721532ed618SSoby Mathew 		req_state_type = find_local_state_type(state);
722532ed618SSoby Mathew 
723532ed618SSoby Mathew 		/*
724532ed618SSoby Mathew 		 * While traversing from the highest power level to the lowest,
725532ed618SSoby Mathew 		 * the state requested for lower levels has to be the same or
726532ed618SSoby Mathew 		 * deeper i.e. equal to or greater than the state at the higher
727532ed618SSoby Mathew 		 * levels. If this condition is true, then the requested state
728532ed618SSoby Mathew 		 * becomes the deepest state encountered so far.
729532ed618SSoby Mathew 		 */
730532ed618SSoby Mathew 		if (req_state_type < deepest_state_type)
731532ed618SSoby Mathew 			return PSCI_E_INVALID_PARAMS;
732532ed618SSoby Mathew 		deepest_state_type = req_state_type;
733532ed618SSoby Mathew 	}
734532ed618SSoby Mathew 
735532ed618SSoby Mathew 	/* Find the highest off power level */
736532ed618SSoby Mathew 	max_off_lvl = psci_find_max_off_lvl(state_info);
737532ed618SSoby Mathew 
738532ed618SSoby Mathew 	/* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */
739532ed618SSoby Mathew 	max_retn_lvl = PSCI_INVALID_PWR_LVL;
740532ed618SSoby Mathew 	if (target_lvl != max_off_lvl)
741532ed618SSoby Mathew 		max_retn_lvl = target_lvl;
742532ed618SSoby Mathew 
743532ed618SSoby Mathew 	/*
744532ed618SSoby Mathew 	 * If this is not a request for a power down state then max off level
745532ed618SSoby Mathew 	 * has to be invalid and max retention level has to be a valid power
746532ed618SSoby Mathew 	 * level.
747532ed618SSoby Mathew 	 */
7486b7b0f36SAntonio Nino Diaz 	if ((is_power_down_state == 0U) &&
7496b7b0f36SAntonio Nino Diaz 			((max_off_lvl != PSCI_INVALID_PWR_LVL) ||
7506b7b0f36SAntonio Nino Diaz 			 (max_retn_lvl == PSCI_INVALID_PWR_LVL)))
751532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
752532ed618SSoby Mathew 
753532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
754532ed618SSoby Mathew }
755532ed618SSoby Mathew 
756532ed618SSoby Mathew /******************************************************************************
757532ed618SSoby Mathew  * This function finds the highest power level which will be powered down
758532ed618SSoby Mathew  * amongst all the power levels specified in the 'state_info' structure
759532ed618SSoby Mathew  *****************************************************************************/
760532ed618SSoby Mathew unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info)
761532ed618SSoby Mathew {
762532ed618SSoby Mathew 	int i;
763532ed618SSoby Mathew 
7646b7b0f36SAntonio Nino Diaz 	for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
7656b7b0f36SAntonio Nino Diaz 		if (is_local_state_off(state_info->pwr_domain_state[i]) != 0)
7666b7b0f36SAntonio Nino Diaz 			return (unsigned int) i;
767532ed618SSoby Mathew 	}
768532ed618SSoby Mathew 
769532ed618SSoby Mathew 	return PSCI_INVALID_PWR_LVL;
770532ed618SSoby Mathew }
771532ed618SSoby Mathew 
772532ed618SSoby Mathew /******************************************************************************
773532ed618SSoby Mathew  * This functions finds the level of the highest power domain which will be
774532ed618SSoby Mathew  * placed in a low power state during a suspend operation.
775532ed618SSoby Mathew  *****************************************************************************/
776532ed618SSoby Mathew unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info)
777532ed618SSoby Mathew {
778532ed618SSoby Mathew 	int i;
779532ed618SSoby Mathew 
7806b7b0f36SAntonio Nino Diaz 	for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
7816b7b0f36SAntonio Nino Diaz 		if (is_local_state_run(state_info->pwr_domain_state[i]) == 0)
7826b7b0f36SAntonio Nino Diaz 			return (unsigned int) i;
783532ed618SSoby Mathew 	}
784532ed618SSoby Mathew 
785532ed618SSoby Mathew 	return PSCI_INVALID_PWR_LVL;
786532ed618SSoby Mathew }
787532ed618SSoby Mathew 
788532ed618SSoby Mathew /*******************************************************************************
78974d27d00SAndrew F. Davis  * This function is passed the highest level in the topology tree that the
79074d27d00SAndrew F. Davis  * operation should be applied to and a list of node indexes. It picks up locks
79174d27d00SAndrew F. Davis  * from the node index list in order of increasing power domain level in the
79274d27d00SAndrew F. Davis  * range specified.
793532ed618SSoby Mathew  ******************************************************************************/
79474d27d00SAndrew F. Davis void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
79574d27d00SAndrew F. Davis 				   const unsigned int *parent_nodes)
796532ed618SSoby Mathew {
79774d27d00SAndrew F. Davis 	unsigned int parent_idx;
798532ed618SSoby Mathew 	unsigned int level;
799532ed618SSoby Mathew 
800532ed618SSoby Mathew 	/* No locking required for level 0. Hence start locking from level 1 */
8016b7b0f36SAntonio Nino Diaz 	for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) {
80274d27d00SAndrew F. Davis 		parent_idx = parent_nodes[level - 1U];
803532ed618SSoby Mathew 		psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]);
804532ed618SSoby Mathew 	}
805532ed618SSoby Mathew }
806532ed618SSoby Mathew 
807532ed618SSoby Mathew /*******************************************************************************
80874d27d00SAndrew F. Davis  * This function is passed the highest level in the topology tree that the
80974d27d00SAndrew F. Davis  * operation should be applied to and a list of node indexes. It releases the
81074d27d00SAndrew F. Davis  * locks in order of decreasing power domain level in the range specified.
811532ed618SSoby Mathew  ******************************************************************************/
81274d27d00SAndrew F. Davis void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
81374d27d00SAndrew F. Davis 				   const unsigned int *parent_nodes)
814532ed618SSoby Mathew {
81574d27d00SAndrew F. Davis 	unsigned int parent_idx;
8166b7b0f36SAntonio Nino Diaz 	unsigned int level;
817532ed618SSoby Mathew 
818532ed618SSoby Mathew 	/* Unlock top down. No unlocking required for level 0. */
8192fe75a2dSZelalem 	for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) {
8206b7b0f36SAntonio Nino Diaz 		parent_idx = parent_nodes[level - 1U];
821532ed618SSoby Mathew 		psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]);
822532ed618SSoby Mathew 	}
823532ed618SSoby Mathew }
824532ed618SSoby Mathew 
825532ed618SSoby Mathew /*******************************************************************************
826532ed618SSoby Mathew  * This function determines the full entrypoint information for the requested
827532ed618SSoby Mathew  * PSCI entrypoint on power on/resume and returns it.
828532ed618SSoby Mathew  ******************************************************************************/
829402b3cf8SJulius Werner #ifdef __aarch64__
830532ed618SSoby Mathew static int psci_get_ns_ep_info(entry_point_info_t *ep,
831532ed618SSoby Mathew 			       uintptr_t entrypoint,
832532ed618SSoby Mathew 			       u_register_t context_id)
833532ed618SSoby Mathew {
834532ed618SSoby Mathew 	u_register_t ep_attr, sctlr;
835532ed618SSoby Mathew 	unsigned int daif, ee, mode;
836532ed618SSoby Mathew 	u_register_t ns_scr_el3 = read_scr_el3();
837532ed618SSoby Mathew 	u_register_t ns_sctlr_el1 = read_sctlr_el1();
838532ed618SSoby Mathew 
8396b7b0f36SAntonio Nino Diaz 	sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
8406b7b0f36SAntonio Nino Diaz 		read_sctlr_el2() : ns_sctlr_el1;
841532ed618SSoby Mathew 	ee = 0;
842532ed618SSoby Mathew 
843532ed618SSoby Mathew 	ep_attr = NON_SECURE | EP_ST_DISABLE;
8446b7b0f36SAntonio Nino Diaz 	if ((sctlr & SCTLR_EE_BIT) != 0U) {
845532ed618SSoby Mathew 		ep_attr |= EP_EE_BIG;
846532ed618SSoby Mathew 		ee = 1;
847532ed618SSoby Mathew 	}
848532ed618SSoby Mathew 	SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
849532ed618SSoby Mathew 
850532ed618SSoby Mathew 	ep->pc = entrypoint;
85132f0d3c6SDouglas Raillard 	zeromem(&ep->args, sizeof(ep->args));
852532ed618SSoby Mathew 	ep->args.arg0 = context_id;
853532ed618SSoby Mathew 
854532ed618SSoby Mathew 	/*
855532ed618SSoby Mathew 	 * Figure out whether the cpu enters the non-secure address space
856532ed618SSoby Mathew 	 * in aarch32 or aarch64
857532ed618SSoby Mathew 	 */
8586b7b0f36SAntonio Nino Diaz 	if ((ns_scr_el3 & SCR_RW_BIT) != 0U) {
859532ed618SSoby Mathew 
860532ed618SSoby Mathew 		/*
861532ed618SSoby Mathew 		 * Check whether a Thumb entry point has been provided for an
862532ed618SSoby Mathew 		 * aarch64 EL
863532ed618SSoby Mathew 		 */
8646b7b0f36SAntonio Nino Diaz 		if ((entrypoint & 0x1UL) != 0UL)
865532ed618SSoby Mathew 			return PSCI_E_INVALID_ADDRESS;
866532ed618SSoby Mathew 
8676b7b0f36SAntonio Nino Diaz 		mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1;
868532ed618SSoby Mathew 
869d7b5f408SJimmy Brisson 		ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX,
870d7b5f408SJimmy Brisson 				   DISABLE_ALL_EXCEPTIONS);
871532ed618SSoby Mathew 	} else {
872532ed618SSoby Mathew 
8736b7b0f36SAntonio Nino Diaz 		mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
8746b7b0f36SAntonio Nino Diaz 			MODE32_hyp : MODE32_svc;
875532ed618SSoby Mathew 
876532ed618SSoby Mathew 		/*
877532ed618SSoby Mathew 		 * TODO: Choose async. exception bits if HYP mode is not
878532ed618SSoby Mathew 		 * implemented according to the values of SCR.{AW, FW} bits
879532ed618SSoby Mathew 		 */
880532ed618SSoby Mathew 		daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT;
881532ed618SSoby Mathew 
882d7b5f408SJimmy Brisson 		ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee,
883d7b5f408SJimmy Brisson 				       daif);
884532ed618SSoby Mathew 	}
885532ed618SSoby Mathew 
886532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
887532ed618SSoby Mathew }
888402b3cf8SJulius Werner #else /* !__aarch64__ */
889402b3cf8SJulius Werner static int psci_get_ns_ep_info(entry_point_info_t *ep,
890402b3cf8SJulius Werner 			       uintptr_t entrypoint,
891402b3cf8SJulius Werner 			       u_register_t context_id)
892402b3cf8SJulius Werner {
893402b3cf8SJulius Werner 	u_register_t ep_attr;
894402b3cf8SJulius Werner 	unsigned int aif, ee, mode;
895402b3cf8SJulius Werner 	u_register_t scr = read_scr();
896402b3cf8SJulius Werner 	u_register_t ns_sctlr, sctlr;
897402b3cf8SJulius Werner 
898402b3cf8SJulius Werner 	/* Switch to non secure state */
899402b3cf8SJulius Werner 	write_scr(scr | SCR_NS_BIT);
900402b3cf8SJulius Werner 	isb();
901402b3cf8SJulius Werner 	ns_sctlr = read_sctlr();
902402b3cf8SJulius Werner 
903402b3cf8SJulius Werner 	sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr;
904402b3cf8SJulius Werner 
905402b3cf8SJulius Werner 	/* Return to original state */
906402b3cf8SJulius Werner 	write_scr(scr);
907402b3cf8SJulius Werner 	isb();
908402b3cf8SJulius Werner 	ee = 0;
909402b3cf8SJulius Werner 
910402b3cf8SJulius Werner 	ep_attr = NON_SECURE | EP_ST_DISABLE;
911402b3cf8SJulius Werner 	if (sctlr & SCTLR_EE_BIT) {
912402b3cf8SJulius Werner 		ep_attr |= EP_EE_BIG;
913402b3cf8SJulius Werner 		ee = 1;
914402b3cf8SJulius Werner 	}
915402b3cf8SJulius Werner 	SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
916402b3cf8SJulius Werner 
917402b3cf8SJulius Werner 	ep->pc = entrypoint;
918402b3cf8SJulius Werner 	zeromem(&ep->args, sizeof(ep->args));
919402b3cf8SJulius Werner 	ep->args.arg0 = context_id;
920402b3cf8SJulius Werner 
921402b3cf8SJulius Werner 	mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc;
922402b3cf8SJulius Werner 
923402b3cf8SJulius Werner 	/*
924402b3cf8SJulius Werner 	 * TODO: Choose async. exception bits if HYP mode is not
925402b3cf8SJulius Werner 	 * implemented according to the values of SCR.{AW, FW} bits
926402b3cf8SJulius Werner 	 */
927402b3cf8SJulius Werner 	aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT;
928402b3cf8SJulius Werner 
929402b3cf8SJulius Werner 	ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif);
930402b3cf8SJulius Werner 
931402b3cf8SJulius Werner 	return PSCI_E_SUCCESS;
932402b3cf8SJulius Werner }
933402b3cf8SJulius Werner 
934402b3cf8SJulius Werner #endif /* __aarch64__ */
935532ed618SSoby Mathew 
936532ed618SSoby Mathew /*******************************************************************************
937532ed618SSoby Mathew  * This function validates the entrypoint with the platform layer if the
938532ed618SSoby Mathew  * appropriate pm_ops hook is exported by the platform and returns the
939532ed618SSoby Mathew  * 'entry_point_info'.
940532ed618SSoby Mathew  ******************************************************************************/
941532ed618SSoby Mathew int psci_validate_entry_point(entry_point_info_t *ep,
942532ed618SSoby Mathew 			      uintptr_t entrypoint,
943532ed618SSoby Mathew 			      u_register_t context_id)
944532ed618SSoby Mathew {
945532ed618SSoby Mathew 	int rc;
946532ed618SSoby Mathew 
947532ed618SSoby Mathew 	/* Validate the entrypoint using platform psci_ops */
9486b7b0f36SAntonio Nino Diaz 	if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) {
949532ed618SSoby Mathew 		rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint);
950532ed618SSoby Mathew 		if (rc != PSCI_E_SUCCESS)
951532ed618SSoby Mathew 			return PSCI_E_INVALID_ADDRESS;
952532ed618SSoby Mathew 	}
953532ed618SSoby Mathew 
954532ed618SSoby Mathew 	/*
955532ed618SSoby Mathew 	 * Verify and derive the re-entry information for
956532ed618SSoby Mathew 	 * the non-secure world from the non-secure state from
957532ed618SSoby Mathew 	 * where this call originated.
958532ed618SSoby Mathew 	 */
959532ed618SSoby Mathew 	rc = psci_get_ns_ep_info(ep, entrypoint, context_id);
960532ed618SSoby Mathew 	return rc;
961532ed618SSoby Mathew }
962532ed618SSoby Mathew 
963532ed618SSoby Mathew /*******************************************************************************
964532ed618SSoby Mathew  * Generic handler which is called when a cpu is physically powered on. It
965532ed618SSoby Mathew  * traverses the node information and finds the highest power level powered
966532ed618SSoby Mathew  * off and performs generic, architectural, platform setup and state management
967532ed618SSoby Mathew  * to power on that power level and power levels below it.
968532ed618SSoby Mathew  * e.g. For a cpu that's been powered on, it will call the platform specific
969532ed618SSoby Mathew  * code to enable the gic cpu interface and for a cluster it will enable
970532ed618SSoby Mathew  * coherency at the interconnect level in addition to gic cpu interface.
971532ed618SSoby Mathew  ******************************************************************************/
972cf0b1492SSoby Mathew void psci_warmboot_entrypoint(void)
973532ed618SSoby Mathew {
9746b7b0f36SAntonio Nino Diaz 	unsigned int end_pwrlvl;
975fc81021aSDeepika Bhavnani 	unsigned int cpu_idx = plat_my_core_pos();
97674d27d00SAndrew F. Davis 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
977532ed618SSoby Mathew 	psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
978532ed618SSoby Mathew 
97924a70738SBoyan Karatotev 	/* Init registers that never change for the lifetime of TF-A */
98024a70738SBoyan Karatotev 	cm_manage_extensions_el3();
98124a70738SBoyan Karatotev 
982532ed618SSoby Mathew 	/*
983532ed618SSoby Mathew 	 * Verify that we have been explicitly turned ON or resumed from
984532ed618SSoby Mathew 	 * suspend.
985532ed618SSoby Mathew 	 */
986532ed618SSoby Mathew 	if (psci_get_aff_info_state() == AFF_STATE_OFF) {
98733e8c569SAndrew Walbran 		ERROR("Unexpected affinity info state.\n");
988532ed618SSoby Mathew 		panic();
989532ed618SSoby Mathew 	}
990532ed618SSoby Mathew 
991532ed618SSoby Mathew 	/*
992532ed618SSoby Mathew 	 * Get the maximum power domain level to traverse to after this cpu
993532ed618SSoby Mathew 	 * has been physically powered up.
994532ed618SSoby Mathew 	 */
995532ed618SSoby Mathew 	end_pwrlvl = get_power_on_target_pwrlvl();
996532ed618SSoby Mathew 
99774d27d00SAndrew F. Davis 	/* Get the parent nodes */
99874d27d00SAndrew F. Davis 	psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes);
99974d27d00SAndrew F. Davis 
1000532ed618SSoby Mathew 	/*
1001532ed618SSoby Mathew 	 * This function acquires the lock corresponding to each power level so
1002532ed618SSoby Mathew 	 * that by the time all locks are taken, the system topology is snapshot
1003532ed618SSoby Mathew 	 * and state management can be done safely.
1004532ed618SSoby Mathew 	 */
100574d27d00SAndrew F. Davis 	psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
1006532ed618SSoby Mathew 
1007bfc87a8dSSoby Mathew 	psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
1008bfc87a8dSSoby Mathew 
1009532ed618SSoby Mathew #if ENABLE_PSCI_STAT
101004c1db1eSdp-arm 	plat_psci_stat_accounting_stop(&state_info);
1011532ed618SSoby Mathew #endif
1012532ed618SSoby Mathew 
1013532ed618SSoby Mathew 	/*
1014532ed618SSoby Mathew 	 * This CPU could be resuming from suspend or it could have just been
1015532ed618SSoby Mathew 	 * turned on. To distinguish between these 2 cases, we examine the
1016532ed618SSoby Mathew 	 * affinity state of the CPU:
1017532ed618SSoby Mathew 	 *  - If the affinity state is ON_PENDING then it has just been
1018532ed618SSoby Mathew 	 *    turned on.
1019532ed618SSoby Mathew 	 *  - Else it is resuming from suspend.
1020532ed618SSoby Mathew 	 *
1021532ed618SSoby Mathew 	 * Depending on the type of warm reset identified, choose the right set
1022532ed618SSoby Mathew 	 * of power management handler and perform the generic, architecture
1023532ed618SSoby Mathew 	 * and platform specific handling.
1024532ed618SSoby Mathew 	 */
1025532ed618SSoby Mathew 	if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING)
1026532ed618SSoby Mathew 		psci_cpu_on_finish(cpu_idx, &state_info);
1027532ed618SSoby Mathew 	else
1028532ed618SSoby Mathew 		psci_cpu_suspend_finish(cpu_idx, &state_info);
1029532ed618SSoby Mathew 
1030532ed618SSoby Mathew 	/*
1031e07e7392SBoyan Karatotev 	 * Generic management: Now we just need to retrieve the
1032e07e7392SBoyan Karatotev 	 * information that we had stashed away during the cpu_on
1033e07e7392SBoyan Karatotev 	 * call to set this cpu on its way.
1034e07e7392SBoyan Karatotev 	 */
1035e07e7392SBoyan Karatotev 	cm_prepare_el3_exit_ns();
1036e07e7392SBoyan Karatotev 
1037e07e7392SBoyan Karatotev 	/*
1038532ed618SSoby Mathew 	 * Set the requested and target state of this CPU and all the higher
1039532ed618SSoby Mathew 	 * power domains which are ancestors of this CPU to run.
1040532ed618SSoby Mathew 	 */
1041532ed618SSoby Mathew 	psci_set_pwr_domains_to_run(end_pwrlvl);
1042532ed618SSoby Mathew 
1043532ed618SSoby Mathew #if ENABLE_PSCI_STAT
1044532ed618SSoby Mathew 	/*
1045532ed618SSoby Mathew 	 * Update PSCI stats.
1046532ed618SSoby Mathew 	 * Caches are off when writing stats data on the power down path.
1047532ed618SSoby Mathew 	 * Since caches are now enabled, it's necessary to do cache
1048532ed618SSoby Mathew 	 * maintenance before reading that same data.
1049532ed618SSoby Mathew 	 */
105004c1db1eSdp-arm 	psci_stats_update_pwr_up(end_pwrlvl, &state_info);
1051532ed618SSoby Mathew #endif
1052532ed618SSoby Mathew 
1053532ed618SSoby Mathew 	/*
1054532ed618SSoby Mathew 	 * This loop releases the lock corresponding to each power level
1055532ed618SSoby Mathew 	 * in the reverse order to which they were acquired.
1056532ed618SSoby Mathew 	 */
105774d27d00SAndrew F. Davis 	psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
1058532ed618SSoby Mathew }
1059532ed618SSoby Mathew 
1060532ed618SSoby Mathew /*******************************************************************************
1061532ed618SSoby Mathew  * This function initializes the set of hooks that PSCI invokes as part of power
1062532ed618SSoby Mathew  * management operation. The power management hooks are expected to be provided
1063532ed618SSoby Mathew  * by the SPD, after it finishes all its initialization
1064532ed618SSoby Mathew  ******************************************************************************/
1065532ed618SSoby Mathew void psci_register_spd_pm_hook(const spd_pm_ops_t *pm)
1066532ed618SSoby Mathew {
10676b7b0f36SAntonio Nino Diaz 	assert(pm != NULL);
1068532ed618SSoby Mathew 	psci_spd_pm = pm;
1069532ed618SSoby Mathew 
10706b7b0f36SAntonio Nino Diaz 	if (pm->svc_migrate != NULL)
1071532ed618SSoby Mathew 		psci_caps |= define_psci_cap(PSCI_MIG_AARCH64);
1072532ed618SSoby Mathew 
10736b7b0f36SAntonio Nino Diaz 	if (pm->svc_migrate_info != NULL)
1074532ed618SSoby Mathew 		psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64)
1075532ed618SSoby Mathew 				| define_psci_cap(PSCI_MIG_INFO_TYPE);
1076532ed618SSoby Mathew }
1077532ed618SSoby Mathew 
1078532ed618SSoby Mathew /*******************************************************************************
1079532ed618SSoby Mathew  * This function invokes the migrate info hook in the spd_pm_ops. It performs
1080532ed618SSoby Mathew  * the necessary return value validation. If the Secure Payload is UP and
1081532ed618SSoby Mathew  * migrate capable, it returns the mpidr of the CPU on which the Secure payload
1082532ed618SSoby Mathew  * is resident through the mpidr parameter. Else the value of the parameter on
1083532ed618SSoby Mathew  * return is undefined.
1084532ed618SSoby Mathew  ******************************************************************************/
1085532ed618SSoby Mathew int psci_spd_migrate_info(u_register_t *mpidr)
1086532ed618SSoby Mathew {
1087532ed618SSoby Mathew 	int rc;
1088532ed618SSoby Mathew 
10896b7b0f36SAntonio Nino Diaz 	if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL))
1090532ed618SSoby Mathew 		return PSCI_E_NOT_SUPPORTED;
1091532ed618SSoby Mathew 
1092532ed618SSoby Mathew 	rc = psci_spd_pm->svc_migrate_info(mpidr);
1093532ed618SSoby Mathew 
10946b7b0f36SAntonio Nino Diaz 	assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) ||
10956b7b0f36SAntonio Nino Diaz 	       (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED));
1096532ed618SSoby Mathew 
1097532ed618SSoby Mathew 	return rc;
1098532ed618SSoby Mathew }
1099532ed618SSoby Mathew 
1100532ed618SSoby Mathew 
1101532ed618SSoby Mathew /*******************************************************************************
1102532ed618SSoby Mathew  * This function prints the state of all power domains present in the
1103532ed618SSoby Mathew  * system
1104532ed618SSoby Mathew  ******************************************************************************/
1105532ed618SSoby Mathew void psci_print_power_domain_map(void)
1106532ed618SSoby Mathew {
1107532ed618SSoby Mathew #if LOG_LEVEL >= LOG_LEVEL_INFO
1108ab4df50cSPankaj Gupta 	unsigned int idx;
1109532ed618SSoby Mathew 	plat_local_state_t state;
1110532ed618SSoby Mathew 	plat_local_state_type_t state_type;
1111532ed618SSoby Mathew 
1112532ed618SSoby Mathew 	/* This array maps to the PSCI_STATE_X definitions in psci.h */
1113532ed618SSoby Mathew 	static const char * const psci_state_type_str[] = {
1114532ed618SSoby Mathew 		"ON",
1115532ed618SSoby Mathew 		"RETENTION",
1116532ed618SSoby Mathew 		"OFF",
1117532ed618SSoby Mathew 	};
1118532ed618SSoby Mathew 
1119532ed618SSoby Mathew 	INFO("PSCI Power Domain Map:\n");
1120ab4df50cSPankaj Gupta 	for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count);
1121532ed618SSoby Mathew 							idx++) {
1122532ed618SSoby Mathew 		state_type = find_local_state_type(
1123532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].local_state);
1124b9338eeeSYann Gautier 		INFO("  Domain Node : Level %u, parent_node %u,"
1125532ed618SSoby Mathew 				" State %s (0x%x)\n",
1126532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].level,
1127532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].parent_node,
1128532ed618SSoby Mathew 				psci_state_type_str[state_type],
1129532ed618SSoby Mathew 				psci_non_cpu_pd_nodes[idx].local_state);
1130532ed618SSoby Mathew 	}
1131532ed618SSoby Mathew 
1132ab4df50cSPankaj Gupta 	for (idx = 0; idx < psci_plat_core_count; idx++) {
1133532ed618SSoby Mathew 		state = psci_get_cpu_local_state_by_idx(idx);
1134532ed618SSoby Mathew 		state_type = find_local_state_type(state);
1135b9338eeeSYann Gautier 		INFO("  CPU Node : MPID 0x%llx, parent_node %u,"
1136532ed618SSoby Mathew 				" State %s (0x%x)\n",
1137532ed618SSoby Mathew 				(unsigned long long)psci_cpu_pd_nodes[idx].mpidr,
1138532ed618SSoby Mathew 				psci_cpu_pd_nodes[idx].parent_node,
1139532ed618SSoby Mathew 				psci_state_type_str[state_type],
1140532ed618SSoby Mathew 				psci_get_cpu_local_state_by_idx(idx));
1141532ed618SSoby Mathew 	}
1142532ed618SSoby Mathew #endif
1143532ed618SSoby Mathew }
1144532ed618SSoby Mathew 
1145b10d4499SJeenu Viswambharan /******************************************************************************
1146b10d4499SJeenu Viswambharan  * Return whether any secondaries were powered up with CPU_ON call. A CPU that
1147b10d4499SJeenu Viswambharan  * have ever been powered up would have set its MPDIR value to something other
1148b10d4499SJeenu Viswambharan  * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to
1149b10d4499SJeenu Viswambharan  * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is
1150b10d4499SJeenu Viswambharan  * meaningful only when called on the primary CPU during early boot.
1151b10d4499SJeenu Viswambharan  *****************************************************************************/
1152b10d4499SJeenu Viswambharan int psci_secondaries_brought_up(void)
1153b10d4499SJeenu Viswambharan {
11546b7b0f36SAntonio Nino Diaz 	unsigned int idx, n_valid = 0U;
1155b10d4499SJeenu Viswambharan 
11566b7b0f36SAntonio Nino Diaz 	for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) {
1157b10d4499SJeenu Viswambharan 		if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR)
1158b10d4499SJeenu Viswambharan 			n_valid++;
1159b10d4499SJeenu Viswambharan 	}
1160b10d4499SJeenu Viswambharan 
11616b7b0f36SAntonio Nino Diaz 	assert(n_valid > 0U);
1162b10d4499SJeenu Viswambharan 
11636b7b0f36SAntonio Nino Diaz 	return (n_valid > 1U) ? 1 : 0;
1164b10d4499SJeenu Viswambharan }
1165b10d4499SJeenu Viswambharan 
1166b0408e87SJeenu Viswambharan /*******************************************************************************
1167b0408e87SJeenu Viswambharan  * Initiate power down sequence, by calling power down operations registered for
1168b0408e87SJeenu Viswambharan  * this CPU.
1169b0408e87SJeenu Viswambharan  ******************************************************************************/
117065bbb935SPranav Madhu void psci_pwrdown_cpu(unsigned int power_level)
1171b0408e87SJeenu Viswambharan {
1172160e8434SJayanth Dodderi Chidanand 	psci_do_manage_extensions();
1173160e8434SJayanth Dodderi Chidanand 
1174b0408e87SJeenu Viswambharan #if HW_ASSISTED_COHERENCY
1175b0408e87SJeenu Viswambharan 	/*
1176b0408e87SJeenu Viswambharan 	 * With hardware-assisted coherency, the CPU drivers only initiate the
1177b0408e87SJeenu Viswambharan 	 * power down sequence, without performing cache-maintenance operations
1178c98db6c6SAndrew F. Davis 	 * in software. Data caches enabled both before and after this call.
1179b0408e87SJeenu Viswambharan 	 */
1180b0408e87SJeenu Viswambharan 	prepare_cpu_pwr_dwn(power_level);
1181b0408e87SJeenu Viswambharan #else
1182b0408e87SJeenu Viswambharan 	/*
1183b0408e87SJeenu Viswambharan 	 * Without hardware-assisted coherency, the CPU drivers disable data
1184c98db6c6SAndrew F. Davis 	 * caches, then perform cache-maintenance operations in software.
1185b0408e87SJeenu Viswambharan 	 *
1186c98db6c6SAndrew F. Davis 	 * This also calls prepare_cpu_pwr_dwn() to initiate power down
1187c98db6c6SAndrew F. Davis 	 * sequence, but that function will return with data caches disabled.
1188c98db6c6SAndrew F. Davis 	 * We must ensure that the stack memory is flushed out to memory before
1189c98db6c6SAndrew F. Davis 	 * we start popping from it again.
1190b0408e87SJeenu Viswambharan 	 */
1191b0408e87SJeenu Viswambharan 	psci_do_pwrdown_cache_maintenance(power_level);
1192b0408e87SJeenu Viswambharan #endif
1193b0408e87SJeenu Viswambharan }
119422744909SSandeep Tripathy 
119522744909SSandeep Tripathy /*******************************************************************************
119622744909SSandeep Tripathy  * This function invokes the callback 'stop_func()' with the 'mpidr' of each
119722744909SSandeep Tripathy  * online PE. Caller can pass suitable method to stop a remote core.
119822744909SSandeep Tripathy  *
119922744909SSandeep Tripathy  * 'wait_ms' is the timeout value in milliseconds for the other cores to
120022744909SSandeep Tripathy  * transition to power down state. Passing '0' makes it non-blocking.
120122744909SSandeep Tripathy  *
120222744909SSandeep Tripathy  * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the
120322744909SSandeep Tripathy  * given timeout.
120422744909SSandeep Tripathy  ******************************************************************************/
120522744909SSandeep Tripathy int psci_stop_other_cores(unsigned int wait_ms,
120622744909SSandeep Tripathy 				   void (*stop_func)(u_register_t mpidr))
120722744909SSandeep Tripathy {
120822744909SSandeep Tripathy 	unsigned int idx, this_cpu_idx;
120922744909SSandeep Tripathy 
121022744909SSandeep Tripathy 	this_cpu_idx = plat_my_core_pos();
121122744909SSandeep Tripathy 
121222744909SSandeep Tripathy 	/* Invoke stop_func for each core */
121322744909SSandeep Tripathy 	for (idx = 0U; idx < psci_plat_core_count; idx++) {
121422744909SSandeep Tripathy 		/* skip current CPU */
121522744909SSandeep Tripathy 		if (idx == this_cpu_idx) {
121622744909SSandeep Tripathy 			continue;
121722744909SSandeep Tripathy 		}
121822744909SSandeep Tripathy 
121922744909SSandeep Tripathy 		/* Check if the CPU is ON */
122022744909SSandeep Tripathy 		if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) {
122122744909SSandeep Tripathy 			(*stop_func)(psci_cpu_pd_nodes[idx].mpidr);
122222744909SSandeep Tripathy 		}
122322744909SSandeep Tripathy 	}
122422744909SSandeep Tripathy 
122522744909SSandeep Tripathy 	/* Need to wait for other cores to shutdown */
122622744909SSandeep Tripathy 	if (wait_ms != 0U) {
1227b41b0824SJayanth Dodderi Chidanand 		while ((wait_ms-- != 0U) && (!psci_is_last_on_cpu())) {
122822744909SSandeep Tripathy 			mdelay(1U);
122922744909SSandeep Tripathy 		}
123022744909SSandeep Tripathy 
1231b41b0824SJayanth Dodderi Chidanand 		if (!psci_is_last_on_cpu()) {
123222744909SSandeep Tripathy 			WARN("Failed to stop all cores!\n");
123322744909SSandeep Tripathy 			psci_print_power_domain_map();
123422744909SSandeep Tripathy 			return PSCI_E_DENIED;
123522744909SSandeep Tripathy 		}
123622744909SSandeep Tripathy 	}
123722744909SSandeep Tripathy 
123822744909SSandeep Tripathy 	return PSCI_E_SUCCESS;
123922744909SSandeep Tripathy }
1240ce14a12fSLucian Paul-Trifu 
1241ce14a12fSLucian Paul-Trifu /*******************************************************************************
1242ce14a12fSLucian Paul-Trifu  * This function verifies that all the other cores in the system have been
1243ce14a12fSLucian Paul-Trifu  * turned OFF and the current CPU is the last running CPU in the system.
1244ce14a12fSLucian Paul-Trifu  * Returns true if the current CPU is the last ON CPU or false otherwise.
1245ce14a12fSLucian Paul-Trifu  *
1246ce14a12fSLucian Paul-Trifu  * This API has following differences with psci_is_last_on_cpu
1247ce14a12fSLucian Paul-Trifu  *  1. PSCI states are locked
1248ce14a12fSLucian Paul-Trifu  ******************************************************************************/
1249ce14a12fSLucian Paul-Trifu bool psci_is_last_on_cpu_safe(void)
1250ce14a12fSLucian Paul-Trifu {
1251ce14a12fSLucian Paul-Trifu 	unsigned int this_core = plat_my_core_pos();
1252ce14a12fSLucian Paul-Trifu 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1253ce14a12fSLucian Paul-Trifu 
1254b41b0824SJayanth Dodderi Chidanand 	psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1255ce14a12fSLucian Paul-Trifu 
1256ce14a12fSLucian Paul-Trifu 	psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1257ce14a12fSLucian Paul-Trifu 
1258b41b0824SJayanth Dodderi Chidanand 	if (!psci_is_last_on_cpu()) {
1259b41b0824SJayanth Dodderi Chidanand 		psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1260ce14a12fSLucian Paul-Trifu 		return false;
1261ce14a12fSLucian Paul-Trifu 	}
1262ce14a12fSLucian Paul-Trifu 
1263ce14a12fSLucian Paul-Trifu 	psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1264ce14a12fSLucian Paul-Trifu 
1265ce14a12fSLucian Paul-Trifu 	return true;
1266ce14a12fSLucian Paul-Trifu }
1267b88a4416SWing Li 
1268b88a4416SWing Li /*******************************************************************************
1269b88a4416SWing Li  * This function verifies that all cores in the system have been turned ON.
1270b88a4416SWing Li  * Returns true, if all CPUs are ON or false otherwise.
1271b88a4416SWing Li  *
1272b88a4416SWing Li  * This API has following differences with psci_are_all_cpus_on
1273b88a4416SWing Li  *  1. PSCI states are locked
1274b88a4416SWing Li  ******************************************************************************/
1275b88a4416SWing Li bool psci_are_all_cpus_on_safe(void)
1276b88a4416SWing Li {
1277b88a4416SWing Li 	unsigned int this_core = plat_my_core_pos();
1278b88a4416SWing Li 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1279b88a4416SWing Li 
1280b88a4416SWing Li 	psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1281b88a4416SWing Li 
1282b88a4416SWing Li 	psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1283b88a4416SWing Li 
1284b88a4416SWing Li 	if (!psci_are_all_cpus_on()) {
1285b88a4416SWing Li 		psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1286b88a4416SWing Li 		return false;
1287b88a4416SWing Li 	}
1288b88a4416SWing Li 
1289b88a4416SWing Li 	psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1290b88a4416SWing Li 
1291b88a4416SWing Li 	return true;
1292b88a4416SWing Li }
1293160e8434SJayanth Dodderi Chidanand 
1294160e8434SJayanth Dodderi Chidanand /*******************************************************************************
1295160e8434SJayanth Dodderi Chidanand  * This function performs architectural feature specific management.
1296160e8434SJayanth Dodderi Chidanand  * It ensures the architectural features are disabled during cpu
1297160e8434SJayanth Dodderi Chidanand  * power off/suspend operations.
1298160e8434SJayanth Dodderi Chidanand  ******************************************************************************/
1299160e8434SJayanth Dodderi Chidanand void psci_do_manage_extensions(void)
1300160e8434SJayanth Dodderi Chidanand {
1301777f1f68SJayanth Dodderi Chidanand 	/*
1302777f1f68SJayanth Dodderi Chidanand 	 * On power down we need to disable statistical profiling extensions
1303777f1f68SJayanth Dodderi Chidanand 	 * before exiting coherency.
1304777f1f68SJayanth Dodderi Chidanand 	 */
1305777f1f68SJayanth Dodderi Chidanand 	if (is_feat_spe_supported()) {
13064de07b4bSManish Pandey 		spe_stop();
1307777f1f68SJayanth Dodderi Chidanand 	}
1308160e8434SJayanth Dodderi Chidanand 
1309160e8434SJayanth Dodderi Chidanand }
1310