xref: /rk3399_ARM-atf/lib/gpt_rme/gpt_rme_private.h (revision ec0088bbab9335c5273e57a84b81adf2201a51db)
1f19dc624Sjohpow01 /*
2b99926efSAlexeiFedorov  * Copyright (c) 2022-2024, Arm Limited. All rights reserved.
3f19dc624Sjohpow01  *
4f19dc624Sjohpow01  * SPDX-License-Identifier: BSD-3-Clause
5f19dc624Sjohpow01  */
6f19dc624Sjohpow01 
7f19dc624Sjohpow01 #ifndef GPT_RME_PRIVATE_H
8f19dc624Sjohpow01 #define GPT_RME_PRIVATE_H
9f19dc624Sjohpow01 
10f19dc624Sjohpow01 #include <arch.h>
11f19dc624Sjohpow01 #include <lib/gpt_rme/gpt_rme.h>
12*ec0088bbSAlexeiFedorov #include <lib/spinlock.h>
13f19dc624Sjohpow01 #include <lib/utils_def.h>
14f19dc624Sjohpow01 
15f19dc624Sjohpow01 /******************************************************************************/
16f19dc624Sjohpow01 /* GPT descriptor definitions                                                 */
17f19dc624Sjohpow01 /******************************************************************************/
18f19dc624Sjohpow01 
19b99926efSAlexeiFedorov /* GPT level 0 descriptor bit definitions */
20f19dc624Sjohpow01 #define GPT_L0_TYPE_MASK		UL(0xF)
21f19dc624Sjohpow01 #define GPT_L0_TYPE_SHIFT		U(0)
22f19dc624Sjohpow01 
23*ec0088bbSAlexeiFedorov /* GPT level 0 table and block descriptors */
24b99926efSAlexeiFedorov #define GPT_L0_TYPE_TBL_DESC		UL(3)
25b99926efSAlexeiFedorov #define GPT_L0_TYPE_BLK_DESC		UL(1)
26f19dc624Sjohpow01 
27f19dc624Sjohpow01 #define GPT_L0_TBL_DESC_L1ADDR_MASK	UL(0xFFFFFFFFFF)
28f19dc624Sjohpow01 #define GPT_L0_TBL_DESC_L1ADDR_SHIFT	U(12)
29f19dc624Sjohpow01 
30f19dc624Sjohpow01 #define GPT_L0_BLK_DESC_GPI_MASK	UL(0xF)
31f19dc624Sjohpow01 #define GPT_L0_BLK_DESC_GPI_SHIFT	U(4)
32f19dc624Sjohpow01 
33*ec0088bbSAlexeiFedorov /* GPT level 1 Contiguous descriptor */
34*ec0088bbSAlexeiFedorov #define GPT_L1_TYPE_CONT_DESC_MASK	UL(0xF)
35*ec0088bbSAlexeiFedorov #define GPT_L1_TYPE_CONT_DESC		UL(1)
36*ec0088bbSAlexeiFedorov 
37*ec0088bbSAlexeiFedorov /* GPT level 1 Contiguous descriptor definitions */
38*ec0088bbSAlexeiFedorov #define GPT_L1_CONTIG_2MB		UL(1)
39*ec0088bbSAlexeiFedorov #define GPT_L1_CONTIG_32MB		UL(2)
40*ec0088bbSAlexeiFedorov #define GPT_L1_CONTIG_512MB		UL(3)
41*ec0088bbSAlexeiFedorov 
42*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_GPI_SHIFT	U(4)
43*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_GPI_MASK	UL(0xF)
44*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_CONTIG_SHIFT	U(8)
45*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_CONTIG_MASK	UL(3)
46*ec0088bbSAlexeiFedorov 
47*ec0088bbSAlexeiFedorov /* GPT level 1 Granules descriptor bit definitions */
48f19dc624Sjohpow01 #define GPT_L1_GRAN_DESC_GPI_MASK	UL(0xF)
49f19dc624Sjohpow01 
50*ec0088bbSAlexeiFedorov /* L1 Contiguous descriptors templates */
51*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_2MB	\
52*ec0088bbSAlexeiFedorov 			(GPT_L1_TYPE_CONT_DESC |	\
53*ec0088bbSAlexeiFedorov 			(GPT_L1_CONTIG_2MB << GPT_L1_CONT_DESC_CONTIG_SHIFT))
54*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_32MB	\
55*ec0088bbSAlexeiFedorov 			(GPT_L1_TYPE_CONT_DESC |	\
56*ec0088bbSAlexeiFedorov 			(GPT_L1_CONTIG_32MB << GPT_L1_CONT_DESC_CONTIG_SHIFT))
57*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_512MB	\
58*ec0088bbSAlexeiFedorov 			(GPT_L1_TYPE_CONT_DESC |	\
59*ec0088bbSAlexeiFedorov 			(GPT_L1_CONTIG_512MB << GPT_L1_CONT_DESC_CONTIG_SHIFT))
60*ec0088bbSAlexeiFedorov 
61*ec0088bbSAlexeiFedorov /* Create L1 Contiguous descriptor from GPI and template */
62*ec0088bbSAlexeiFedorov #define GPT_L1_GPI_CONT_DESC(_gpi, _desc)	\
63*ec0088bbSAlexeiFedorov 			((_desc) | ((uint64_t)(_gpi) << GPT_L1_CONT_DESC_GPI_SHIFT))
64*ec0088bbSAlexeiFedorov 
65*ec0088bbSAlexeiFedorov /* Create L1 Contiguous descriptor from Granules descriptor and size */
66*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC(_desc, _size) \
67*ec0088bbSAlexeiFedorov 				(GPT_L1_CONT_DESC_##_size	| \
68*ec0088bbSAlexeiFedorov 				(((_desc) & GPT_L1_GRAN_DESC_GPI_MASK) << \
69*ec0088bbSAlexeiFedorov 				GPT_L1_CONT_DESC_GPI_SHIFT))
70*ec0088bbSAlexeiFedorov 
71*ec0088bbSAlexeiFedorov /* Create L1 Contiguous descriptor from GPI and size */
72*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_SIZE(_gpi, _size) \
73*ec0088bbSAlexeiFedorov 				(GPT_L1_CONT_DESC_##_size	| \
74*ec0088bbSAlexeiFedorov 				(((uint64_t)(_gpi) << GPT_L1_CONT_DESC_GPI_SHIFT))
75*ec0088bbSAlexeiFedorov 
76*ec0088bbSAlexeiFedorov #define GPT_L1_GPI_BYTE(_gpi)		(uint64_t)((_gpi) | ((_gpi) << 4))
77*ec0088bbSAlexeiFedorov #define GPT_L1_GPI_HALF(_gpi)		(GPT_L1_GPI_BYTE(_gpi) | (GPT_L1_GPI_BYTE(_gpi) << 8))
78*ec0088bbSAlexeiFedorov #define GPT_L1_GPI_WORD(_gpi)		(GPT_L1_GPI_HALF(_gpi) | (GPT_L1_GPI_HALF(_gpi) << 16))
79*ec0088bbSAlexeiFedorov 
80f19dc624Sjohpow01 /*
81*ec0088bbSAlexeiFedorov  * This macro generates a Granules descriptor
82*ec0088bbSAlexeiFedorov  * with the same value for every GPI entry.
83f19dc624Sjohpow01  */
84*ec0088bbSAlexeiFedorov #define GPT_BUILD_L1_DESC(_gpi)		(GPT_L1_GPI_WORD(_gpi) | (GPT_L1_GPI_WORD(_gpi) << 32))
85*ec0088bbSAlexeiFedorov 
86*ec0088bbSAlexeiFedorov #define GPT_L1_SECURE_DESC	GPT_BUILD_L1_DESC(GPT_GPI_SECURE)
87*ec0088bbSAlexeiFedorov #define GPT_L1_NS_DESC		GPT_BUILD_L1_DESC(GPT_GPI_NS)
88*ec0088bbSAlexeiFedorov #define GPT_L1_REALM_DESC	GPT_BUILD_L1_DESC(GPT_GPI_REALM)
89*ec0088bbSAlexeiFedorov #define GPT_L1_ANY_DESC		GPT_BUILD_L1_DESC(GPT_GPI_ANY)
90f19dc624Sjohpow01 
91f19dc624Sjohpow01 /******************************************************************************/
92f19dc624Sjohpow01 /* GPT platform configuration                                                 */
93f19dc624Sjohpow01 /******************************************************************************/
94f19dc624Sjohpow01 
95b99926efSAlexeiFedorov /* This value comes from GPCCR_EL3 so no externally supplied definition */
96f19dc624Sjohpow01 #define GPT_L0GPTSZ		((unsigned int)((read_gpccr_el3() >> \
97f19dc624Sjohpow01 				GPCCR_L0GPTSZ_SHIFT) & GPCCR_L0GPTSZ_MASK))
98f19dc624Sjohpow01 
99f19dc624Sjohpow01 /* The "S" value is directly related to L0GPTSZ */
100f19dc624Sjohpow01 #define GPT_S_VAL		(GPT_L0GPTSZ + 30U)
101f19dc624Sjohpow01 
102f19dc624Sjohpow01 /*
103f19dc624Sjohpow01  * Map PPS values to T values.
104f19dc624Sjohpow01  *
105f19dc624Sjohpow01  *   PPS    Size    T
106f19dc624Sjohpow01  *   0b000  4GB     32
107f19dc624Sjohpow01  *   0b001  64GB    36
108f19dc624Sjohpow01  *   0b010  1TB     40
109f19dc624Sjohpow01  *   0b011  4TB     42
110f19dc624Sjohpow01  *   0b100  16TB    44
111f19dc624Sjohpow01  *   0b101  256TB   48
112f19dc624Sjohpow01  *   0b110  4PB     52
113f19dc624Sjohpow01  *
114f19dc624Sjohpow01  * See section 15.1.27 of the RME specification.
115f19dc624Sjohpow01  */
116f19dc624Sjohpow01 typedef enum {
117f19dc624Sjohpow01 	PPS_4GB_T =	32U,
118f19dc624Sjohpow01 	PPS_64GB_T =	36U,
119f19dc624Sjohpow01 	PPS_1TB_T =	40U,
120f19dc624Sjohpow01 	PPS_4TB_T =	42U,
121f19dc624Sjohpow01 	PPS_16TB_T =	44U,
122f19dc624Sjohpow01 	PPS_256TB_T =	48U,
123f19dc624Sjohpow01 	PPS_4PB_T =	52U
124f19dc624Sjohpow01 } gpt_t_val_e;
125f19dc624Sjohpow01 
126f19dc624Sjohpow01 /*
127f19dc624Sjohpow01  * Map PGS values to P values.
128f19dc624Sjohpow01  *
129f19dc624Sjohpow01  *   PGS    Size    P
130f19dc624Sjohpow01  *   0b00   4KB     12
131f19dc624Sjohpow01  *   0b10   16KB    14
132f19dc624Sjohpow01  *   0b01   64KB    16
133f19dc624Sjohpow01  *
134f19dc624Sjohpow01  * Note that pgs=0b10 is 16KB and pgs=0b01 is 64KB, this is not a typo.
135f19dc624Sjohpow01  *
136f19dc624Sjohpow01  * See section 15.1.27 of the RME specification.
137f19dc624Sjohpow01  */
138f19dc624Sjohpow01 typedef enum {
139f19dc624Sjohpow01 	PGS_4KB_P =	12U,
140f19dc624Sjohpow01 	PGS_16KB_P =	14U,
141f19dc624Sjohpow01 	PGS_64KB_P =	16U
142f19dc624Sjohpow01 } gpt_p_val_e;
143f19dc624Sjohpow01 
144*ec0088bbSAlexeiFedorov #define LOCK_SIZE	sizeof(((bitlock_t *)NULL)->lock)
145*ec0088bbSAlexeiFedorov #define LOCK_TYPE	typeof(((bitlock_t *)NULL)->lock)
146*ec0088bbSAlexeiFedorov #define LOCK_BITS	(LOCK_SIZE * 8U)
147*ec0088bbSAlexeiFedorov 
1486a00e9b0SRobert Wakim /*
149*ec0088bbSAlexeiFedorov  * Internal structure to retrieve the values from get_gpi_params();
1506a00e9b0SRobert Wakim  */
151*ec0088bbSAlexeiFedorov typedef struct {
1526a00e9b0SRobert Wakim 	uint64_t gpt_l1_desc;
1536a00e9b0SRobert Wakim 	uint64_t *gpt_l1_addr;
1546a00e9b0SRobert Wakim 	unsigned int idx;
1556a00e9b0SRobert Wakim 	unsigned int gpi_shift;
1566a00e9b0SRobert Wakim 	unsigned int gpi;
157*ec0088bbSAlexeiFedorov 	bitlock_t *lock;
158*ec0088bbSAlexeiFedorov 	LOCK_TYPE mask;
1596a00e9b0SRobert Wakim } gpi_info_t;
1606a00e9b0SRobert Wakim 
161*ec0088bbSAlexeiFedorov /*
162*ec0088bbSAlexeiFedorov  * Look up structure for contiguous blocks and descriptors
163*ec0088bbSAlexeiFedorov  */
164*ec0088bbSAlexeiFedorov typedef struct {
165*ec0088bbSAlexeiFedorov 	size_t size;
166*ec0088bbSAlexeiFedorov 	unsigned int desc;
167*ec0088bbSAlexeiFedorov } gpt_fill_lookup_t;
168*ec0088bbSAlexeiFedorov 
169*ec0088bbSAlexeiFedorov typedef void (*gpt_shatter_func)(uintptr_t base, const gpi_info_t *gpi_info,
170*ec0088bbSAlexeiFedorov 					uint64_t l1_desc);
171*ec0088bbSAlexeiFedorov typedef void (*gpt_tlbi_func)(uintptr_t base);
172*ec0088bbSAlexeiFedorov 
173*ec0088bbSAlexeiFedorov /*
174*ec0088bbSAlexeiFedorov  * Look-up structure for
175*ec0088bbSAlexeiFedorov  * invalidating TLBs of GPT entries by Physical address, last level.
176*ec0088bbSAlexeiFedorov  */
177*ec0088bbSAlexeiFedorov typedef struct {
178*ec0088bbSAlexeiFedorov 	gpt_tlbi_func function;
179*ec0088bbSAlexeiFedorov 	size_t mask;
180*ec0088bbSAlexeiFedorov } gpt_tlbi_lookup_t;
181*ec0088bbSAlexeiFedorov 
182b99926efSAlexeiFedorov /* Max valid value for PGS */
183f19dc624Sjohpow01 #define GPT_PGS_MAX			(2U)
184f19dc624Sjohpow01 
185b99926efSAlexeiFedorov /* Max valid value for PPS */
186f19dc624Sjohpow01 #define GPT_PPS_MAX			(6U)
187f19dc624Sjohpow01 
188f19dc624Sjohpow01 /******************************************************************************/
189f19dc624Sjohpow01 /* L0 address attribute macros                                                */
190f19dc624Sjohpow01 /******************************************************************************/
191f19dc624Sjohpow01 
192f19dc624Sjohpow01 /*
193322b344eSjohpow01  * Width of the L0 index field.
194322b344eSjohpow01  *
195f19dc624Sjohpow01  * If S is greater than or equal to T then there is a single L0 region covering
196f19dc624Sjohpow01  * the entire protected space so there is no L0 index, so the width (and the
197f19dc624Sjohpow01  * derivative mask value) are both zero.  If we don't specifically handle this
198f19dc624Sjohpow01  * special case we'll get a negative width value which does not make sense and
199322b344eSjohpow01  * would cause problems.
200f19dc624Sjohpow01  */
201*ec0088bbSAlexeiFedorov #define GPT_L0_IDX_WIDTH(_t)		(((unsigned int)(_t) > GPT_S_VAL) ? \
202*ec0088bbSAlexeiFedorov 					((unsigned int)(_t) - GPT_S_VAL) : (0U))
203f19dc624Sjohpow01 
204b99926efSAlexeiFedorov /* Bit shift for the L0 index field in a PA */
205f19dc624Sjohpow01 #define GPT_L0_IDX_SHIFT		(GPT_S_VAL)
206f19dc624Sjohpow01 
207322b344eSjohpow01 /*
208322b344eSjohpow01  * Mask for the L0 index field, must be shifted.
209322b344eSjohpow01  *
210322b344eSjohpow01  * The value 0x3FFFFF is 22 bits wide which is the maximum possible width of the
211322b344eSjohpow01  * L0 index within a physical address. This is calculated by
212322b344eSjohpow01  * ((t_max - 1) - s_min + 1) where t_max is 52 for 4PB, the largest PPS, and
213322b344eSjohpow01  * s_min is 30 for 1GB, the smallest L0GPTSZ.
214322b344eSjohpow01  */
215322b344eSjohpow01 #define GPT_L0_IDX_MASK(_t)		(0x3FFFFFUL >> (22U - \
216322b344eSjohpow01 					(GPT_L0_IDX_WIDTH(_t))))
217f19dc624Sjohpow01 
218b99926efSAlexeiFedorov /* Total number of L0 regions */
219f19dc624Sjohpow01 #define GPT_L0_REGION_COUNT(_t)		((GPT_L0_IDX_MASK(_t)) + 1U)
220f19dc624Sjohpow01 
221b99926efSAlexeiFedorov /* Total size of each GPT L0 region in bytes */
222f19dc624Sjohpow01 #define GPT_L0_REGION_SIZE		(1UL << (GPT_L0_IDX_SHIFT))
223f19dc624Sjohpow01 
224b99926efSAlexeiFedorov /* Total size in bytes of the whole L0 table */
225f19dc624Sjohpow01 #define GPT_L0_TABLE_SIZE(_t)		((GPT_L0_REGION_COUNT(_t)) << 3U)
226f19dc624Sjohpow01 
227f19dc624Sjohpow01 /******************************************************************************/
228f19dc624Sjohpow01 /* L1 address attribute macros                                                */
229f19dc624Sjohpow01 /******************************************************************************/
230f19dc624Sjohpow01 
231322b344eSjohpow01 /*
232322b344eSjohpow01  * Width of the L1 index field.
233322b344eSjohpow01  *
234322b344eSjohpow01  * This field does not have a special case to handle widths less than zero like
235322b344eSjohpow01  * the L0 index field above since all valid combinations of PGS (p) and L0GPTSZ
236322b344eSjohpow01  * (s) will result in a positive width value.
237322b344eSjohpow01  */
238*ec0088bbSAlexeiFedorov #define GPT_L1_IDX_WIDTH(_p)		((GPT_S_VAL - 1U) - \
239*ec0088bbSAlexeiFedorov 					((unsigned int)(_p) + 3U))
240f19dc624Sjohpow01 
241b99926efSAlexeiFedorov /* Bit shift for the L1 index field */
242*ec0088bbSAlexeiFedorov #define GPT_L1_IDX_SHIFT(_p)		((unsigned int)(_p) + 4U)
243f19dc624Sjohpow01 
244322b344eSjohpow01 /*
245322b344eSjohpow01  * Mask for the L1 index field, must be shifted.
246322b344eSjohpow01  *
247322b344eSjohpow01  * The value 0x7FFFFF is 23 bits wide and is the maximum possible width of the
248322b344eSjohpow01  * L1 index within a physical address. It is calculated by
249b99926efSAlexeiFedorov  * ((s_max - 1) - (p_min + 4) + 1) where s_max is 39 for 512GB, the largest
250322b344eSjohpow01  * L0GPTSZ, and p_min is 12 for 4KB granules, the smallest PGS.
251322b344eSjohpow01  */
252322b344eSjohpow01 #define GPT_L1_IDX_MASK(_p)		(0x7FFFFFUL >> (23U - \
253322b344eSjohpow01 					(GPT_L1_IDX_WIDTH(_p))))
254f19dc624Sjohpow01 
255b99926efSAlexeiFedorov /* Bit shift for the index of the L1 GPI in a PA */
256f19dc624Sjohpow01 #define GPT_L1_GPI_IDX_SHIFT(_p)	(_p)
257f19dc624Sjohpow01 
258b99926efSAlexeiFedorov /* Mask for the index of the L1 GPI in a PA */
259f19dc624Sjohpow01 #define GPT_L1_GPI_IDX_MASK		(0xF)
260f19dc624Sjohpow01 
261b99926efSAlexeiFedorov /* Total number of entries in each L1 table */
262*ec0088bbSAlexeiFedorov #define GPT_L1_ENTRY_COUNT(_p)		((GPT_L1_IDX_MASK(_p)) + 1UL)
263*ec0088bbSAlexeiFedorov 
264*ec0088bbSAlexeiFedorov /* Number of L1 entries in 2MB block */
265*ec0088bbSAlexeiFedorov #define GPT_L1_ENTRY_COUNT_2MB(_p)	(SZ_2M >> GPT_L1_IDX_SHIFT(_p))
266f19dc624Sjohpow01 
267b99926efSAlexeiFedorov /* Total size in bytes of each L1 table */
268f19dc624Sjohpow01 #define GPT_L1_TABLE_SIZE(_p)		((GPT_L1_ENTRY_COUNT(_p)) << 3U)
269f19dc624Sjohpow01 
270f19dc624Sjohpow01 /******************************************************************************/
271f19dc624Sjohpow01 /* General helper macros                                                      */
272f19dc624Sjohpow01 /******************************************************************************/
273f19dc624Sjohpow01 
274b99926efSAlexeiFedorov /* Protected space actual size in bytes */
275*ec0088bbSAlexeiFedorov #define GPT_PPS_ACTUAL_SIZE(_t)	(1UL << (unsigned int)(_t))
276f19dc624Sjohpow01 
277b99926efSAlexeiFedorov /* Granule actual size in bytes */
278*ec0088bbSAlexeiFedorov #define GPT_PGS_ACTUAL_SIZE(_p)	(1UL << (unsigned int)(_p))
279*ec0088bbSAlexeiFedorov 
280*ec0088bbSAlexeiFedorov /* Number of granules in 2MB block */
281*ec0088bbSAlexeiFedorov #define GPT_PGS_COUNT_2MB(_p)	(1UL << (21U - (unsigned int)(_p)))
282f19dc624Sjohpow01 
283b99926efSAlexeiFedorov /* L0 GPT region size in bytes */
284f19dc624Sjohpow01 #define GPT_L0GPTSZ_ACTUAL_SIZE	(1UL << GPT_S_VAL)
285f19dc624Sjohpow01 
286b99926efSAlexeiFedorov /* Get the index of the L0 entry from a physical address */
287f19dc624Sjohpow01 #define GPT_L0_IDX(_pa)		((_pa) >> GPT_L0_IDX_SHIFT)
288f19dc624Sjohpow01 
289f19dc624Sjohpow01 /*
290f19dc624Sjohpow01  * This definition is used to determine if a physical address lies on an L0
291f19dc624Sjohpow01  * region boundary.
292f19dc624Sjohpow01  */
293*ec0088bbSAlexeiFedorov #define GPT_IS_L0_ALIGNED(_pa)	\
294*ec0088bbSAlexeiFedorov 	(((_pa) & (GPT_L0_REGION_SIZE - UL(1))) == UL(0))
295f19dc624Sjohpow01 
296b99926efSAlexeiFedorov /* Get the type field from an L0 descriptor */
297f19dc624Sjohpow01 #define GPT_L0_TYPE(_desc)	(((_desc) >> GPT_L0_TYPE_SHIFT) & \
298f19dc624Sjohpow01 				GPT_L0_TYPE_MASK)
299f19dc624Sjohpow01 
300b99926efSAlexeiFedorov /* Create an L0 block descriptor */
301f19dc624Sjohpow01 #define GPT_L0_BLK_DESC(_gpi)	(GPT_L0_TYPE_BLK_DESC | \
302f19dc624Sjohpow01 				(((_gpi) & GPT_L0_BLK_DESC_GPI_MASK) << \
303f19dc624Sjohpow01 				GPT_L0_BLK_DESC_GPI_SHIFT))
304f19dc624Sjohpow01 
305b99926efSAlexeiFedorov /* Create an L0 table descriptor with an L1 table address */
306f19dc624Sjohpow01 #define GPT_L0_TBL_DESC(_pa)	(GPT_L0_TYPE_TBL_DESC | ((uint64_t)(_pa) & \
307f19dc624Sjohpow01 				(GPT_L0_TBL_DESC_L1ADDR_MASK << \
308f19dc624Sjohpow01 				GPT_L0_TBL_DESC_L1ADDR_SHIFT)))
309f19dc624Sjohpow01 
310b99926efSAlexeiFedorov /* Get the GPI from an L0 block descriptor */
311f19dc624Sjohpow01 #define GPT_L0_BLKD_GPI(_desc)	(((_desc) >> GPT_L0_BLK_DESC_GPI_SHIFT) & \
312f19dc624Sjohpow01 				GPT_L0_BLK_DESC_GPI_MASK)
313f19dc624Sjohpow01 
314b99926efSAlexeiFedorov /* Get the L1 address from an L0 table descriptor */
315f19dc624Sjohpow01 #define GPT_L0_TBLD_ADDR(_desc)	((uint64_t *)(((_desc) & \
316f19dc624Sjohpow01 				(GPT_L0_TBL_DESC_L1ADDR_MASK << \
317f19dc624Sjohpow01 				GPT_L0_TBL_DESC_L1ADDR_SHIFT))))
318f19dc624Sjohpow01 
319*ec0088bbSAlexeiFedorov /* Get the GPI from L1 Contiguous descriptor */
320*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_GPI(_desc)		\
321*ec0088bbSAlexeiFedorov 	(((_desc) >> GPT_L1_CONT_DESC_GPI_SHIFT) & GPT_L1_CONT_DESC_GPI_MASK)
322*ec0088bbSAlexeiFedorov 
323*ec0088bbSAlexeiFedorov /* Get the GPI from L1 Granules descriptor */
324*ec0088bbSAlexeiFedorov #define GPT_L1_GRAN_GPI(_desc)	((_desc) & GPT_L1_GRAN_DESC_GPI_MASK)
325*ec0088bbSAlexeiFedorov 
326*ec0088bbSAlexeiFedorov /* Get the Contig from L1 Contiguous descriptor */
327*ec0088bbSAlexeiFedorov #define GPT_L1_CONT_CONTIG(_desc)	\
328*ec0088bbSAlexeiFedorov 	(((_desc) >> GPT_L1_CONT_DESC_CONTIG_SHIFT) & \
329*ec0088bbSAlexeiFedorov 					GPT_L1_CONT_DESC_CONTIG_MASK)
330*ec0088bbSAlexeiFedorov 
331b99926efSAlexeiFedorov /* Get the index into the L1 table from a physical address */
332*ec0088bbSAlexeiFedorov #define GPT_L1_IDX(_p, _pa)		\
333*ec0088bbSAlexeiFedorov 	(((_pa) >> GPT_L1_IDX_SHIFT(_p)) & GPT_L1_IDX_MASK(_p))
334f19dc624Sjohpow01 
335b99926efSAlexeiFedorov /* Get the index of the GPI within an L1 table entry from a physical address */
336*ec0088bbSAlexeiFedorov #define GPT_L1_GPI_IDX(_p, _pa)		\
337*ec0088bbSAlexeiFedorov 	(((_pa) >> GPT_L1_GPI_IDX_SHIFT(_p)) & GPT_L1_GPI_IDX_MASK)
338f19dc624Sjohpow01 
339b99926efSAlexeiFedorov /* Determine if an address is granule-aligned */
340*ec0088bbSAlexeiFedorov #define GPT_IS_L1_ALIGNED(_p, _pa)	\
341*ec0088bbSAlexeiFedorov 	(((_pa) & (GPT_PGS_ACTUAL_SIZE(_p) - UL(1))) == UL(0))
342*ec0088bbSAlexeiFedorov 
343*ec0088bbSAlexeiFedorov /* Get aligned addresses */
344*ec0088bbSAlexeiFedorov #define ALIGN_2MB(_addr)	((_addr) & ~(SZ_2M - 1UL))
345*ec0088bbSAlexeiFedorov #define ALIGN_32MB(_addr)	((_addr) & ~(SZ_32M - 1UL))
346*ec0088bbSAlexeiFedorov #define ALIGN_512MB(_addr)	((_addr) & ~(SZ_512M - 1UL))
347*ec0088bbSAlexeiFedorov 
348*ec0088bbSAlexeiFedorov /* Determine if region is contiguous */
349*ec0088bbSAlexeiFedorov #define GPT_REGION_IS_CONT(_len, _addr, _size)	\
350*ec0088bbSAlexeiFedorov 	(((_len) >= (_size)) && (((_addr) & ((_size) - UL(1))) == UL(0)))
351*ec0088bbSAlexeiFedorov 
352*ec0088bbSAlexeiFedorov /* Get 32MB block number in 512MB block: 0-15 */
353*ec0088bbSAlexeiFedorov #define GET_32MB_NUM(_addr)	((_addr >> 25) & 0xF)
354*ec0088bbSAlexeiFedorov 
355*ec0088bbSAlexeiFedorov /* Get 2MB block number in 32MB block: 0-15 */
356*ec0088bbSAlexeiFedorov #define GET_2MB_NUM(_addr)	((_addr >> 21) & 0xF)
357f19dc624Sjohpow01 
358f19dc624Sjohpow01 #endif /* GPT_RME_PRIVATE_H */
359