1f19dc624Sjohpow01 /* 2b0f1c840SAlexeiFedorov * Copyright (c) 2022-2025, Arm Limited. All rights reserved. 3f19dc624Sjohpow01 * 4f19dc624Sjohpow01 * SPDX-License-Identifier: BSD-3-Clause 5f19dc624Sjohpow01 */ 6f19dc624Sjohpow01 7f19dc624Sjohpow01 #ifndef GPT_RME_PRIVATE_H 8f19dc624Sjohpow01 #define GPT_RME_PRIVATE_H 9f19dc624Sjohpow01 10f19dc624Sjohpow01 #include <lib/gpt_rme/gpt_rme.h> 11f19dc624Sjohpow01 #include <lib/utils_def.h> 12f19dc624Sjohpow01 13f19dc624Sjohpow01 /******************************************************************************/ 14f19dc624Sjohpow01 /* GPT descriptor definitions */ 15f19dc624Sjohpow01 /******************************************************************************/ 16f19dc624Sjohpow01 17b99926efSAlexeiFedorov /* GPT level 0 descriptor bit definitions */ 18f19dc624Sjohpow01 #define GPT_L0_TYPE_MASK UL(0xF) 19f19dc624Sjohpow01 #define GPT_L0_TYPE_SHIFT U(0) 20f19dc624Sjohpow01 21ec0088bbSAlexeiFedorov /* GPT level 0 table and block descriptors */ 22b99926efSAlexeiFedorov #define GPT_L0_TYPE_TBL_DESC UL(3) 23b99926efSAlexeiFedorov #define GPT_L0_TYPE_BLK_DESC UL(1) 24f19dc624Sjohpow01 25f19dc624Sjohpow01 #define GPT_L0_TBL_DESC_L1ADDR_MASK UL(0xFFFFFFFFFF) 26f19dc624Sjohpow01 #define GPT_L0_TBL_DESC_L1ADDR_SHIFT U(12) 27f19dc624Sjohpow01 28f19dc624Sjohpow01 #define GPT_L0_BLK_DESC_GPI_MASK UL(0xF) 29f19dc624Sjohpow01 #define GPT_L0_BLK_DESC_GPI_SHIFT U(4) 30f19dc624Sjohpow01 31ec0088bbSAlexeiFedorov /* GPT level 1 Contiguous descriptor */ 32ec0088bbSAlexeiFedorov #define GPT_L1_TYPE_CONT_DESC_MASK UL(0xF) 33ec0088bbSAlexeiFedorov #define GPT_L1_TYPE_CONT_DESC UL(1) 34ec0088bbSAlexeiFedorov 35ec0088bbSAlexeiFedorov /* GPT level 1 Contiguous descriptor definitions */ 36ec0088bbSAlexeiFedorov #define GPT_L1_CONTIG_2MB UL(1) 37ec0088bbSAlexeiFedorov #define GPT_L1_CONTIG_32MB UL(2) 38ec0088bbSAlexeiFedorov #define GPT_L1_CONTIG_512MB UL(3) 39ec0088bbSAlexeiFedorov 40ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_GPI_SHIFT U(4) 41ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_GPI_MASK UL(0xF) 42ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_CONTIG_SHIFT U(8) 43ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_CONTIG_MASK UL(3) 44ec0088bbSAlexeiFedorov 45ec0088bbSAlexeiFedorov /* GPT level 1 Granules descriptor bit definitions */ 46f19dc624Sjohpow01 #define GPT_L1_GRAN_DESC_GPI_MASK UL(0xF) 47f19dc624Sjohpow01 48ec0088bbSAlexeiFedorov /* L1 Contiguous descriptors templates */ 49ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_2MB \ 50ec0088bbSAlexeiFedorov (GPT_L1_TYPE_CONT_DESC | \ 51ec0088bbSAlexeiFedorov (GPT_L1_CONTIG_2MB << GPT_L1_CONT_DESC_CONTIG_SHIFT)) 52ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_32MB \ 53ec0088bbSAlexeiFedorov (GPT_L1_TYPE_CONT_DESC | \ 54ec0088bbSAlexeiFedorov (GPT_L1_CONTIG_32MB << GPT_L1_CONT_DESC_CONTIG_SHIFT)) 55ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_512MB \ 56ec0088bbSAlexeiFedorov (GPT_L1_TYPE_CONT_DESC | \ 57ec0088bbSAlexeiFedorov (GPT_L1_CONTIG_512MB << GPT_L1_CONT_DESC_CONTIG_SHIFT)) 58ec0088bbSAlexeiFedorov 59ec0088bbSAlexeiFedorov /* Create L1 Contiguous descriptor from GPI and template */ 60ec0088bbSAlexeiFedorov #define GPT_L1_GPI_CONT_DESC(_gpi, _desc) \ 61ec0088bbSAlexeiFedorov ((_desc) | ((uint64_t)(_gpi) << GPT_L1_CONT_DESC_GPI_SHIFT)) 62ec0088bbSAlexeiFedorov 63ec0088bbSAlexeiFedorov /* Create L1 Contiguous descriptor from Granules descriptor and size */ 64ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC(_desc, _size) \ 65ec0088bbSAlexeiFedorov (GPT_L1_CONT_DESC_##_size | \ 66ec0088bbSAlexeiFedorov (((_desc) & GPT_L1_GRAN_DESC_GPI_MASK) << \ 67ec0088bbSAlexeiFedorov GPT_L1_CONT_DESC_GPI_SHIFT)) 68ec0088bbSAlexeiFedorov 69ec0088bbSAlexeiFedorov /* Create L1 Contiguous descriptor from GPI and size */ 70ec0088bbSAlexeiFedorov #define GPT_L1_CONT_DESC_SIZE(_gpi, _size) \ 71ec0088bbSAlexeiFedorov (GPT_L1_CONT_DESC_##_size | \ 72ec0088bbSAlexeiFedorov (((uint64_t)(_gpi) << GPT_L1_CONT_DESC_GPI_SHIFT)) 73ec0088bbSAlexeiFedorov 74ec0088bbSAlexeiFedorov #define GPT_L1_GPI_BYTE(_gpi) (uint64_t)((_gpi) | ((_gpi) << 4)) 75ec0088bbSAlexeiFedorov #define GPT_L1_GPI_HALF(_gpi) (GPT_L1_GPI_BYTE(_gpi) | (GPT_L1_GPI_BYTE(_gpi) << 8)) 76ec0088bbSAlexeiFedorov #define GPT_L1_GPI_WORD(_gpi) (GPT_L1_GPI_HALF(_gpi) | (GPT_L1_GPI_HALF(_gpi) << 16)) 77ec0088bbSAlexeiFedorov 78f19dc624Sjohpow01 /* 79ec0088bbSAlexeiFedorov * This macro generates a Granules descriptor 80ec0088bbSAlexeiFedorov * with the same value for every GPI entry. 81f19dc624Sjohpow01 */ 82ec0088bbSAlexeiFedorov #define GPT_BUILD_L1_DESC(_gpi) (GPT_L1_GPI_WORD(_gpi) | (GPT_L1_GPI_WORD(_gpi) << 32)) 83ec0088bbSAlexeiFedorov 84ec0088bbSAlexeiFedorov #define GPT_L1_SECURE_DESC GPT_BUILD_L1_DESC(GPT_GPI_SECURE) 85ec0088bbSAlexeiFedorov #define GPT_L1_NS_DESC GPT_BUILD_L1_DESC(GPT_GPI_NS) 86ec0088bbSAlexeiFedorov #define GPT_L1_REALM_DESC GPT_BUILD_L1_DESC(GPT_GPI_REALM) 8709a4bcb8SGirish Pathak #define GPT_L1_NSO_DESC GPT_BUILD_L1_DESC(GPT_GPI_NSO) 88*5e827bf0STimothy Hayes #define GPT_L1_ROOT_DESC GPT_BUILD_L1_DESC(GPT_GPI_ROOT) 89*5e827bf0STimothy Hayes #define GPT_L1_SA_DESC GPT_BUILD_L1_DESC(GPT_GPI_SA) 90*5e827bf0STimothy Hayes #define GPT_L1_NSP_DESC GPT_BUILD_L1_DESC(GPT_GPI_NSP) 91ec0088bbSAlexeiFedorov #define GPT_L1_ANY_DESC GPT_BUILD_L1_DESC(GPT_GPI_ANY) 92f19dc624Sjohpow01 93f19dc624Sjohpow01 /******************************************************************************/ 94f19dc624Sjohpow01 /* GPT platform configuration */ 95f19dc624Sjohpow01 /******************************************************************************/ 96f19dc624Sjohpow01 97b99926efSAlexeiFedorov /* This value comes from GPCCR_EL3 so no externally supplied definition */ 98f19dc624Sjohpow01 #define GPT_L0GPTSZ ((unsigned int)((read_gpccr_el3() >> \ 99f19dc624Sjohpow01 GPCCR_L0GPTSZ_SHIFT) & GPCCR_L0GPTSZ_MASK)) 100f19dc624Sjohpow01 101f19dc624Sjohpow01 /* The "S" value is directly related to L0GPTSZ */ 102f19dc624Sjohpow01 #define GPT_S_VAL (GPT_L0GPTSZ + 30U) 103f19dc624Sjohpow01 104f19dc624Sjohpow01 /* 105f19dc624Sjohpow01 * Map PPS values to T values. 106f19dc624Sjohpow01 * 107f19dc624Sjohpow01 * PPS Size T 108f19dc624Sjohpow01 * 0b000 4GB 32 109f19dc624Sjohpow01 * 0b001 64GB 36 110f19dc624Sjohpow01 * 0b010 1TB 40 111f19dc624Sjohpow01 * 0b011 4TB 42 112f19dc624Sjohpow01 * 0b100 16TB 44 113f19dc624Sjohpow01 * 0b101 256TB 48 114f19dc624Sjohpow01 * 0b110 4PB 52 115f19dc624Sjohpow01 * 116f19dc624Sjohpow01 * See section 15.1.27 of the RME specification. 117f19dc624Sjohpow01 */ 118f19dc624Sjohpow01 typedef enum { 119f19dc624Sjohpow01 PPS_4GB_T = 32U, 120f19dc624Sjohpow01 PPS_64GB_T = 36U, 121f19dc624Sjohpow01 PPS_1TB_T = 40U, 122f19dc624Sjohpow01 PPS_4TB_T = 42U, 123f19dc624Sjohpow01 PPS_16TB_T = 44U, 124f19dc624Sjohpow01 PPS_256TB_T = 48U, 125f19dc624Sjohpow01 PPS_4PB_T = 52U 126f19dc624Sjohpow01 } gpt_t_val_e; 127f19dc624Sjohpow01 128f19dc624Sjohpow01 /* 129f19dc624Sjohpow01 * Map PGS values to P values. 130f19dc624Sjohpow01 * 131f19dc624Sjohpow01 * PGS Size P 132f19dc624Sjohpow01 * 0b00 4KB 12 133f19dc624Sjohpow01 * 0b10 16KB 14 134f19dc624Sjohpow01 * 0b01 64KB 16 135f19dc624Sjohpow01 * 136f19dc624Sjohpow01 * Note that pgs=0b10 is 16KB and pgs=0b01 is 64KB, this is not a typo. 137f19dc624Sjohpow01 * 138f19dc624Sjohpow01 * See section 15.1.27 of the RME specification. 139f19dc624Sjohpow01 */ 140f19dc624Sjohpow01 typedef enum { 141f19dc624Sjohpow01 PGS_4KB_P = 12U, 142f19dc624Sjohpow01 PGS_16KB_P = 14U, 143f19dc624Sjohpow01 PGS_64KB_P = 16U 144f19dc624Sjohpow01 } gpt_p_val_e; 145f19dc624Sjohpow01 1466a00e9b0SRobert Wakim /* 147ec0088bbSAlexeiFedorov * Internal structure to retrieve the values from get_gpi_params(); 1486a00e9b0SRobert Wakim */ 149ec0088bbSAlexeiFedorov typedef struct { 1506a00e9b0SRobert Wakim uint64_t gpt_l1_desc; 1516a00e9b0SRobert Wakim uint64_t *gpt_l1_addr; 1526a00e9b0SRobert Wakim unsigned int idx; 1536a00e9b0SRobert Wakim unsigned int gpi_shift; 1546a00e9b0SRobert Wakim unsigned int gpi; 155d766084fSAlexeiFedorov #if (RME_GPT_BITLOCK_BLOCK != 0) 156ec0088bbSAlexeiFedorov bitlock_t *lock; 157ec0088bbSAlexeiFedorov LOCK_TYPE mask; 158d766084fSAlexeiFedorov #endif 1596a00e9b0SRobert Wakim } gpi_info_t; 1606a00e9b0SRobert Wakim 161ec0088bbSAlexeiFedorov /* 162ec0088bbSAlexeiFedorov * Look up structure for contiguous blocks and descriptors 163ec0088bbSAlexeiFedorov */ 164ec0088bbSAlexeiFedorov typedef struct { 165ec0088bbSAlexeiFedorov size_t size; 166ec0088bbSAlexeiFedorov unsigned int desc; 167ec0088bbSAlexeiFedorov } gpt_fill_lookup_t; 168ec0088bbSAlexeiFedorov 169ec0088bbSAlexeiFedorov typedef void (*gpt_shatter_func)(uintptr_t base, const gpi_info_t *gpi_info, 170ec0088bbSAlexeiFedorov uint64_t l1_desc); 171ec0088bbSAlexeiFedorov typedef void (*gpt_tlbi_func)(uintptr_t base); 172ec0088bbSAlexeiFedorov 173ec0088bbSAlexeiFedorov /* 174ec0088bbSAlexeiFedorov * Look-up structure for 175ec0088bbSAlexeiFedorov * invalidating TLBs of GPT entries by Physical address, last level. 176ec0088bbSAlexeiFedorov */ 177ec0088bbSAlexeiFedorov typedef struct { 178ec0088bbSAlexeiFedorov gpt_tlbi_func function; 179ec0088bbSAlexeiFedorov size_t mask; 180ec0088bbSAlexeiFedorov } gpt_tlbi_lookup_t; 181ec0088bbSAlexeiFedorov 182b99926efSAlexeiFedorov /* Max valid value for PGS */ 183f19dc624Sjohpow01 #define GPT_PGS_MAX (2U) 184f19dc624Sjohpow01 185b99926efSAlexeiFedorov /* Max valid value for PPS */ 186f19dc624Sjohpow01 #define GPT_PPS_MAX (6U) 187f19dc624Sjohpow01 188f19dc624Sjohpow01 /******************************************************************************/ 189f19dc624Sjohpow01 /* L0 address attribute macros */ 190f19dc624Sjohpow01 /******************************************************************************/ 191f19dc624Sjohpow01 192f19dc624Sjohpow01 /* 193322b344eSjohpow01 * Width of the L0 index field. 194322b344eSjohpow01 * 195f19dc624Sjohpow01 * If S is greater than or equal to T then there is a single L0 region covering 196f19dc624Sjohpow01 * the entire protected space so there is no L0 index, so the width (and the 197f19dc624Sjohpow01 * derivative mask value) are both zero. If we don't specifically handle this 198f19dc624Sjohpow01 * special case we'll get a negative width value which does not make sense and 199322b344eSjohpow01 * would cause problems. 200f19dc624Sjohpow01 */ 201ec0088bbSAlexeiFedorov #define GPT_L0_IDX_WIDTH(_t) (((unsigned int)(_t) > GPT_S_VAL) ? \ 202ec0088bbSAlexeiFedorov ((unsigned int)(_t) - GPT_S_VAL) : (0U)) 203f19dc624Sjohpow01 204b99926efSAlexeiFedorov /* Bit shift for the L0 index field in a PA */ 205f19dc624Sjohpow01 #define GPT_L0_IDX_SHIFT (GPT_S_VAL) 206f19dc624Sjohpow01 207322b344eSjohpow01 /* 208322b344eSjohpow01 * Mask for the L0 index field, must be shifted. 209322b344eSjohpow01 * 210322b344eSjohpow01 * The value 0x3FFFFF is 22 bits wide which is the maximum possible width of the 211322b344eSjohpow01 * L0 index within a physical address. This is calculated by 212322b344eSjohpow01 * ((t_max - 1) - s_min + 1) where t_max is 52 for 4PB, the largest PPS, and 213322b344eSjohpow01 * s_min is 30 for 1GB, the smallest L0GPTSZ. 214322b344eSjohpow01 */ 215322b344eSjohpow01 #define GPT_L0_IDX_MASK(_t) (0x3FFFFFUL >> (22U - \ 216322b344eSjohpow01 (GPT_L0_IDX_WIDTH(_t)))) 217f19dc624Sjohpow01 218b99926efSAlexeiFedorov /* Total number of L0 regions */ 219f19dc624Sjohpow01 #define GPT_L0_REGION_COUNT(_t) ((GPT_L0_IDX_MASK(_t)) + 1U) 220f19dc624Sjohpow01 221b99926efSAlexeiFedorov /* Total size of each GPT L0 region in bytes */ 222f19dc624Sjohpow01 #define GPT_L0_REGION_SIZE (1UL << (GPT_L0_IDX_SHIFT)) 223f19dc624Sjohpow01 224b99926efSAlexeiFedorov /* Total size in bytes of the whole L0 table */ 225f19dc624Sjohpow01 #define GPT_L0_TABLE_SIZE(_t) ((GPT_L0_REGION_COUNT(_t)) << 3U) 226f19dc624Sjohpow01 227f19dc624Sjohpow01 /******************************************************************************/ 228f19dc624Sjohpow01 /* L1 address attribute macros */ 229f19dc624Sjohpow01 /******************************************************************************/ 230f19dc624Sjohpow01 231322b344eSjohpow01 /* 232322b344eSjohpow01 * Width of the L1 index field. 233322b344eSjohpow01 * 234322b344eSjohpow01 * This field does not have a special case to handle widths less than zero like 235322b344eSjohpow01 * the L0 index field above since all valid combinations of PGS (p) and L0GPTSZ 236322b344eSjohpow01 * (s) will result in a positive width value. 237322b344eSjohpow01 */ 238ec0088bbSAlexeiFedorov #define GPT_L1_IDX_WIDTH(_p) ((GPT_S_VAL - 1U) - \ 239ec0088bbSAlexeiFedorov ((unsigned int)(_p) + 3U)) 240f19dc624Sjohpow01 241b99926efSAlexeiFedorov /* Bit shift for the L1 index field */ 242ec0088bbSAlexeiFedorov #define GPT_L1_IDX_SHIFT(_p) ((unsigned int)(_p) + 4U) 243f19dc624Sjohpow01 244322b344eSjohpow01 /* 245322b344eSjohpow01 * Mask for the L1 index field, must be shifted. 246322b344eSjohpow01 * 247322b344eSjohpow01 * The value 0x7FFFFF is 23 bits wide and is the maximum possible width of the 248322b344eSjohpow01 * L1 index within a physical address. It is calculated by 249b99926efSAlexeiFedorov * ((s_max - 1) - (p_min + 4) + 1) where s_max is 39 for 512GB, the largest 250322b344eSjohpow01 * L0GPTSZ, and p_min is 12 for 4KB granules, the smallest PGS. 251322b344eSjohpow01 */ 252322b344eSjohpow01 #define GPT_L1_IDX_MASK(_p) (0x7FFFFFUL >> (23U - \ 253322b344eSjohpow01 (GPT_L1_IDX_WIDTH(_p)))) 254f19dc624Sjohpow01 255b99926efSAlexeiFedorov /* Bit shift for the index of the L1 GPI in a PA */ 256f19dc624Sjohpow01 #define GPT_L1_GPI_IDX_SHIFT(_p) (_p) 257f19dc624Sjohpow01 258b99926efSAlexeiFedorov /* Mask for the index of the L1 GPI in a PA */ 259f19dc624Sjohpow01 #define GPT_L1_GPI_IDX_MASK (0xF) 260f19dc624Sjohpow01 261b99926efSAlexeiFedorov /* Total number of entries in each L1 table */ 262ec0088bbSAlexeiFedorov #define GPT_L1_ENTRY_COUNT(_p) ((GPT_L1_IDX_MASK(_p)) + 1UL) 263ec0088bbSAlexeiFedorov 264ec0088bbSAlexeiFedorov /* Number of L1 entries in 2MB block */ 265ec0088bbSAlexeiFedorov #define GPT_L1_ENTRY_COUNT_2MB(_p) (SZ_2M >> GPT_L1_IDX_SHIFT(_p)) 266f19dc624Sjohpow01 267b99926efSAlexeiFedorov /* Total size in bytes of each L1 table */ 268f19dc624Sjohpow01 #define GPT_L1_TABLE_SIZE(_p) ((GPT_L1_ENTRY_COUNT(_p)) << 3U) 269f19dc624Sjohpow01 270f19dc624Sjohpow01 /******************************************************************************/ 271f19dc624Sjohpow01 /* General helper macros */ 272f19dc624Sjohpow01 /******************************************************************************/ 273f19dc624Sjohpow01 274b99926efSAlexeiFedorov /* Protected space actual size in bytes */ 275ec0088bbSAlexeiFedorov #define GPT_PPS_ACTUAL_SIZE(_t) (1UL << (unsigned int)(_t)) 276f19dc624Sjohpow01 277b99926efSAlexeiFedorov /* Granule actual size in bytes */ 278ec0088bbSAlexeiFedorov #define GPT_PGS_ACTUAL_SIZE(_p) (1UL << (unsigned int)(_p)) 279ec0088bbSAlexeiFedorov 280ec0088bbSAlexeiFedorov /* Number of granules in 2MB block */ 281ec0088bbSAlexeiFedorov #define GPT_PGS_COUNT_2MB(_p) (1UL << (21U - (unsigned int)(_p))) 282f19dc624Sjohpow01 283b99926efSAlexeiFedorov /* L0 GPT region size in bytes */ 284f19dc624Sjohpow01 #define GPT_L0GPTSZ_ACTUAL_SIZE (1UL << GPT_S_VAL) 285f19dc624Sjohpow01 286b99926efSAlexeiFedorov /* Get the index of the L0 entry from a physical address */ 287f19dc624Sjohpow01 #define GPT_L0_IDX(_pa) ((_pa) >> GPT_L0_IDX_SHIFT) 288f19dc624Sjohpow01 289f19dc624Sjohpow01 /* 290f19dc624Sjohpow01 * This definition is used to determine if a physical address lies on an L0 291f19dc624Sjohpow01 * region boundary. 292f19dc624Sjohpow01 */ 293ec0088bbSAlexeiFedorov #define GPT_IS_L0_ALIGNED(_pa) \ 294ec0088bbSAlexeiFedorov (((_pa) & (GPT_L0_REGION_SIZE - UL(1))) == UL(0)) 295f19dc624Sjohpow01 296b99926efSAlexeiFedorov /* Get the type field from an L0 descriptor */ 297f19dc624Sjohpow01 #define GPT_L0_TYPE(_desc) (((_desc) >> GPT_L0_TYPE_SHIFT) & \ 298f19dc624Sjohpow01 GPT_L0_TYPE_MASK) 299f19dc624Sjohpow01 300b99926efSAlexeiFedorov /* Create an L0 block descriptor */ 301f19dc624Sjohpow01 #define GPT_L0_BLK_DESC(_gpi) (GPT_L0_TYPE_BLK_DESC | \ 302f19dc624Sjohpow01 (((_gpi) & GPT_L0_BLK_DESC_GPI_MASK) << \ 303f19dc624Sjohpow01 GPT_L0_BLK_DESC_GPI_SHIFT)) 304f19dc624Sjohpow01 305b99926efSAlexeiFedorov /* Create an L0 table descriptor with an L1 table address */ 306f19dc624Sjohpow01 #define GPT_L0_TBL_DESC(_pa) (GPT_L0_TYPE_TBL_DESC | ((uint64_t)(_pa) & \ 307f19dc624Sjohpow01 (GPT_L0_TBL_DESC_L1ADDR_MASK << \ 308f19dc624Sjohpow01 GPT_L0_TBL_DESC_L1ADDR_SHIFT))) 309f19dc624Sjohpow01 310b99926efSAlexeiFedorov /* Get the GPI from an L0 block descriptor */ 311f19dc624Sjohpow01 #define GPT_L0_BLKD_GPI(_desc) (((_desc) >> GPT_L0_BLK_DESC_GPI_SHIFT) & \ 312f19dc624Sjohpow01 GPT_L0_BLK_DESC_GPI_MASK) 313f19dc624Sjohpow01 314b99926efSAlexeiFedorov /* Get the L1 address from an L0 table descriptor */ 315f19dc624Sjohpow01 #define GPT_L0_TBLD_ADDR(_desc) ((uint64_t *)(((_desc) & \ 316f19dc624Sjohpow01 (GPT_L0_TBL_DESC_L1ADDR_MASK << \ 317f19dc624Sjohpow01 GPT_L0_TBL_DESC_L1ADDR_SHIFT)))) 318f19dc624Sjohpow01 319ec0088bbSAlexeiFedorov /* Get the GPI from L1 Contiguous descriptor */ 320ec0088bbSAlexeiFedorov #define GPT_L1_CONT_GPI(_desc) \ 321ec0088bbSAlexeiFedorov (((_desc) >> GPT_L1_CONT_DESC_GPI_SHIFT) & GPT_L1_CONT_DESC_GPI_MASK) 322ec0088bbSAlexeiFedorov 323ec0088bbSAlexeiFedorov /* Get the GPI from L1 Granules descriptor */ 324ec0088bbSAlexeiFedorov #define GPT_L1_GRAN_GPI(_desc) ((_desc) & GPT_L1_GRAN_DESC_GPI_MASK) 325ec0088bbSAlexeiFedorov 326ec0088bbSAlexeiFedorov /* Get the Contig from L1 Contiguous descriptor */ 327ec0088bbSAlexeiFedorov #define GPT_L1_CONT_CONTIG(_desc) \ 328ec0088bbSAlexeiFedorov (((_desc) >> GPT_L1_CONT_DESC_CONTIG_SHIFT) & \ 329ec0088bbSAlexeiFedorov GPT_L1_CONT_DESC_CONTIG_MASK) 330ec0088bbSAlexeiFedorov 331b99926efSAlexeiFedorov /* Get the index into the L1 table from a physical address */ 332ec0088bbSAlexeiFedorov #define GPT_L1_IDX(_p, _pa) \ 333ec0088bbSAlexeiFedorov (((_pa) >> GPT_L1_IDX_SHIFT(_p)) & GPT_L1_IDX_MASK(_p)) 334f19dc624Sjohpow01 335b99926efSAlexeiFedorov /* Get the index of the GPI within an L1 table entry from a physical address */ 336ec0088bbSAlexeiFedorov #define GPT_L1_GPI_IDX(_p, _pa) \ 337ec0088bbSAlexeiFedorov (((_pa) >> GPT_L1_GPI_IDX_SHIFT(_p)) & GPT_L1_GPI_IDX_MASK) 338f19dc624Sjohpow01 339b99926efSAlexeiFedorov /* Determine if an address is granule-aligned */ 340ec0088bbSAlexeiFedorov #define GPT_IS_L1_ALIGNED(_p, _pa) \ 341ec0088bbSAlexeiFedorov (((_pa) & (GPT_PGS_ACTUAL_SIZE(_p) - UL(1))) == UL(0)) 342ec0088bbSAlexeiFedorov 343ec0088bbSAlexeiFedorov /* Get aligned addresses */ 344ec0088bbSAlexeiFedorov #define ALIGN_2MB(_addr) ((_addr) & ~(SZ_2M - 1UL)) 345ec0088bbSAlexeiFedorov #define ALIGN_32MB(_addr) ((_addr) & ~(SZ_32M - 1UL)) 346ec0088bbSAlexeiFedorov #define ALIGN_512MB(_addr) ((_addr) & ~(SZ_512M - 1UL)) 347ec0088bbSAlexeiFedorov 348ec0088bbSAlexeiFedorov /* Determine if region is contiguous */ 349ec0088bbSAlexeiFedorov #define GPT_REGION_IS_CONT(_len, _addr, _size) \ 350ec0088bbSAlexeiFedorov (((_len) >= (_size)) && (((_addr) & ((_size) - UL(1))) == UL(0))) 351ec0088bbSAlexeiFedorov 352ec0088bbSAlexeiFedorov /* Get 32MB block number in 512MB block: 0-15 */ 353ec0088bbSAlexeiFedorov #define GET_32MB_NUM(_addr) ((_addr >> 25) & 0xF) 354ec0088bbSAlexeiFedorov 355ec0088bbSAlexeiFedorov /* Get 2MB block number in 32MB block: 0-15 */ 356ec0088bbSAlexeiFedorov #define GET_2MB_NUM(_addr) ((_addr >> 21) & 0xF) 357f19dc624Sjohpow01 358f19dc624Sjohpow01 #endif /* GPT_RME_PRIVATE_H */ 359