xref: /rk3399_ARM-atf/lib/gpt_rme/gpt_rme_private.h (revision 322b344e30cb87b9293060d5946b3c17fe3b9133)
1f19dc624Sjohpow01 /*
2f19dc624Sjohpow01  * Copyright (c) 2021, Arm Limited. All rights reserved.
3f19dc624Sjohpow01  *
4f19dc624Sjohpow01  * SPDX-License-Identifier: BSD-3-Clause
5f19dc624Sjohpow01  */
6f19dc624Sjohpow01 
7f19dc624Sjohpow01 #ifndef GPT_RME_PRIVATE_H
8f19dc624Sjohpow01 #define GPT_RME_PRIVATE_H
9f19dc624Sjohpow01 
10f19dc624Sjohpow01 #include <arch.h>
11f19dc624Sjohpow01 #include <lib/gpt_rme/gpt_rme.h>
12f19dc624Sjohpow01 #include <lib/utils_def.h>
13f19dc624Sjohpow01 
14f19dc624Sjohpow01 /******************************************************************************/
15f19dc624Sjohpow01 /* GPT descriptor definitions                                                 */
16f19dc624Sjohpow01 /******************************************************************************/
17f19dc624Sjohpow01 
18f19dc624Sjohpow01 /* GPT level 0 descriptor bit definitions. */
19f19dc624Sjohpow01 #define GPT_L0_TYPE_MASK		UL(0xF)
20f19dc624Sjohpow01 #define GPT_L0_TYPE_SHIFT		U(0)
21f19dc624Sjohpow01 
22f19dc624Sjohpow01 /* For now, we don't support contiguous descriptors, only table and block. */
23f19dc624Sjohpow01 #define GPT_L0_TYPE_TBL_DESC		UL(0x3)
24f19dc624Sjohpow01 #define GPT_L0_TYPE_BLK_DESC		UL(0x1)
25f19dc624Sjohpow01 
26f19dc624Sjohpow01 #define GPT_L0_TBL_DESC_L1ADDR_MASK	UL(0xFFFFFFFFFF)
27f19dc624Sjohpow01 #define GPT_L0_TBL_DESC_L1ADDR_SHIFT	U(12)
28f19dc624Sjohpow01 
29f19dc624Sjohpow01 #define GPT_L0_BLK_DESC_GPI_MASK	UL(0xF)
30f19dc624Sjohpow01 #define GPT_L0_BLK_DESC_GPI_SHIFT	U(4)
31f19dc624Sjohpow01 
32f19dc624Sjohpow01 /* GPT level 1 descriptor bit definitions */
33f19dc624Sjohpow01 #define GPT_L1_GRAN_DESC_GPI_MASK	UL(0xF)
34f19dc624Sjohpow01 
35f19dc624Sjohpow01 /*
36f19dc624Sjohpow01  * This macro fills out every GPI entry in a granules descriptor to the same
37f19dc624Sjohpow01  * value.
38f19dc624Sjohpow01  */
39f19dc624Sjohpow01 #define GPT_BUILD_L1_DESC(_gpi)		(((uint64_t)(_gpi) << 4*0) | \
40f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*1) | \
41f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*2) | \
42f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*3) | \
43f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*4) | \
44f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*5) | \
45f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*6) | \
46f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*7) | \
47f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*8) | \
48f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*9) | \
49f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*10) | \
50f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*11) | \
51f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*12) | \
52f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*13) | \
53f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*14) | \
54f19dc624Sjohpow01 					 ((uint64_t)(_gpi) << 4*15))
55f19dc624Sjohpow01 
56f19dc624Sjohpow01 /******************************************************************************/
57f19dc624Sjohpow01 /* GPT platform configuration                                                 */
58f19dc624Sjohpow01 /******************************************************************************/
59f19dc624Sjohpow01 
60f19dc624Sjohpow01 /* This value comes from GPCCR_EL3 so no externally supplied definition. */
61f19dc624Sjohpow01 #define GPT_L0GPTSZ		((unsigned int)((read_gpccr_el3() >> \
62f19dc624Sjohpow01 				GPCCR_L0GPTSZ_SHIFT) & GPCCR_L0GPTSZ_MASK))
63f19dc624Sjohpow01 
64f19dc624Sjohpow01 /* The "S" value is directly related to L0GPTSZ */
65f19dc624Sjohpow01 #define GPT_S_VAL		(GPT_L0GPTSZ + 30U)
66f19dc624Sjohpow01 
67f19dc624Sjohpow01 /*
68f19dc624Sjohpow01  * Map PPS values to T values.
69f19dc624Sjohpow01  *
70f19dc624Sjohpow01  *   PPS    Size    T
71f19dc624Sjohpow01  *   0b000  4GB     32
72f19dc624Sjohpow01  *   0b001  64GB    36
73f19dc624Sjohpow01  *   0b010  1TB     40
74f19dc624Sjohpow01  *   0b011  4TB     42
75f19dc624Sjohpow01  *   0b100  16TB    44
76f19dc624Sjohpow01  *   0b101  256TB   48
77f19dc624Sjohpow01  *   0b110  4PB     52
78f19dc624Sjohpow01  *
79f19dc624Sjohpow01  * See section 15.1.27 of the RME specification.
80f19dc624Sjohpow01  */
81f19dc624Sjohpow01 typedef enum {
82f19dc624Sjohpow01 	PPS_4GB_T =	32U,
83f19dc624Sjohpow01 	PPS_64GB_T =	36U,
84f19dc624Sjohpow01 	PPS_1TB_T =	40U,
85f19dc624Sjohpow01 	PPS_4TB_T =	42U,
86f19dc624Sjohpow01 	PPS_16TB_T =	44U,
87f19dc624Sjohpow01 	PPS_256TB_T =	48U,
88f19dc624Sjohpow01 	PPS_4PB_T =	52U
89f19dc624Sjohpow01 } gpt_t_val_e;
90f19dc624Sjohpow01 
91f19dc624Sjohpow01 /*
92f19dc624Sjohpow01  * Map PGS values to P values.
93f19dc624Sjohpow01  *
94f19dc624Sjohpow01  *   PGS    Size    P
95f19dc624Sjohpow01  *   0b00   4KB     12
96f19dc624Sjohpow01  *   0b10   16KB    14
97f19dc624Sjohpow01  *   0b01   64KB    16
98f19dc624Sjohpow01  *
99f19dc624Sjohpow01  * Note that pgs=0b10 is 16KB and pgs=0b01 is 64KB, this is not a typo.
100f19dc624Sjohpow01  *
101f19dc624Sjohpow01  * See section 15.1.27 of the RME specification.
102f19dc624Sjohpow01  */
103f19dc624Sjohpow01 typedef enum {
104f19dc624Sjohpow01 	PGS_4KB_P =	12U,
105f19dc624Sjohpow01 	PGS_16KB_P =	14U,
106f19dc624Sjohpow01 	PGS_64KB_P =	16U
107f19dc624Sjohpow01 } gpt_p_val_e;
108f19dc624Sjohpow01 
109f19dc624Sjohpow01 /* Max valid value for PGS. */
110f19dc624Sjohpow01 #define GPT_PGS_MAX			(2U)
111f19dc624Sjohpow01 
112f19dc624Sjohpow01 /* Max valid value for PPS. */
113f19dc624Sjohpow01 #define GPT_PPS_MAX			(6U)
114f19dc624Sjohpow01 
115f19dc624Sjohpow01 /******************************************************************************/
116f19dc624Sjohpow01 /* L0 address attribute macros                                                */
117f19dc624Sjohpow01 /******************************************************************************/
118f19dc624Sjohpow01 
119f19dc624Sjohpow01 /*
120*322b344eSjohpow01  * Width of the L0 index field.
121*322b344eSjohpow01  *
122f19dc624Sjohpow01  * If S is greater than or equal to T then there is a single L0 region covering
123f19dc624Sjohpow01  * the entire protected space so there is no L0 index, so the width (and the
124f19dc624Sjohpow01  * derivative mask value) are both zero.  If we don't specifically handle this
125f19dc624Sjohpow01  * special case we'll get a negative width value which does not make sense and
126*322b344eSjohpow01  * would cause problems.
127f19dc624Sjohpow01  */
128f19dc624Sjohpow01 #define GPT_L0_IDX_WIDTH(_t)		(((_t) > GPT_S_VAL) ? \
129f19dc624Sjohpow01 					((_t) - GPT_S_VAL) : (0U))
130f19dc624Sjohpow01 
131f19dc624Sjohpow01 /* Bit shift for the L0 index field in a PA. */
132f19dc624Sjohpow01 #define GPT_L0_IDX_SHIFT		(GPT_S_VAL)
133f19dc624Sjohpow01 
134*322b344eSjohpow01 /*
135*322b344eSjohpow01  * Mask for the L0 index field, must be shifted.
136*322b344eSjohpow01  *
137*322b344eSjohpow01  * The value 0x3FFFFF is 22 bits wide which is the maximum possible width of the
138*322b344eSjohpow01  * L0 index within a physical address. This is calculated by
139*322b344eSjohpow01  * ((t_max - 1) - s_min + 1) where t_max is 52 for 4PB, the largest PPS, and
140*322b344eSjohpow01  * s_min is 30 for 1GB, the smallest L0GPTSZ.
141*322b344eSjohpow01  */
142*322b344eSjohpow01 #define GPT_L0_IDX_MASK(_t)		(0x3FFFFFUL >> (22U - \
143*322b344eSjohpow01 					(GPT_L0_IDX_WIDTH(_t))))
144f19dc624Sjohpow01 
145f19dc624Sjohpow01 /* Total number of L0 regions. */
146f19dc624Sjohpow01 #define GPT_L0_REGION_COUNT(_t)		((GPT_L0_IDX_MASK(_t)) + 1U)
147f19dc624Sjohpow01 
148f19dc624Sjohpow01 /* Total size of each GPT L0 region in bytes. */
149f19dc624Sjohpow01 #define GPT_L0_REGION_SIZE		(1UL << (GPT_L0_IDX_SHIFT))
150f19dc624Sjohpow01 
151f19dc624Sjohpow01 /* Total size in bytes of the whole L0 table. */
152f19dc624Sjohpow01 #define GPT_L0_TABLE_SIZE(_t)		((GPT_L0_REGION_COUNT(_t)) << 3U)
153f19dc624Sjohpow01 
154f19dc624Sjohpow01 /******************************************************************************/
155f19dc624Sjohpow01 /* L1 address attribute macros                                                */
156f19dc624Sjohpow01 /******************************************************************************/
157f19dc624Sjohpow01 
158*322b344eSjohpow01 /*
159*322b344eSjohpow01  * Width of the L1 index field.
160*322b344eSjohpow01  *
161*322b344eSjohpow01  * This field does not have a special case to handle widths less than zero like
162*322b344eSjohpow01  * the L0 index field above since all valid combinations of PGS (p) and L0GPTSZ
163*322b344eSjohpow01  * (s) will result in a positive width value.
164*322b344eSjohpow01  */
165f19dc624Sjohpow01 #define GPT_L1_IDX_WIDTH(_p)		((GPT_S_VAL - 1U) - ((_p) + 3U))
166f19dc624Sjohpow01 
167f19dc624Sjohpow01 /* Bit shift for the L1 index field. */
168f19dc624Sjohpow01 #define GPT_L1_IDX_SHIFT(_p)		((_p) + 4U)
169f19dc624Sjohpow01 
170*322b344eSjohpow01 /*
171*322b344eSjohpow01  * Mask for the L1 index field, must be shifted.
172*322b344eSjohpow01  *
173*322b344eSjohpow01  * The value 0x7FFFFF is 23 bits wide and is the maximum possible width of the
174*322b344eSjohpow01  * L1 index within a physical address. It is calculated by
175*322b344eSjohpow01  * ((s_max - 1) - (p_min + 4) + 1) where s_max is 39 for 512gb, the largest
176*322b344eSjohpow01  * L0GPTSZ, and p_min is 12 for 4KB granules, the smallest PGS.
177*322b344eSjohpow01  */
178*322b344eSjohpow01 #define GPT_L1_IDX_MASK(_p)		(0x7FFFFFUL >> (23U - \
179*322b344eSjohpow01 					(GPT_L1_IDX_WIDTH(_p))))
180f19dc624Sjohpow01 
181f19dc624Sjohpow01 /* Bit shift for the index of the L1 GPI in a PA. */
182f19dc624Sjohpow01 #define GPT_L1_GPI_IDX_SHIFT(_p)	(_p)
183f19dc624Sjohpow01 
184f19dc624Sjohpow01 /* Mask for the index of the L1 GPI in a PA. */
185f19dc624Sjohpow01 #define GPT_L1_GPI_IDX_MASK		(0xF)
186f19dc624Sjohpow01 
187f19dc624Sjohpow01 /* Total number of entries in each L1 table. */
188f19dc624Sjohpow01 #define GPT_L1_ENTRY_COUNT(_p)		((GPT_L1_IDX_MASK(_p)) + 1U)
189f19dc624Sjohpow01 
190f19dc624Sjohpow01 /* Total size in bytes of each L1 table. */
191f19dc624Sjohpow01 #define GPT_L1_TABLE_SIZE(_p)		((GPT_L1_ENTRY_COUNT(_p)) << 3U)
192f19dc624Sjohpow01 
193f19dc624Sjohpow01 /******************************************************************************/
194f19dc624Sjohpow01 /* General helper macros                                                      */
195f19dc624Sjohpow01 /******************************************************************************/
196f19dc624Sjohpow01 
197f19dc624Sjohpow01 /* Protected space actual size in bytes. */
198f19dc624Sjohpow01 #define GPT_PPS_ACTUAL_SIZE(_t)	(1UL << (_t))
199f19dc624Sjohpow01 
200f19dc624Sjohpow01 /* Granule actual size in bytes. */
201f19dc624Sjohpow01 #define GPT_PGS_ACTUAL_SIZE(_p)	(1UL << (_p))
202f19dc624Sjohpow01 
203f19dc624Sjohpow01 /* L0 GPT region size in bytes. */
204f19dc624Sjohpow01 #define GPT_L0GPTSZ_ACTUAL_SIZE	(1UL << GPT_S_VAL)
205f19dc624Sjohpow01 
206f19dc624Sjohpow01 /* Get the index of the L0 entry from a physical address. */
207f19dc624Sjohpow01 #define GPT_L0_IDX(_pa)		((_pa) >> GPT_L0_IDX_SHIFT)
208f19dc624Sjohpow01 
209f19dc624Sjohpow01 /*
210f19dc624Sjohpow01  * This definition is used to determine if a physical address lies on an L0
211f19dc624Sjohpow01  * region boundary.
212f19dc624Sjohpow01  */
213f19dc624Sjohpow01 #define GPT_IS_L0_ALIGNED(_pa)	(((_pa) & (GPT_L0_REGION_SIZE - U(1))) == U(0))
214f19dc624Sjohpow01 
215f19dc624Sjohpow01 /* Get the type field from an L0 descriptor. */
216f19dc624Sjohpow01 #define GPT_L0_TYPE(_desc)	(((_desc) >> GPT_L0_TYPE_SHIFT) & \
217f19dc624Sjohpow01 				GPT_L0_TYPE_MASK)
218f19dc624Sjohpow01 
219f19dc624Sjohpow01 /* Create an L0 block descriptor. */
220f19dc624Sjohpow01 #define GPT_L0_BLK_DESC(_gpi)	(GPT_L0_TYPE_BLK_DESC | \
221f19dc624Sjohpow01 				(((_gpi) & GPT_L0_BLK_DESC_GPI_MASK) << \
222f19dc624Sjohpow01 				GPT_L0_BLK_DESC_GPI_SHIFT))
223f19dc624Sjohpow01 
224f19dc624Sjohpow01 /* Create an L0 table descriptor with an L1 table address. */
225f19dc624Sjohpow01 #define GPT_L0_TBL_DESC(_pa)	(GPT_L0_TYPE_TBL_DESC | ((uint64_t)(_pa) & \
226f19dc624Sjohpow01 				(GPT_L0_TBL_DESC_L1ADDR_MASK << \
227f19dc624Sjohpow01 				GPT_L0_TBL_DESC_L1ADDR_SHIFT)))
228f19dc624Sjohpow01 
229f19dc624Sjohpow01 /* Get the GPI from an L0 block descriptor. */
230f19dc624Sjohpow01 #define GPT_L0_BLKD_GPI(_desc)	(((_desc) >> GPT_L0_BLK_DESC_GPI_SHIFT) & \
231f19dc624Sjohpow01 				GPT_L0_BLK_DESC_GPI_MASK)
232f19dc624Sjohpow01 
233f19dc624Sjohpow01 /* Get the L1 address from an L0 table descriptor. */
234f19dc624Sjohpow01 #define GPT_L0_TBLD_ADDR(_desc)	((uint64_t *)(((_desc) & \
235f19dc624Sjohpow01 				(GPT_L0_TBL_DESC_L1ADDR_MASK << \
236f19dc624Sjohpow01 				GPT_L0_TBL_DESC_L1ADDR_SHIFT))))
237f19dc624Sjohpow01 
238f19dc624Sjohpow01 /* Get the index into the L1 table from a physical address. */
239f19dc624Sjohpow01 #define GPT_L1_IDX(_p, _pa)	(((_pa) >> GPT_L1_IDX_SHIFT(_p)) & \
240f19dc624Sjohpow01 				GPT_L1_IDX_MASK(_p))
241f19dc624Sjohpow01 
242f19dc624Sjohpow01 /* Get the index of the GPI within an L1 table entry from a physical address. */
243f19dc624Sjohpow01 #define GPT_L1_GPI_IDX(_p, _pa)	(((_pa) >> GPT_L1_GPI_IDX_SHIFT(_p)) & \
244f19dc624Sjohpow01 				GPT_L1_GPI_IDX_MASK)
245f19dc624Sjohpow01 
246f19dc624Sjohpow01 /* Determine if an address is granule-aligned. */
247f19dc624Sjohpow01 #define GPT_IS_L1_ALIGNED(_p, _pa) (((_pa) & (GPT_PGS_ACTUAL_SIZE(_p) - U(1))) \
248f19dc624Sjohpow01 				   == U(0))
249f19dc624Sjohpow01 
250f19dc624Sjohpow01 #endif /* GPT_RME_PRIVATE_H */
251