xref: /rk3399_ARM-atf/lib/extensions/amu/aarch64/amu.c (revision a4c394561af31ae0417ed9ff3b3152adb7cd5355)
1380559c1SDimitris Papastamos /*
2873d4241Sjohpow01  * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
3380559c1SDimitris Papastamos  *
4380559c1SDimitris Papastamos  * SPDX-License-Identifier: BSD-3-Clause
5380559c1SDimitris Papastamos  */
6380559c1SDimitris Papastamos 
709d40e0eSAntonio Nino Diaz #include <assert.h>
833b9be6dSChris Kay #include <cdefs.h>
94ce3e99aSScott Branden #include <inttypes.h>
1009d40e0eSAntonio Nino Diaz #include <stdbool.h>
114ce3e99aSScott Branden #include <stdint.h>
1209d40e0eSAntonio Nino Diaz 
13e747a59bSChris Kay #include "../amu_private.h"
14380559c1SDimitris Papastamos #include <arch.h>
15873d4241Sjohpow01 #include <arch_features.h>
16380559c1SDimitris Papastamos #include <arch_helpers.h>
17742ca230SChris Kay #include <common/debug.h>
1809d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
1909d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
20f3ccf036SAlexei Fedorov 
2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
22380559c1SDimitris Papastamos 
23742ca230SChris Kay #if ENABLE_AMU_FCONF
24742ca230SChris Kay #	include <lib/fconf/fconf.h>
25742ca230SChris Kay #	include <lib/fconf/fconf_amu_getter.h>
26742ca230SChris Kay #endif
27742ca230SChris Kay 
2868120783SChris Kay #if ENABLE_MPMM
2968120783SChris Kay #	include <lib/mpmm/mpmm.h>
3068120783SChris Kay #endif
3168120783SChris Kay 
32e747a59bSChris Kay struct amu_ctx {
33e747a59bSChris Kay 	uint64_t group0_cnts[AMU_GROUP0_MAX_COUNTERS];
34e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
35e747a59bSChris Kay 	uint64_t group1_cnts[AMU_GROUP1_MAX_COUNTERS];
36e747a59bSChris Kay #endif
37e747a59bSChris Kay 
38e747a59bSChris Kay 	/* Architected event counter 1 does not have an offset register */
39e747a59bSChris Kay 	uint64_t group0_voffsets[AMU_GROUP0_MAX_COUNTERS - 1U];
40e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
41e747a59bSChris Kay 	uint64_t group1_voffsets[AMU_GROUP1_MAX_COUNTERS];
42e747a59bSChris Kay #endif
43e747a59bSChris Kay 
44e747a59bSChris Kay 	uint16_t group0_enable;
45e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
46e747a59bSChris Kay 	uint16_t group1_enable;
47e747a59bSChris Kay #endif
48e747a59bSChris Kay };
49e747a59bSChris Kay 
50e747a59bSChris Kay static struct amu_ctx amu_ctxs_[PLATFORM_CORE_COUNT];
51e747a59bSChris Kay 
52e747a59bSChris Kay CASSERT((sizeof(amu_ctxs_[0].group0_enable) * CHAR_BIT) <= AMU_GROUP0_MAX_COUNTERS,
53e747a59bSChris Kay 	amu_ctx_group0_enable_cannot_represent_all_group0_counters);
54e747a59bSChris Kay 
55e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
56e747a59bSChris Kay CASSERT((sizeof(amu_ctxs_[0].group1_enable) * CHAR_BIT) <= AMU_GROUP1_MAX_COUNTERS,
57e747a59bSChris Kay 	amu_ctx_group1_enable_cannot_represent_all_group1_counters);
58e747a59bSChris Kay #endif
59b6eb3932SDimitris Papastamos 
6033b9be6dSChris Kay static inline __unused uint64_t read_id_aa64pfr0_el1_amu(void)
61380559c1SDimitris Papastamos {
6233b9be6dSChris Kay 	return (read_id_aa64pfr0_el1() >> ID_AA64PFR0_AMU_SHIFT) &
63873d4241Sjohpow01 		ID_AA64PFR0_AMU_MASK;
640767d50eSDimitris Papastamos }
650767d50eSDimitris Papastamos 
6633b9be6dSChris Kay static inline __unused uint64_t read_hcr_el2_amvoffen(void)
6733b9be6dSChris Kay {
6833b9be6dSChris Kay 	return (read_hcr_el2() & HCR_AMVOFFEN_BIT) >>
6933b9be6dSChris Kay 		HCR_AMVOFFEN_SHIFT;
7033b9be6dSChris Kay }
7133b9be6dSChris Kay 
7233b9be6dSChris Kay static inline __unused void write_cptr_el2_tam(uint64_t value)
7333b9be6dSChris Kay {
7433b9be6dSChris Kay 	write_cptr_el2((read_cptr_el2() & ~CPTR_EL2_TAM_BIT) |
7533b9be6dSChris Kay 		((value << CPTR_EL2_TAM_SHIFT) & CPTR_EL2_TAM_BIT));
7633b9be6dSChris Kay }
7733b9be6dSChris Kay 
78*a4c39456SJohn Powell static inline __unused void ctx_write_cptr_el3_tam(cpu_context_t *ctx, uint64_t tam)
7933b9be6dSChris Kay {
8033b9be6dSChris Kay 	uint64_t value = read_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3);
8133b9be6dSChris Kay 
8233b9be6dSChris Kay 	value &= ~TAM_BIT;
8333b9be6dSChris Kay 	value |= (tam << TAM_SHIFT) & TAM_BIT;
8433b9be6dSChris Kay 
8533b9be6dSChris Kay 	write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, value);
8633b9be6dSChris Kay }
8733b9be6dSChris Kay 
88*a4c39456SJohn Powell static inline __unused void ctx_write_scr_el3_amvoffen(cpu_context_t *ctx, uint64_t amvoffen)
89*a4c39456SJohn Powell {
90*a4c39456SJohn Powell 	uint64_t value = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
91*a4c39456SJohn Powell 
92*a4c39456SJohn Powell 	value &= ~SCR_AMVOFFEN_BIT;
93*a4c39456SJohn Powell 	value |= (amvoffen << SCR_AMVOFFEN_SHIFT) & SCR_AMVOFFEN_BIT;
94*a4c39456SJohn Powell 
95*a4c39456SJohn Powell 	write_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3, value);
96*a4c39456SJohn Powell }
97*a4c39456SJohn Powell 
9833b9be6dSChris Kay static inline __unused void write_hcr_el2_amvoffen(uint64_t value)
9933b9be6dSChris Kay {
10033b9be6dSChris Kay 	write_hcr_el2((read_hcr_el2() & ~HCR_AMVOFFEN_BIT) |
10133b9be6dSChris Kay 		((value << HCR_AMVOFFEN_SHIFT) & HCR_AMVOFFEN_BIT));
10233b9be6dSChris Kay }
10333b9be6dSChris Kay 
10433b9be6dSChris Kay static inline __unused void write_amcr_el0_cg1rz(uint64_t value)
10533b9be6dSChris Kay {
10633b9be6dSChris Kay 	write_amcr_el0((read_amcr_el0() & ~AMCR_CG1RZ_BIT) |
10733b9be6dSChris Kay 		((value << AMCR_CG1RZ_SHIFT) & AMCR_CG1RZ_BIT));
10833b9be6dSChris Kay }
10933b9be6dSChris Kay 
11033b9be6dSChris Kay static inline __unused uint64_t read_amcfgr_el0_ncg(void)
11133b9be6dSChris Kay {
11233b9be6dSChris Kay 	return (read_amcfgr_el0() >> AMCFGR_EL0_NCG_SHIFT) &
11333b9be6dSChris Kay 		AMCFGR_EL0_NCG_MASK;
11433b9be6dSChris Kay }
11533b9be6dSChris Kay 
116e747a59bSChris Kay static inline __unused uint64_t read_amcgcr_el0_cg0nc(void)
11781e2ff1fSChris Kay {
11881e2ff1fSChris Kay 	return (read_amcgcr_el0() >> AMCGCR_EL0_CG0NC_SHIFT) &
11981e2ff1fSChris Kay 		AMCGCR_EL0_CG0NC_MASK;
12081e2ff1fSChris Kay }
12181e2ff1fSChris Kay 
12233b9be6dSChris Kay static inline __unused uint64_t read_amcg1idr_el0_voff(void)
12333b9be6dSChris Kay {
12433b9be6dSChris Kay 	return (read_amcg1idr_el0() >> AMCG1IDR_VOFF_SHIFT) &
12533b9be6dSChris Kay 		AMCG1IDR_VOFF_MASK;
12633b9be6dSChris Kay }
12733b9be6dSChris Kay 
12833b9be6dSChris Kay static inline __unused uint64_t read_amcgcr_el0_cg1nc(void)
12933b9be6dSChris Kay {
13033b9be6dSChris Kay 	return (read_amcgcr_el0() >> AMCGCR_EL0_CG1NC_SHIFT) &
13133b9be6dSChris Kay 		AMCGCR_EL0_CG1NC_MASK;
13233b9be6dSChris Kay }
13333b9be6dSChris Kay 
13433b9be6dSChris Kay static inline __unused uint64_t read_amcntenset0_el0_px(void)
13533b9be6dSChris Kay {
13633b9be6dSChris Kay 	return (read_amcntenset0_el0() >> AMCNTENSET0_EL0_Pn_SHIFT) &
13733b9be6dSChris Kay 		AMCNTENSET0_EL0_Pn_MASK;
13833b9be6dSChris Kay }
13933b9be6dSChris Kay 
14033b9be6dSChris Kay static inline __unused uint64_t read_amcntenset1_el0_px(void)
14133b9be6dSChris Kay {
14233b9be6dSChris Kay 	return (read_amcntenset1_el0() >> AMCNTENSET1_EL0_Pn_SHIFT) &
14333b9be6dSChris Kay 		AMCNTENSET1_EL0_Pn_MASK;
14433b9be6dSChris Kay }
14533b9be6dSChris Kay 
14633b9be6dSChris Kay static inline __unused void write_amcntenset0_el0_px(uint64_t px)
14733b9be6dSChris Kay {
14833b9be6dSChris Kay 	uint64_t value = read_amcntenset0_el0();
14933b9be6dSChris Kay 
15033b9be6dSChris Kay 	value &= ~AMCNTENSET0_EL0_Pn_MASK;
15133b9be6dSChris Kay 	value |= (px << AMCNTENSET0_EL0_Pn_SHIFT) & AMCNTENSET0_EL0_Pn_MASK;
15233b9be6dSChris Kay 
15333b9be6dSChris Kay 	write_amcntenset0_el0(value);
15433b9be6dSChris Kay }
15533b9be6dSChris Kay 
15633b9be6dSChris Kay static inline __unused void write_amcntenset1_el0_px(uint64_t px)
15733b9be6dSChris Kay {
15833b9be6dSChris Kay 	uint64_t value = read_amcntenset1_el0();
15933b9be6dSChris Kay 
16033b9be6dSChris Kay 	value &= ~AMCNTENSET1_EL0_Pn_MASK;
16133b9be6dSChris Kay 	value |= (px << AMCNTENSET1_EL0_Pn_SHIFT) & AMCNTENSET1_EL0_Pn_MASK;
16233b9be6dSChris Kay 
16333b9be6dSChris Kay 	write_amcntenset1_el0(value);
16433b9be6dSChris Kay }
16533b9be6dSChris Kay 
16633b9be6dSChris Kay static inline __unused void write_amcntenclr0_el0_px(uint64_t px)
16733b9be6dSChris Kay {
16833b9be6dSChris Kay 	uint64_t value = read_amcntenclr0_el0();
16933b9be6dSChris Kay 
17033b9be6dSChris Kay 	value &= ~AMCNTENCLR0_EL0_Pn_MASK;
17133b9be6dSChris Kay 	value |= (px << AMCNTENCLR0_EL0_Pn_SHIFT) & AMCNTENCLR0_EL0_Pn_MASK;
17233b9be6dSChris Kay 
17333b9be6dSChris Kay 	write_amcntenclr0_el0(value);
17433b9be6dSChris Kay }
17533b9be6dSChris Kay 
17633b9be6dSChris Kay static inline __unused void write_amcntenclr1_el0_px(uint64_t px)
17733b9be6dSChris Kay {
17833b9be6dSChris Kay 	uint64_t value = read_amcntenclr1_el0();
17933b9be6dSChris Kay 
18033b9be6dSChris Kay 	value &= ~AMCNTENCLR1_EL0_Pn_MASK;
18133b9be6dSChris Kay 	value |= (px << AMCNTENCLR1_EL0_Pn_SHIFT) & AMCNTENCLR1_EL0_Pn_MASK;
18233b9be6dSChris Kay 
18333b9be6dSChris Kay 	write_amcntenclr1_el0(value);
18433b9be6dSChris Kay }
18533b9be6dSChris Kay 
186e747a59bSChris Kay static __unused bool amu_supported(void)
18733b9be6dSChris Kay {
18833b9be6dSChris Kay 	return read_id_aa64pfr0_el1_amu() >= ID_AA64PFR0_AMU_V1;
18933b9be6dSChris Kay }
19033b9be6dSChris Kay 
191e747a59bSChris Kay static __unused bool amu_v1p1_supported(void)
19233b9be6dSChris Kay {
19333b9be6dSChris Kay 	return read_id_aa64pfr0_el1_amu() >= ID_AA64PFR0_AMU_V1P1;
19433b9be6dSChris Kay }
19533b9be6dSChris Kay 
19633b9be6dSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
197e747a59bSChris Kay static __unused bool amu_group1_supported(void)
198f3ccf036SAlexei Fedorov {
19933b9be6dSChris Kay 	return read_amcfgr_el0_ncg() > 0U;
200f3ccf036SAlexei Fedorov }
201f3ccf036SAlexei Fedorov #endif
202f3ccf036SAlexei Fedorov 
2030767d50eSDimitris Papastamos /*
204e747a59bSChris Kay  * Enable counters. This function is meant to be invoked by the context
205e747a59bSChris Kay  * management library before exiting from EL3.
2060767d50eSDimitris Papastamos  */
20768ac5ed0SArunachalam Ganapathy void amu_enable(bool el2_unused, cpu_context_t *ctx)
2080767d50eSDimitris Papastamos {
209e747a59bSChris Kay 	uint64_t id_aa64pfr0_el1_amu;		/* AMU version */
210e747a59bSChris Kay 
211e747a59bSChris Kay 	uint64_t amcfgr_el0_ncg;		/* Number of counter groups */
212e747a59bSChris Kay 	uint64_t amcgcr_el0_cg0nc;		/* Number of group 0 counters */
213e747a59bSChris Kay 
214e747a59bSChris Kay 	uint64_t amcntenset0_el0_px = 0x0;	/* Group 0 enable mask */
215e747a59bSChris Kay 	uint64_t amcntenset1_el0_px = 0x0;	/* Group 1 enable mask */
216e747a59bSChris Kay 
217e747a59bSChris Kay 	id_aa64pfr0_el1_amu = read_id_aa64pfr0_el1_amu();
218e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu == ID_AA64PFR0_AMU_NOT_SUPPORTED) {
219e747a59bSChris Kay 		/*
220e747a59bSChris Kay 		 * If the AMU is unsupported, nothing needs to be done.
221e747a59bSChris Kay 		 */
222e747a59bSChris Kay 
2230767d50eSDimitris Papastamos 		return;
224f3ccf036SAlexei Fedorov 	}
225f3ccf036SAlexei Fedorov 
226380559c1SDimitris Papastamos 	if (el2_unused) {
227380559c1SDimitris Papastamos 		/*
228e747a59bSChris Kay 		 * CPTR_EL2.TAM: Set to zero so any accesses to the Activity
229e747a59bSChris Kay 		 * Monitor registers do not trap to EL2.
230380559c1SDimitris Papastamos 		 */
23133b9be6dSChris Kay 		write_cptr_el2_tam(0U);
232380559c1SDimitris Papastamos 	}
233380559c1SDimitris Papastamos 
234380559c1SDimitris Papastamos 	/*
23568ac5ed0SArunachalam Ganapathy 	 * Retrieve and update the CPTR_EL3 value from the context mentioned
23668ac5ed0SArunachalam Ganapathy 	 * in 'ctx'. Set CPTR_EL3.TAM to zero so that any accesses to
237380559c1SDimitris Papastamos 	 * the Activity Monitor registers do not trap to EL3.
238380559c1SDimitris Papastamos 	 */
239*a4c39456SJohn Powell 	ctx_write_cptr_el3_tam(ctx, 0U);
240380559c1SDimitris Papastamos 
241e747a59bSChris Kay 	/*
242e747a59bSChris Kay 	 * Retrieve the number of architected counters. All of these counters
243e747a59bSChris Kay 	 * are enabled by default.
244e747a59bSChris Kay 	 */
245f3ccf036SAlexei Fedorov 
246e747a59bSChris Kay 	amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc();
247e747a59bSChris Kay 	amcntenset0_el0_px = (UINT64_C(1) << (amcgcr_el0_cg0nc)) - 1U;
248e747a59bSChris Kay 
249e747a59bSChris Kay 	assert(amcgcr_el0_cg0nc <= AMU_AMCGCR_CG0NC_MAX);
250e747a59bSChris Kay 
251e747a59bSChris Kay 	/*
252742ca230SChris Kay 	 * The platform may opt to enable specific auxiliary counters. This can
253742ca230SChris Kay 	 * be done via the common FCONF getter, or via the platform-implemented
254742ca230SChris Kay 	 * function.
255742ca230SChris Kay 	 */
256742ca230SChris Kay 
257742ca230SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
258742ca230SChris Kay 	const struct amu_topology *topology;
259742ca230SChris Kay 
260742ca230SChris Kay #if ENABLE_AMU_FCONF
261742ca230SChris Kay 	topology = FCONF_GET_PROPERTY(amu, config, topology);
262742ca230SChris Kay #else
263742ca230SChris Kay 	topology = plat_amu_topology();
264742ca230SChris Kay #endif /* ENABLE_AMU_FCONF */
265742ca230SChris Kay 
266742ca230SChris Kay 	if (topology != NULL) {
267742ca230SChris Kay 		unsigned int core_pos = plat_my_core_pos();
268742ca230SChris Kay 
269742ca230SChris Kay 		amcntenset1_el0_px = topology->cores[core_pos].enable;
270742ca230SChris Kay 	} else {
271742ca230SChris Kay 		ERROR("AMU: failed to generate AMU topology\n");
272742ca230SChris Kay 	}
273742ca230SChris Kay #endif /* ENABLE_AMU_AUXILIARY_COUNTERS */
274742ca230SChris Kay 
275742ca230SChris Kay 	/*
276e747a59bSChris Kay 	 * Enable the requested counters.
277e747a59bSChris Kay 	 */
278e747a59bSChris Kay 
279e747a59bSChris Kay 	write_amcntenset0_el0_px(amcntenset0_el0_px);
280e747a59bSChris Kay 
281e747a59bSChris Kay 	amcfgr_el0_ncg = read_amcfgr_el0_ncg();
282e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0U) {
283e747a59bSChris Kay 		write_amcntenset1_el0_px(amcntenset1_el0_px);
284742ca230SChris Kay 
285742ca230SChris Kay #if !ENABLE_AMU_AUXILIARY_COUNTERS
286742ca230SChris Kay 		VERBOSE("AMU: auxiliary counters detected but support is disabled\n");
287742ca230SChris Kay #endif
2881fd685a7SChris Kay 	}
289873d4241Sjohpow01 
290873d4241Sjohpow01 	/* Initialize FEAT_AMUv1p1 features if present. */
291e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu >= ID_AA64PFR0_AMU_V1P1) {
292873d4241Sjohpow01 		if (el2_unused) {
29368120783SChris Kay 			/*
29468120783SChris Kay 			 * Make sure virtual offsets are disabled if EL2 not
29568120783SChris Kay 			 * used.
29668120783SChris Kay 			 */
29733b9be6dSChris Kay 			write_hcr_el2_amvoffen(0U);
298*a4c39456SJohn Powell 		} else {
299*a4c39456SJohn Powell 			/*
300*a4c39456SJohn Powell 			 * Virtual offset registers are only accessible from EL3
301*a4c39456SJohn Powell 			 * and EL2, when clear, this bit traps accesses from EL2
302*a4c39456SJohn Powell 			 * so we set it to 1 when EL2 is present.
303*a4c39456SJohn Powell 			 */
304*a4c39456SJohn Powell 			ctx_write_scr_el3_amvoffen(ctx, 1U);
305873d4241Sjohpow01 		}
306873d4241Sjohpow01 
307873d4241Sjohpow01 #if AMU_RESTRICT_COUNTERS
308873d4241Sjohpow01 		/*
30968120783SChris Kay 		 * FEAT_AMUv1p1 adds a register field to restrict access to
31068120783SChris Kay 		 * group 1 counters at all but the highest implemented EL. This
31168120783SChris Kay 		 * is controlled with the `AMU_RESTRICT_COUNTERS` compile time
31268120783SChris Kay 		 * flag, when set, system register reads at lower ELs return
31368120783SChris Kay 		 * zero. Reads from the memory mapped view are unaffected.
314873d4241Sjohpow01 		 */
315873d4241Sjohpow01 		VERBOSE("AMU group 1 counter access restricted.\n");
31633b9be6dSChris Kay 		write_amcr_el0_cg1rz(1U);
317873d4241Sjohpow01 #else
31833b9be6dSChris Kay 		write_amcr_el0_cg1rz(0U);
319873d4241Sjohpow01 #endif
320380559c1SDimitris Papastamos 	}
3210767d50eSDimitris Papastamos 
32268120783SChris Kay #if ENABLE_MPMM
32368120783SChris Kay 	mpmm_enable();
32468120783SChris Kay #endif
32568120783SChris Kay }
32668120783SChris Kay 
3270767d50eSDimitris Papastamos /* Read the group 0 counter identified by the given `idx`. */
328b4b726eaSChris Kay static uint64_t amu_group0_cnt_read(unsigned int idx)
3290767d50eSDimitris Papastamos {
33033b9be6dSChris Kay 	assert(amu_supported());
33181e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
3320767d50eSDimitris Papastamos 
3330767d50eSDimitris Papastamos 	return amu_group0_cnt_read_internal(idx);
3340767d50eSDimitris Papastamos }
3350767d50eSDimitris Papastamos 
336f3ccf036SAlexei Fedorov /* Write the group 0 counter identified by the given `idx` with `val` */
337b4b726eaSChris Kay static void amu_group0_cnt_write(unsigned  int idx, uint64_t val)
3380767d50eSDimitris Papastamos {
33933b9be6dSChris Kay 	assert(amu_supported());
34081e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
3410767d50eSDimitris Papastamos 
3420767d50eSDimitris Papastamos 	amu_group0_cnt_write_internal(idx, val);
3430767d50eSDimitris Papastamos 	isb();
3440767d50eSDimitris Papastamos }
3450767d50eSDimitris Papastamos 
346873d4241Sjohpow01 /*
347e747a59bSChris Kay  * Unlike with auxiliary counters, we cannot detect at runtime whether an
348e747a59bSChris Kay  * architected counter supports a virtual offset. These are instead fixed
349e747a59bSChris Kay  * according to FEAT_AMUv1p1, but this switch will need to be updated if later
350e747a59bSChris Kay  * revisions of FEAT_AMU add additional architected counters.
351e747a59bSChris Kay  */
352e747a59bSChris Kay static bool amu_group0_voffset_supported(uint64_t idx)
353e747a59bSChris Kay {
354e747a59bSChris Kay 	switch (idx) {
355e747a59bSChris Kay 	case 0U:
356e747a59bSChris Kay 	case 2U:
357e747a59bSChris Kay 	case 3U:
358e747a59bSChris Kay 		return true;
359e747a59bSChris Kay 
360e747a59bSChris Kay 	case 1U:
361e747a59bSChris Kay 		return false;
362e747a59bSChris Kay 
363e747a59bSChris Kay 	default:
364e747a59bSChris Kay 		ERROR("AMU: can't set up virtual offset for unknown "
3654ce3e99aSScott Branden 		      "architected counter %" PRIu64 "!\n", idx);
366e747a59bSChris Kay 
367e747a59bSChris Kay 		panic();
368e747a59bSChris Kay 	}
369e747a59bSChris Kay }
370e747a59bSChris Kay 
371e747a59bSChris Kay /*
372873d4241Sjohpow01  * Read the group 0 offset register for a given index. Index must be 0, 2,
373873d4241Sjohpow01  * or 3, the register for 1 does not exist.
374873d4241Sjohpow01  *
375873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
376873d4241Sjohpow01  */
377b4b726eaSChris Kay static uint64_t amu_group0_voffset_read(unsigned int idx)
378873d4241Sjohpow01 {
37933b9be6dSChris Kay 	assert(amu_v1p1_supported());
38081e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
381873d4241Sjohpow01 	assert(idx != 1U);
382873d4241Sjohpow01 
383873d4241Sjohpow01 	return amu_group0_voffset_read_internal(idx);
384873d4241Sjohpow01 }
385873d4241Sjohpow01 
386873d4241Sjohpow01 /*
387873d4241Sjohpow01  * Write the group 0 offset register for a given index. Index must be 0, 2, or
388873d4241Sjohpow01  * 3, the register for 1 does not exist.
389873d4241Sjohpow01  *
390873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
391873d4241Sjohpow01  */
392b4b726eaSChris Kay static void amu_group0_voffset_write(unsigned int idx, uint64_t val)
393873d4241Sjohpow01 {
39433b9be6dSChris Kay 	assert(amu_v1p1_supported());
39581e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
396873d4241Sjohpow01 	assert(idx != 1U);
397873d4241Sjohpow01 
398873d4241Sjohpow01 	amu_group0_voffset_write_internal(idx, val);
399873d4241Sjohpow01 	isb();
400873d4241Sjohpow01 }
401873d4241Sjohpow01 
4021fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
403f3ccf036SAlexei Fedorov /* Read the group 1 counter identified by the given `idx` */
404b4b726eaSChris Kay static uint64_t amu_group1_cnt_read(unsigned int idx)
4050767d50eSDimitris Papastamos {
40633b9be6dSChris Kay 	assert(amu_supported());
407f3ccf036SAlexei Fedorov 	assert(amu_group1_supported());
40831d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
4090767d50eSDimitris Papastamos 
4100767d50eSDimitris Papastamos 	return amu_group1_cnt_read_internal(idx);
4110767d50eSDimitris Papastamos }
4120767d50eSDimitris Papastamos 
413f3ccf036SAlexei Fedorov /* Write the group 1 counter identified by the given `idx` with `val` */
414b4b726eaSChris Kay static void amu_group1_cnt_write(unsigned int idx, uint64_t val)
4150767d50eSDimitris Papastamos {
41633b9be6dSChris Kay 	assert(amu_supported());
417f3ccf036SAlexei Fedorov 	assert(amu_group1_supported());
41831d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
4190767d50eSDimitris Papastamos 
4200767d50eSDimitris Papastamos 	amu_group1_cnt_write_internal(idx, val);
4210767d50eSDimitris Papastamos 	isb();
4220767d50eSDimitris Papastamos }
4230767d50eSDimitris Papastamos 
4240767d50eSDimitris Papastamos /*
425873d4241Sjohpow01  * Read the group 1 offset register for a given index.
426873d4241Sjohpow01  *
427873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
428873d4241Sjohpow01  */
429b4b726eaSChris Kay static uint64_t amu_group1_voffset_read(unsigned int idx)
430873d4241Sjohpow01 {
43133b9be6dSChris Kay 	assert(amu_v1p1_supported());
432873d4241Sjohpow01 	assert(amu_group1_supported());
43331d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
43433b9be6dSChris Kay 	assert((read_amcg1idr_el0_voff() & (UINT64_C(1) << idx)) != 0U);
435873d4241Sjohpow01 
436873d4241Sjohpow01 	return amu_group1_voffset_read_internal(idx);
437873d4241Sjohpow01 }
438873d4241Sjohpow01 
439873d4241Sjohpow01 /*
440873d4241Sjohpow01  * Write the group 1 offset register for a given index.
441873d4241Sjohpow01  *
442873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
443873d4241Sjohpow01  */
444b4b726eaSChris Kay static void amu_group1_voffset_write(unsigned int idx, uint64_t val)
445873d4241Sjohpow01 {
44633b9be6dSChris Kay 	assert(amu_v1p1_supported());
447873d4241Sjohpow01 	assert(amu_group1_supported());
44831d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
44933b9be6dSChris Kay 	assert((read_amcg1idr_el0_voff() & (UINT64_C(1) << idx)) != 0U);
450873d4241Sjohpow01 
451873d4241Sjohpow01 	amu_group1_voffset_write_internal(idx, val);
452873d4241Sjohpow01 	isb();
453873d4241Sjohpow01 }
4541fd685a7SChris Kay #endif
455b6eb3932SDimitris Papastamos 
456b6eb3932SDimitris Papastamos static void *amu_context_save(const void *arg)
457b6eb3932SDimitris Papastamos {
458e747a59bSChris Kay 	uint64_t i, j;
459b6eb3932SDimitris Papastamos 
460e747a59bSChris Kay 	unsigned int core_pos;
461e747a59bSChris Kay 	struct amu_ctx *ctx;
462b6eb3932SDimitris Papastamos 
463e747a59bSChris Kay 	uint64_t id_aa64pfr0_el1_amu;	/* AMU version */
464e747a59bSChris Kay 	uint64_t hcr_el2_amvoffen;	/* AMU virtual offsets enabled */
465e747a59bSChris Kay 	uint64_t amcgcr_el0_cg0nc;	/* Number of group 0 counters */
466b6eb3932SDimitris Papastamos 
4671fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
468e747a59bSChris Kay 	uint64_t amcg1idr_el0_voff;	/* Auxiliary counters with virtual offsets */
469e747a59bSChris Kay 	uint64_t amcfgr_el0_ncg;	/* Number of counter groups */
470e747a59bSChris Kay 	uint64_t amcgcr_el0_cg1nc;	/* Number of group 1 counters */
471e747a59bSChris Kay #endif
472e747a59bSChris Kay 
473e747a59bSChris Kay 	id_aa64pfr0_el1_amu = read_id_aa64pfr0_el1_amu();
474e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu == ID_AA64PFR0_AMU_NOT_SUPPORTED) {
475e747a59bSChris Kay 		return (void *)0;
476e747a59bSChris Kay 	}
477e747a59bSChris Kay 
478e747a59bSChris Kay 	core_pos = plat_my_core_pos();
479e747a59bSChris Kay 	ctx = &amu_ctxs_[core_pos];
480e747a59bSChris Kay 
481e747a59bSChris Kay 	amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc();
482e747a59bSChris Kay 	hcr_el2_amvoffen = (id_aa64pfr0_el1_amu >= ID_AA64PFR0_AMU_V1P1) ?
483e747a59bSChris Kay 		read_hcr_el2_amvoffen() : 0U;
484e747a59bSChris Kay 
485e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
486e747a59bSChris Kay 	amcfgr_el0_ncg = read_amcfgr_el0_ncg();
487e747a59bSChris Kay 	amcgcr_el0_cg1nc = (amcfgr_el0_ncg > 0U) ? read_amcgcr_el0_cg1nc() : 0U;
488e747a59bSChris Kay 	amcg1idr_el0_voff = (hcr_el2_amvoffen != 0U) ? read_amcg1idr_el0_voff() : 0U;
489e747a59bSChris Kay #endif
490e747a59bSChris Kay 
491e747a59bSChris Kay 	/*
492e747a59bSChris Kay 	 * Disable all AMU counters.
493e747a59bSChris Kay 	 */
494e747a59bSChris Kay 
495e747a59bSChris Kay 	ctx->group0_enable = read_amcntenset0_el0_px();
496e747a59bSChris Kay 	write_amcntenclr0_el0_px(ctx->group0_enable);
497e747a59bSChris Kay 
498e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
499e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0U) {
500e747a59bSChris Kay 		ctx->group1_enable = read_amcntenset1_el0_px();
501e747a59bSChris Kay 		write_amcntenclr1_el0_px(ctx->group1_enable);
5021fd685a7SChris Kay 	}
503f3ccf036SAlexei Fedorov #endif
5041fd685a7SChris Kay 
505b6eb3932SDimitris Papastamos 	/*
506e747a59bSChris Kay 	 * Save the counters to the local context.
507b6eb3932SDimitris Papastamos 	 */
508f3ccf036SAlexei Fedorov 
509e747a59bSChris Kay 	isb(); /* Ensure counters have been stopped */
5101fd685a7SChris Kay 
511e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg0nc; i++) {
512b6eb3932SDimitris Papastamos 		ctx->group0_cnts[i] = amu_group0_cnt_read(i);
513f3ccf036SAlexei Fedorov 	}
514b6eb3932SDimitris Papastamos 
515e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
516e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg1nc; i++) {
517e747a59bSChris Kay 		ctx->group1_cnts[i] = amu_group1_cnt_read(i);
518e747a59bSChris Kay 	}
519e747a59bSChris Kay #endif
520e747a59bSChris Kay 
521e747a59bSChris Kay 	/*
522e747a59bSChris Kay 	 * Save virtual offsets for counters that offer them.
523e747a59bSChris Kay 	 */
524e747a59bSChris Kay 
525e747a59bSChris Kay 	if (hcr_el2_amvoffen != 0U) {
526e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg0nc; i++) {
527e747a59bSChris Kay 			if (!amu_group0_voffset_supported(i)) {
528e747a59bSChris Kay 				continue; /* No virtual offset */
529e747a59bSChris Kay 			}
530e747a59bSChris Kay 
531e747a59bSChris Kay 			ctx->group0_voffsets[j++] = amu_group0_voffset_read(i);
532873d4241Sjohpow01 		}
533873d4241Sjohpow01 
5341fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
535e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg1nc; i++) {
536e747a59bSChris Kay 			if ((amcg1idr_el0_voff >> i) & 1U) {
537e747a59bSChris Kay 				continue; /* No virtual offset */
538f3ccf036SAlexei Fedorov 			}
539873d4241Sjohpow01 
540e747a59bSChris Kay 			ctx->group1_voffsets[j++] = amu_group1_voffset_read(i);
5411fd685a7SChris Kay 		}
542f3ccf036SAlexei Fedorov #endif
543e747a59bSChris Kay 	}
5441fd685a7SChris Kay 
54540daecc1SAntonio Nino Diaz 	return (void *)0;
546b6eb3932SDimitris Papastamos }
547b6eb3932SDimitris Papastamos 
548b6eb3932SDimitris Papastamos static void *amu_context_restore(const void *arg)
549b6eb3932SDimitris Papastamos {
550e747a59bSChris Kay 	uint64_t i, j;
551b6eb3932SDimitris Papastamos 
552e747a59bSChris Kay 	unsigned int core_pos;
553e747a59bSChris Kay 	struct amu_ctx *ctx;
554b6eb3932SDimitris Papastamos 
555e747a59bSChris Kay 	uint64_t id_aa64pfr0_el1_amu;	/* AMU version */
556e747a59bSChris Kay 
557e747a59bSChris Kay 	uint64_t hcr_el2_amvoffen;	/* AMU virtual offsets enabled */
558e747a59bSChris Kay 
559e747a59bSChris Kay 	uint64_t amcfgr_el0_ncg;	/* Number of counter groups */
560e747a59bSChris Kay 	uint64_t amcgcr_el0_cg0nc;	/* Number of group 0 counters */
561b6eb3932SDimitris Papastamos 
5621fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
563e747a59bSChris Kay 	uint64_t amcgcr_el0_cg1nc;	/* Number of group 1 counters */
564e747a59bSChris Kay 	uint64_t amcg1idr_el0_voff;	/* Auxiliary counters with virtual offsets */
565f3ccf036SAlexei Fedorov #endif
566b6eb3932SDimitris Papastamos 
567e747a59bSChris Kay 	id_aa64pfr0_el1_amu = read_id_aa64pfr0_el1_amu();
568e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu == ID_AA64PFR0_AMU_NOT_SUPPORTED) {
569e747a59bSChris Kay 		return (void *)0;
570e747a59bSChris Kay 	}
571e747a59bSChris Kay 
572e747a59bSChris Kay 	core_pos = plat_my_core_pos();
573e747a59bSChris Kay 	ctx = &amu_ctxs_[core_pos];
574e747a59bSChris Kay 
575e747a59bSChris Kay 	amcfgr_el0_ncg = read_amcfgr_el0_ncg();
576e747a59bSChris Kay 	amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc();
577e747a59bSChris Kay 
578e747a59bSChris Kay 	hcr_el2_amvoffen = (id_aa64pfr0_el1_amu >= ID_AA64PFR0_AMU_V1P1) ?
579e747a59bSChris Kay 		read_hcr_el2_amvoffen() : 0U;
580e747a59bSChris Kay 
581e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
582e747a59bSChris Kay 	amcgcr_el0_cg1nc = (amcfgr_el0_ncg > 0U) ? read_amcgcr_el0_cg1nc() : 0U;
583e747a59bSChris Kay 	amcg1idr_el0_voff = (hcr_el2_amvoffen != 0U) ? read_amcg1idr_el0_voff() : 0U;
584e747a59bSChris Kay #endif
585e747a59bSChris Kay 
586e747a59bSChris Kay 	/*
587e747a59bSChris Kay 	 * Sanity check that all counters were disabled when the context was
588e747a59bSChris Kay 	 * previously saved.
589e747a59bSChris Kay 	 */
590e747a59bSChris Kay 
591e747a59bSChris Kay 	assert(read_amcntenset0_el0_px() == 0U);
592e747a59bSChris Kay 
593e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0U) {
594e747a59bSChris Kay 		assert(read_amcntenset1_el0_px() == 0U);
595e747a59bSChris Kay 	}
596e747a59bSChris Kay 
597e747a59bSChris Kay 	/*
598e747a59bSChris Kay 	 * Restore the counter values from the local context.
599e747a59bSChris Kay 	 */
600e747a59bSChris Kay 
601e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg0nc; i++) {
602b6eb3932SDimitris Papastamos 		amu_group0_cnt_write(i, ctx->group0_cnts[i]);
603f3ccf036SAlexei Fedorov 	}
604b6eb3932SDimitris Papastamos 
6051fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
606e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg1nc; i++) {
607f3ccf036SAlexei Fedorov 		amu_group1_cnt_write(i, ctx->group1_cnts[i]);
608f3ccf036SAlexei Fedorov 	}
609e747a59bSChris Kay #endif
610e747a59bSChris Kay 
611e747a59bSChris Kay 	/*
612e747a59bSChris Kay 	 * Restore virtual offsets for counters that offer them.
613e747a59bSChris Kay 	 */
614e747a59bSChris Kay 
615e747a59bSChris Kay 	if (hcr_el2_amvoffen != 0U) {
616e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg0nc; i++) {
617e747a59bSChris Kay 			if (!amu_group0_voffset_supported(i)) {
618e747a59bSChris Kay 				continue; /* No virtual offset */
619f3ccf036SAlexei Fedorov 			}
620f3ccf036SAlexei Fedorov 
621e747a59bSChris Kay 			amu_group0_voffset_write(i, ctx->group0_voffsets[j++]);
622873d4241Sjohpow01 		}
623873d4241Sjohpow01 
624e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
625e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg1nc; i++) {
626e747a59bSChris Kay 			if ((amcg1idr_el0_voff >> i) & 1U) {
627e747a59bSChris Kay 				continue; /* No virtual offset */
628e747a59bSChris Kay 			}
629e747a59bSChris Kay 
630e747a59bSChris Kay 			amu_group1_voffset_write(i, ctx->group1_voffsets[j++]);
631e747a59bSChris Kay 		}
632e747a59bSChris Kay #endif
633e747a59bSChris Kay 	}
634e747a59bSChris Kay 
635e747a59bSChris Kay 	/*
636e747a59bSChris Kay 	 * Re-enable counters that were disabled during context save.
637e747a59bSChris Kay 	 */
638e747a59bSChris Kay 
639e747a59bSChris Kay 	write_amcntenset0_el0_px(ctx->group0_enable);
640e747a59bSChris Kay 
641e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
642e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0) {
643e747a59bSChris Kay 		write_amcntenset1_el0_px(ctx->group1_enable);
6441fd685a7SChris Kay 	}
645f3ccf036SAlexei Fedorov #endif
646b6eb3932SDimitris Papastamos 
64768120783SChris Kay #if ENABLE_MPMM
64868120783SChris Kay 	mpmm_enable();
64968120783SChris Kay #endif
65068120783SChris Kay 
65140daecc1SAntonio Nino Diaz 	return (void *)0;
652b6eb3932SDimitris Papastamos }
653b6eb3932SDimitris Papastamos 
654b6eb3932SDimitris Papastamos SUBSCRIBE_TO_EVENT(psci_suspend_pwrdown_start, amu_context_save);
655b6eb3932SDimitris Papastamos SUBSCRIBE_TO_EVENT(psci_suspend_pwrdown_finish, amu_context_restore);
656