xref: /rk3399_ARM-atf/lib/extensions/amu/aarch64/amu.c (revision 742ca2307f4e9f82cb2c21518819425e5bcc0f90)
1380559c1SDimitris Papastamos /*
2873d4241Sjohpow01  * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
3380559c1SDimitris Papastamos  *
4380559c1SDimitris Papastamos  * SPDX-License-Identifier: BSD-3-Clause
5380559c1SDimitris Papastamos  */
6380559c1SDimitris Papastamos 
709d40e0eSAntonio Nino Diaz #include <assert.h>
833b9be6dSChris Kay #include <cdefs.h>
909d40e0eSAntonio Nino Diaz #include <stdbool.h>
1009d40e0eSAntonio Nino Diaz 
11e747a59bSChris Kay #include "../amu_private.h"
12380559c1SDimitris Papastamos #include <arch.h>
13873d4241Sjohpow01 #include <arch_features.h>
14380559c1SDimitris Papastamos #include <arch_helpers.h>
15*742ca230SChris Kay #include <common/debug.h>
1609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
1709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
18f3ccf036SAlexei Fedorov 
1909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
20380559c1SDimitris Papastamos 
21*742ca230SChris Kay #if ENABLE_AMU_FCONF
22*742ca230SChris Kay #	include <lib/fconf/fconf.h>
23*742ca230SChris Kay #	include <lib/fconf/fconf_amu_getter.h>
24*742ca230SChris Kay #endif
25*742ca230SChris Kay 
26e747a59bSChris Kay struct amu_ctx {
27e747a59bSChris Kay 	uint64_t group0_cnts[AMU_GROUP0_MAX_COUNTERS];
28e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
29e747a59bSChris Kay 	uint64_t group1_cnts[AMU_GROUP1_MAX_COUNTERS];
30e747a59bSChris Kay #endif
31e747a59bSChris Kay 
32e747a59bSChris Kay 	/* Architected event counter 1 does not have an offset register */
33e747a59bSChris Kay 	uint64_t group0_voffsets[AMU_GROUP0_MAX_COUNTERS - 1U];
34e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
35e747a59bSChris Kay 	uint64_t group1_voffsets[AMU_GROUP1_MAX_COUNTERS];
36e747a59bSChris Kay #endif
37e747a59bSChris Kay 
38e747a59bSChris Kay 	uint16_t group0_enable;
39e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
40e747a59bSChris Kay 	uint16_t group1_enable;
41e747a59bSChris Kay #endif
42e747a59bSChris Kay };
43e747a59bSChris Kay 
44e747a59bSChris Kay static struct amu_ctx amu_ctxs_[PLATFORM_CORE_COUNT];
45e747a59bSChris Kay 
46e747a59bSChris Kay CASSERT((sizeof(amu_ctxs_[0].group0_enable) * CHAR_BIT) <= AMU_GROUP0_MAX_COUNTERS,
47e747a59bSChris Kay 	amu_ctx_group0_enable_cannot_represent_all_group0_counters);
48e747a59bSChris Kay 
49e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
50e747a59bSChris Kay CASSERT((sizeof(amu_ctxs_[0].group1_enable) * CHAR_BIT) <= AMU_GROUP1_MAX_COUNTERS,
51e747a59bSChris Kay 	amu_ctx_group1_enable_cannot_represent_all_group1_counters);
52e747a59bSChris Kay #endif
53b6eb3932SDimitris Papastamos 
5433b9be6dSChris Kay static inline __unused uint64_t read_id_aa64pfr0_el1_amu(void)
55380559c1SDimitris Papastamos {
5633b9be6dSChris Kay 	return (read_id_aa64pfr0_el1() >> ID_AA64PFR0_AMU_SHIFT) &
57873d4241Sjohpow01 		ID_AA64PFR0_AMU_MASK;
580767d50eSDimitris Papastamos }
590767d50eSDimitris Papastamos 
6033b9be6dSChris Kay static inline __unused uint64_t read_hcr_el2_amvoffen(void)
6133b9be6dSChris Kay {
6233b9be6dSChris Kay 	return (read_hcr_el2() & HCR_AMVOFFEN_BIT) >>
6333b9be6dSChris Kay 		HCR_AMVOFFEN_SHIFT;
6433b9be6dSChris Kay }
6533b9be6dSChris Kay 
6633b9be6dSChris Kay static inline __unused void write_cptr_el2_tam(uint64_t value)
6733b9be6dSChris Kay {
6833b9be6dSChris Kay 	write_cptr_el2((read_cptr_el2() & ~CPTR_EL2_TAM_BIT) |
6933b9be6dSChris Kay 		((value << CPTR_EL2_TAM_SHIFT) & CPTR_EL2_TAM_BIT));
7033b9be6dSChris Kay }
7133b9be6dSChris Kay 
7233b9be6dSChris Kay static inline __unused void write_cptr_el3_tam(cpu_context_t *ctx, uint64_t tam)
7333b9be6dSChris Kay {
7433b9be6dSChris Kay 	uint64_t value = read_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3);
7533b9be6dSChris Kay 
7633b9be6dSChris Kay 	value &= ~TAM_BIT;
7733b9be6dSChris Kay 	value |= (tam << TAM_SHIFT) & TAM_BIT;
7833b9be6dSChris Kay 
7933b9be6dSChris Kay 	write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, value);
8033b9be6dSChris Kay }
8133b9be6dSChris Kay 
8233b9be6dSChris Kay static inline __unused void write_hcr_el2_amvoffen(uint64_t value)
8333b9be6dSChris Kay {
8433b9be6dSChris Kay 	write_hcr_el2((read_hcr_el2() & ~HCR_AMVOFFEN_BIT) |
8533b9be6dSChris Kay 		((value << HCR_AMVOFFEN_SHIFT) & HCR_AMVOFFEN_BIT));
8633b9be6dSChris Kay }
8733b9be6dSChris Kay 
8833b9be6dSChris Kay static inline __unused void write_amcr_el0_cg1rz(uint64_t value)
8933b9be6dSChris Kay {
9033b9be6dSChris Kay 	write_amcr_el0((read_amcr_el0() & ~AMCR_CG1RZ_BIT) |
9133b9be6dSChris Kay 		((value << AMCR_CG1RZ_SHIFT) & AMCR_CG1RZ_BIT));
9233b9be6dSChris Kay }
9333b9be6dSChris Kay 
9433b9be6dSChris Kay static inline __unused uint64_t read_amcfgr_el0_ncg(void)
9533b9be6dSChris Kay {
9633b9be6dSChris Kay 	return (read_amcfgr_el0() >> AMCFGR_EL0_NCG_SHIFT) &
9733b9be6dSChris Kay 		AMCFGR_EL0_NCG_MASK;
9833b9be6dSChris Kay }
9933b9be6dSChris Kay 
100e747a59bSChris Kay static inline __unused uint64_t read_amcgcr_el0_cg0nc(void)
10181e2ff1fSChris Kay {
10281e2ff1fSChris Kay 	return (read_amcgcr_el0() >> AMCGCR_EL0_CG0NC_SHIFT) &
10381e2ff1fSChris Kay 		AMCGCR_EL0_CG0NC_MASK;
10481e2ff1fSChris Kay }
10581e2ff1fSChris Kay 
10633b9be6dSChris Kay static inline __unused uint64_t read_amcg1idr_el0_voff(void)
10733b9be6dSChris Kay {
10833b9be6dSChris Kay 	return (read_amcg1idr_el0() >> AMCG1IDR_VOFF_SHIFT) &
10933b9be6dSChris Kay 		AMCG1IDR_VOFF_MASK;
11033b9be6dSChris Kay }
11133b9be6dSChris Kay 
11233b9be6dSChris Kay static inline __unused uint64_t read_amcgcr_el0_cg1nc(void)
11333b9be6dSChris Kay {
11433b9be6dSChris Kay 	return (read_amcgcr_el0() >> AMCGCR_EL0_CG1NC_SHIFT) &
11533b9be6dSChris Kay 		AMCGCR_EL0_CG1NC_MASK;
11633b9be6dSChris Kay }
11733b9be6dSChris Kay 
11833b9be6dSChris Kay static inline __unused uint64_t read_amcntenset0_el0_px(void)
11933b9be6dSChris Kay {
12033b9be6dSChris Kay 	return (read_amcntenset0_el0() >> AMCNTENSET0_EL0_Pn_SHIFT) &
12133b9be6dSChris Kay 		AMCNTENSET0_EL0_Pn_MASK;
12233b9be6dSChris Kay }
12333b9be6dSChris Kay 
12433b9be6dSChris Kay static inline __unused uint64_t read_amcntenset1_el0_px(void)
12533b9be6dSChris Kay {
12633b9be6dSChris Kay 	return (read_amcntenset1_el0() >> AMCNTENSET1_EL0_Pn_SHIFT) &
12733b9be6dSChris Kay 		AMCNTENSET1_EL0_Pn_MASK;
12833b9be6dSChris Kay }
12933b9be6dSChris Kay 
13033b9be6dSChris Kay static inline __unused void write_amcntenset0_el0_px(uint64_t px)
13133b9be6dSChris Kay {
13233b9be6dSChris Kay 	uint64_t value = read_amcntenset0_el0();
13333b9be6dSChris Kay 
13433b9be6dSChris Kay 	value &= ~AMCNTENSET0_EL0_Pn_MASK;
13533b9be6dSChris Kay 	value |= (px << AMCNTENSET0_EL0_Pn_SHIFT) & AMCNTENSET0_EL0_Pn_MASK;
13633b9be6dSChris Kay 
13733b9be6dSChris Kay 	write_amcntenset0_el0(value);
13833b9be6dSChris Kay }
13933b9be6dSChris Kay 
14033b9be6dSChris Kay static inline __unused void write_amcntenset1_el0_px(uint64_t px)
14133b9be6dSChris Kay {
14233b9be6dSChris Kay 	uint64_t value = read_amcntenset1_el0();
14333b9be6dSChris Kay 
14433b9be6dSChris Kay 	value &= ~AMCNTENSET1_EL0_Pn_MASK;
14533b9be6dSChris Kay 	value |= (px << AMCNTENSET1_EL0_Pn_SHIFT) & AMCNTENSET1_EL0_Pn_MASK;
14633b9be6dSChris Kay 
14733b9be6dSChris Kay 	write_amcntenset1_el0(value);
14833b9be6dSChris Kay }
14933b9be6dSChris Kay 
15033b9be6dSChris Kay static inline __unused void write_amcntenclr0_el0_px(uint64_t px)
15133b9be6dSChris Kay {
15233b9be6dSChris Kay 	uint64_t value = read_amcntenclr0_el0();
15333b9be6dSChris Kay 
15433b9be6dSChris Kay 	value &= ~AMCNTENCLR0_EL0_Pn_MASK;
15533b9be6dSChris Kay 	value |= (px << AMCNTENCLR0_EL0_Pn_SHIFT) & AMCNTENCLR0_EL0_Pn_MASK;
15633b9be6dSChris Kay 
15733b9be6dSChris Kay 	write_amcntenclr0_el0(value);
15833b9be6dSChris Kay }
15933b9be6dSChris Kay 
16033b9be6dSChris Kay static inline __unused void write_amcntenclr1_el0_px(uint64_t px)
16133b9be6dSChris Kay {
16233b9be6dSChris Kay 	uint64_t value = read_amcntenclr1_el0();
16333b9be6dSChris Kay 
16433b9be6dSChris Kay 	value &= ~AMCNTENCLR1_EL0_Pn_MASK;
16533b9be6dSChris Kay 	value |= (px << AMCNTENCLR1_EL0_Pn_SHIFT) & AMCNTENCLR1_EL0_Pn_MASK;
16633b9be6dSChris Kay 
16733b9be6dSChris Kay 	write_amcntenclr1_el0(value);
16833b9be6dSChris Kay }
16933b9be6dSChris Kay 
170e747a59bSChris Kay static __unused bool amu_supported(void)
17133b9be6dSChris Kay {
17233b9be6dSChris Kay 	return read_id_aa64pfr0_el1_amu() >= ID_AA64PFR0_AMU_V1;
17333b9be6dSChris Kay }
17433b9be6dSChris Kay 
175e747a59bSChris Kay static __unused bool amu_v1p1_supported(void)
17633b9be6dSChris Kay {
17733b9be6dSChris Kay 	return read_id_aa64pfr0_el1_amu() >= ID_AA64PFR0_AMU_V1P1;
17833b9be6dSChris Kay }
17933b9be6dSChris Kay 
18033b9be6dSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
181e747a59bSChris Kay static __unused bool amu_group1_supported(void)
182f3ccf036SAlexei Fedorov {
18333b9be6dSChris Kay 	return read_amcfgr_el0_ncg() > 0U;
184f3ccf036SAlexei Fedorov }
185f3ccf036SAlexei Fedorov #endif
186f3ccf036SAlexei Fedorov 
1870767d50eSDimitris Papastamos /*
188e747a59bSChris Kay  * Enable counters. This function is meant to be invoked by the context
189e747a59bSChris Kay  * management library before exiting from EL3.
1900767d50eSDimitris Papastamos  */
19168ac5ed0SArunachalam Ganapathy void amu_enable(bool el2_unused, cpu_context_t *ctx)
1920767d50eSDimitris Papastamos {
193e747a59bSChris Kay 	uint64_t id_aa64pfr0_el1_amu;		/* AMU version */
194e747a59bSChris Kay 
195e747a59bSChris Kay 	uint64_t amcfgr_el0_ncg;		/* Number of counter groups */
196e747a59bSChris Kay 	uint64_t amcgcr_el0_cg0nc;		/* Number of group 0 counters */
197e747a59bSChris Kay 
198e747a59bSChris Kay 	uint64_t amcntenset0_el0_px = 0x0;	/* Group 0 enable mask */
199e747a59bSChris Kay 	uint64_t amcntenset1_el0_px = 0x0;	/* Group 1 enable mask */
200e747a59bSChris Kay 
201e747a59bSChris Kay 	id_aa64pfr0_el1_amu = read_id_aa64pfr0_el1_amu();
202e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu == ID_AA64PFR0_AMU_NOT_SUPPORTED) {
203e747a59bSChris Kay 		/*
204e747a59bSChris Kay 		 * If the AMU is unsupported, nothing needs to be done.
205e747a59bSChris Kay 		 */
206e747a59bSChris Kay 
2070767d50eSDimitris Papastamos 		return;
208f3ccf036SAlexei Fedorov 	}
209f3ccf036SAlexei Fedorov 
210380559c1SDimitris Papastamos 	if (el2_unused) {
211380559c1SDimitris Papastamos 		/*
212e747a59bSChris Kay 		 * CPTR_EL2.TAM: Set to zero so any accesses to the Activity
213e747a59bSChris Kay 		 * Monitor registers do not trap to EL2.
214380559c1SDimitris Papastamos 		 */
21533b9be6dSChris Kay 		write_cptr_el2_tam(0U);
216380559c1SDimitris Papastamos 	}
217380559c1SDimitris Papastamos 
218380559c1SDimitris Papastamos 	/*
21968ac5ed0SArunachalam Ganapathy 	 * Retrieve and update the CPTR_EL3 value from the context mentioned
22068ac5ed0SArunachalam Ganapathy 	 * in 'ctx'. Set CPTR_EL3.TAM to zero so that any accesses to
221380559c1SDimitris Papastamos 	 * the Activity Monitor registers do not trap to EL3.
222380559c1SDimitris Papastamos 	 */
22333b9be6dSChris Kay 	write_cptr_el3_tam(ctx, 0U);
224380559c1SDimitris Papastamos 
225e747a59bSChris Kay 	/*
226e747a59bSChris Kay 	 * Retrieve the number of architected counters. All of these counters
227e747a59bSChris Kay 	 * are enabled by default.
228e747a59bSChris Kay 	 */
229f3ccf036SAlexei Fedorov 
230e747a59bSChris Kay 	amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc();
231e747a59bSChris Kay 	amcntenset0_el0_px = (UINT64_C(1) << (amcgcr_el0_cg0nc)) - 1U;
232e747a59bSChris Kay 
233e747a59bSChris Kay 	assert(amcgcr_el0_cg0nc <= AMU_AMCGCR_CG0NC_MAX);
234e747a59bSChris Kay 
235e747a59bSChris Kay 	/*
236*742ca230SChris Kay 	 * The platform may opt to enable specific auxiliary counters. This can
237*742ca230SChris Kay 	 * be done via the common FCONF getter, or via the platform-implemented
238*742ca230SChris Kay 	 * function.
239*742ca230SChris Kay 	 */
240*742ca230SChris Kay 
241*742ca230SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
242*742ca230SChris Kay 	const struct amu_topology *topology;
243*742ca230SChris Kay 
244*742ca230SChris Kay #if ENABLE_AMU_FCONF
245*742ca230SChris Kay 	topology = FCONF_GET_PROPERTY(amu, config, topology);
246*742ca230SChris Kay #else
247*742ca230SChris Kay 	topology = plat_amu_topology();
248*742ca230SChris Kay #endif /* ENABLE_AMU_FCONF */
249*742ca230SChris Kay 
250*742ca230SChris Kay 	if (topology != NULL) {
251*742ca230SChris Kay 		unsigned int core_pos = plat_my_core_pos();
252*742ca230SChris Kay 
253*742ca230SChris Kay 		amcntenset1_el0_px = topology->cores[core_pos].enable;
254*742ca230SChris Kay 	} else {
255*742ca230SChris Kay 		ERROR("AMU: failed to generate AMU topology\n");
256*742ca230SChris Kay 	}
257*742ca230SChris Kay #endif /* ENABLE_AMU_AUXILIARY_COUNTERS */
258*742ca230SChris Kay 
259*742ca230SChris Kay 	/*
260e747a59bSChris Kay 	 * Enable the requested counters.
261e747a59bSChris Kay 	 */
262e747a59bSChris Kay 
263e747a59bSChris Kay 	write_amcntenset0_el0_px(amcntenset0_el0_px);
264e747a59bSChris Kay 
265e747a59bSChris Kay 	amcfgr_el0_ncg = read_amcfgr_el0_ncg();
266e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0U) {
267e747a59bSChris Kay 		write_amcntenset1_el0_px(amcntenset1_el0_px);
268*742ca230SChris Kay 
269*742ca230SChris Kay #if !ENABLE_AMU_AUXILIARY_COUNTERS
270*742ca230SChris Kay 		VERBOSE("AMU: auxiliary counters detected but support is disabled\n");
271*742ca230SChris Kay #endif
2721fd685a7SChris Kay 	}
273873d4241Sjohpow01 
274873d4241Sjohpow01 	/* Initialize FEAT_AMUv1p1 features if present. */
275e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu >= ID_AA64PFR0_AMU_V1P1) {
276873d4241Sjohpow01 		return;
277873d4241Sjohpow01 	}
278873d4241Sjohpow01 
279873d4241Sjohpow01 	if (el2_unused) {
280873d4241Sjohpow01 		/* Make sure virtual offsets are disabled if EL2 not used. */
28133b9be6dSChris Kay 		write_hcr_el2_amvoffen(0U);
282873d4241Sjohpow01 	}
283873d4241Sjohpow01 
284873d4241Sjohpow01 #if AMU_RESTRICT_COUNTERS
285873d4241Sjohpow01 	/*
286873d4241Sjohpow01 	 * FEAT_AMUv1p1 adds a register field to restrict access to group 1
287873d4241Sjohpow01 	 * counters at all but the highest implemented EL.  This is controlled
288873d4241Sjohpow01 	 * with the AMU_RESTRICT_COUNTERS compile time flag, when set, system
289873d4241Sjohpow01 	 * register reads at lower ELs return zero.  Reads from the memory
290873d4241Sjohpow01 	 * mapped view are unaffected.
291873d4241Sjohpow01 	 */
292873d4241Sjohpow01 	VERBOSE("AMU group 1 counter access restricted.\n");
29333b9be6dSChris Kay 	write_amcr_el0_cg1rz(1U);
294873d4241Sjohpow01 #else
29533b9be6dSChris Kay 	write_amcr_el0_cg1rz(0U);
296873d4241Sjohpow01 #endif
297380559c1SDimitris Papastamos }
2980767d50eSDimitris Papastamos 
2990767d50eSDimitris Papastamos /* Read the group 0 counter identified by the given `idx`. */
300b4b726eaSChris Kay static uint64_t amu_group0_cnt_read(unsigned int idx)
3010767d50eSDimitris Papastamos {
30233b9be6dSChris Kay 	assert(amu_supported());
30381e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
3040767d50eSDimitris Papastamos 
3050767d50eSDimitris Papastamos 	return amu_group0_cnt_read_internal(idx);
3060767d50eSDimitris Papastamos }
3070767d50eSDimitris Papastamos 
308f3ccf036SAlexei Fedorov /* Write the group 0 counter identified by the given `idx` with `val` */
309b4b726eaSChris Kay static void amu_group0_cnt_write(unsigned  int idx, uint64_t val)
3100767d50eSDimitris Papastamos {
31133b9be6dSChris Kay 	assert(amu_supported());
31281e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
3130767d50eSDimitris Papastamos 
3140767d50eSDimitris Papastamos 	amu_group0_cnt_write_internal(idx, val);
3150767d50eSDimitris Papastamos 	isb();
3160767d50eSDimitris Papastamos }
3170767d50eSDimitris Papastamos 
318873d4241Sjohpow01 /*
319e747a59bSChris Kay  * Unlike with auxiliary counters, we cannot detect at runtime whether an
320e747a59bSChris Kay  * architected counter supports a virtual offset. These are instead fixed
321e747a59bSChris Kay  * according to FEAT_AMUv1p1, but this switch will need to be updated if later
322e747a59bSChris Kay  * revisions of FEAT_AMU add additional architected counters.
323e747a59bSChris Kay  */
324e747a59bSChris Kay static bool amu_group0_voffset_supported(uint64_t idx)
325e747a59bSChris Kay {
326e747a59bSChris Kay 	switch (idx) {
327e747a59bSChris Kay 	case 0U:
328e747a59bSChris Kay 	case 2U:
329e747a59bSChris Kay 	case 3U:
330e747a59bSChris Kay 		return true;
331e747a59bSChris Kay 
332e747a59bSChris Kay 	case 1U:
333e747a59bSChris Kay 		return false;
334e747a59bSChris Kay 
335e747a59bSChris Kay 	default:
336e747a59bSChris Kay 		ERROR("AMU: can't set up virtual offset for unknown "
337e747a59bSChris Kay 		      "architected counter %llu!\n", idx);
338e747a59bSChris Kay 
339e747a59bSChris Kay 		panic();
340e747a59bSChris Kay 	}
341e747a59bSChris Kay }
342e747a59bSChris Kay 
343e747a59bSChris Kay /*
344873d4241Sjohpow01  * Read the group 0 offset register for a given index. Index must be 0, 2,
345873d4241Sjohpow01  * or 3, the register for 1 does not exist.
346873d4241Sjohpow01  *
347873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
348873d4241Sjohpow01  */
349b4b726eaSChris Kay static uint64_t amu_group0_voffset_read(unsigned int idx)
350873d4241Sjohpow01 {
35133b9be6dSChris Kay 	assert(amu_v1p1_supported());
35281e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
353873d4241Sjohpow01 	assert(idx != 1U);
354873d4241Sjohpow01 
355873d4241Sjohpow01 	return amu_group0_voffset_read_internal(idx);
356873d4241Sjohpow01 }
357873d4241Sjohpow01 
358873d4241Sjohpow01 /*
359873d4241Sjohpow01  * Write the group 0 offset register for a given index. Index must be 0, 2, or
360873d4241Sjohpow01  * 3, the register for 1 does not exist.
361873d4241Sjohpow01  *
362873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
363873d4241Sjohpow01  */
364b4b726eaSChris Kay static void amu_group0_voffset_write(unsigned int idx, uint64_t val)
365873d4241Sjohpow01 {
36633b9be6dSChris Kay 	assert(amu_v1p1_supported());
36781e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
368873d4241Sjohpow01 	assert(idx != 1U);
369873d4241Sjohpow01 
370873d4241Sjohpow01 	amu_group0_voffset_write_internal(idx, val);
371873d4241Sjohpow01 	isb();
372873d4241Sjohpow01 }
373873d4241Sjohpow01 
3741fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
375f3ccf036SAlexei Fedorov /* Read the group 1 counter identified by the given `idx` */
376b4b726eaSChris Kay static uint64_t amu_group1_cnt_read(unsigned int idx)
3770767d50eSDimitris Papastamos {
37833b9be6dSChris Kay 	assert(amu_supported());
379f3ccf036SAlexei Fedorov 	assert(amu_group1_supported());
38031d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
3810767d50eSDimitris Papastamos 
3820767d50eSDimitris Papastamos 	return amu_group1_cnt_read_internal(idx);
3830767d50eSDimitris Papastamos }
3840767d50eSDimitris Papastamos 
385f3ccf036SAlexei Fedorov /* Write the group 1 counter identified by the given `idx` with `val` */
386b4b726eaSChris Kay static void amu_group1_cnt_write(unsigned int idx, uint64_t val)
3870767d50eSDimitris Papastamos {
38833b9be6dSChris Kay 	assert(amu_supported());
389f3ccf036SAlexei Fedorov 	assert(amu_group1_supported());
39031d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
3910767d50eSDimitris Papastamos 
3920767d50eSDimitris Papastamos 	amu_group1_cnt_write_internal(idx, val);
3930767d50eSDimitris Papastamos 	isb();
3940767d50eSDimitris Papastamos }
3950767d50eSDimitris Papastamos 
3960767d50eSDimitris Papastamos /*
397873d4241Sjohpow01  * Read the group 1 offset register for a given index.
398873d4241Sjohpow01  *
399873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
400873d4241Sjohpow01  */
401b4b726eaSChris Kay static uint64_t amu_group1_voffset_read(unsigned int idx)
402873d4241Sjohpow01 {
40333b9be6dSChris Kay 	assert(amu_v1p1_supported());
404873d4241Sjohpow01 	assert(amu_group1_supported());
40531d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
40633b9be6dSChris Kay 	assert((read_amcg1idr_el0_voff() & (UINT64_C(1) << idx)) != 0U);
407873d4241Sjohpow01 
408873d4241Sjohpow01 	return amu_group1_voffset_read_internal(idx);
409873d4241Sjohpow01 }
410873d4241Sjohpow01 
411873d4241Sjohpow01 /*
412873d4241Sjohpow01  * Write the group 1 offset register for a given index.
413873d4241Sjohpow01  *
414873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
415873d4241Sjohpow01  */
416b4b726eaSChris Kay static void amu_group1_voffset_write(unsigned int idx, uint64_t val)
417873d4241Sjohpow01 {
41833b9be6dSChris Kay 	assert(amu_v1p1_supported());
419873d4241Sjohpow01 	assert(amu_group1_supported());
42031d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
42133b9be6dSChris Kay 	assert((read_amcg1idr_el0_voff() & (UINT64_C(1) << idx)) != 0U);
422873d4241Sjohpow01 
423873d4241Sjohpow01 	amu_group1_voffset_write_internal(idx, val);
424873d4241Sjohpow01 	isb();
425873d4241Sjohpow01 }
4261fd685a7SChris Kay #endif
427b6eb3932SDimitris Papastamos 
428b6eb3932SDimitris Papastamos static void *amu_context_save(const void *arg)
429b6eb3932SDimitris Papastamos {
430e747a59bSChris Kay 	uint64_t i, j;
431b6eb3932SDimitris Papastamos 
432e747a59bSChris Kay 	unsigned int core_pos;
433e747a59bSChris Kay 	struct amu_ctx *ctx;
434b6eb3932SDimitris Papastamos 
435e747a59bSChris Kay 	uint64_t id_aa64pfr0_el1_amu;	/* AMU version */
436e747a59bSChris Kay 	uint64_t hcr_el2_amvoffen;	/* AMU virtual offsets enabled */
437e747a59bSChris Kay 	uint64_t amcgcr_el0_cg0nc;	/* Number of group 0 counters */
438b6eb3932SDimitris Papastamos 
4391fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
440e747a59bSChris Kay 	uint64_t amcg1idr_el0_voff;	/* Auxiliary counters with virtual offsets */
441e747a59bSChris Kay 	uint64_t amcfgr_el0_ncg;	/* Number of counter groups */
442e747a59bSChris Kay 	uint64_t amcgcr_el0_cg1nc;	/* Number of group 1 counters */
443e747a59bSChris Kay #endif
444e747a59bSChris Kay 
445e747a59bSChris Kay 	id_aa64pfr0_el1_amu = read_id_aa64pfr0_el1_amu();
446e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu == ID_AA64PFR0_AMU_NOT_SUPPORTED) {
447e747a59bSChris Kay 		return (void *)0;
448e747a59bSChris Kay 	}
449e747a59bSChris Kay 
450e747a59bSChris Kay 	core_pos = plat_my_core_pos();
451e747a59bSChris Kay 	ctx = &amu_ctxs_[core_pos];
452e747a59bSChris Kay 
453e747a59bSChris Kay 	amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc();
454e747a59bSChris Kay 	hcr_el2_amvoffen = (id_aa64pfr0_el1_amu >= ID_AA64PFR0_AMU_V1P1) ?
455e747a59bSChris Kay 		read_hcr_el2_amvoffen() : 0U;
456e747a59bSChris Kay 
457e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
458e747a59bSChris Kay 	amcfgr_el0_ncg = read_amcfgr_el0_ncg();
459e747a59bSChris Kay 	amcgcr_el0_cg1nc = (amcfgr_el0_ncg > 0U) ? read_amcgcr_el0_cg1nc() : 0U;
460e747a59bSChris Kay 	amcg1idr_el0_voff = (hcr_el2_amvoffen != 0U) ? read_amcg1idr_el0_voff() : 0U;
461e747a59bSChris Kay #endif
462e747a59bSChris Kay 
463e747a59bSChris Kay 	/*
464e747a59bSChris Kay 	 * Disable all AMU counters.
465e747a59bSChris Kay 	 */
466e747a59bSChris Kay 
467e747a59bSChris Kay 	ctx->group0_enable = read_amcntenset0_el0_px();
468e747a59bSChris Kay 	write_amcntenclr0_el0_px(ctx->group0_enable);
469e747a59bSChris Kay 
470e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
471e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0U) {
472e747a59bSChris Kay 		ctx->group1_enable = read_amcntenset1_el0_px();
473e747a59bSChris Kay 		write_amcntenclr1_el0_px(ctx->group1_enable);
4741fd685a7SChris Kay 	}
475f3ccf036SAlexei Fedorov #endif
4761fd685a7SChris Kay 
477b6eb3932SDimitris Papastamos 	/*
478e747a59bSChris Kay 	 * Save the counters to the local context.
479b6eb3932SDimitris Papastamos 	 */
480f3ccf036SAlexei Fedorov 
481e747a59bSChris Kay 	isb(); /* Ensure counters have been stopped */
4821fd685a7SChris Kay 
483e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg0nc; i++) {
484b6eb3932SDimitris Papastamos 		ctx->group0_cnts[i] = amu_group0_cnt_read(i);
485f3ccf036SAlexei Fedorov 	}
486b6eb3932SDimitris Papastamos 
487e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
488e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg1nc; i++) {
489e747a59bSChris Kay 		ctx->group1_cnts[i] = amu_group1_cnt_read(i);
490e747a59bSChris Kay 	}
491e747a59bSChris Kay #endif
492e747a59bSChris Kay 
493e747a59bSChris Kay 	/*
494e747a59bSChris Kay 	 * Save virtual offsets for counters that offer them.
495e747a59bSChris Kay 	 */
496e747a59bSChris Kay 
497e747a59bSChris Kay 	if (hcr_el2_amvoffen != 0U) {
498e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg0nc; i++) {
499e747a59bSChris Kay 			if (!amu_group0_voffset_supported(i)) {
500e747a59bSChris Kay 				continue; /* No virtual offset */
501e747a59bSChris Kay 			}
502e747a59bSChris Kay 
503e747a59bSChris Kay 			ctx->group0_voffsets[j++] = amu_group0_voffset_read(i);
504873d4241Sjohpow01 		}
505873d4241Sjohpow01 
5061fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
507e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg1nc; i++) {
508e747a59bSChris Kay 			if ((amcg1idr_el0_voff >> i) & 1U) {
509e747a59bSChris Kay 				continue; /* No virtual offset */
510f3ccf036SAlexei Fedorov 			}
511873d4241Sjohpow01 
512e747a59bSChris Kay 			ctx->group1_voffsets[j++] = amu_group1_voffset_read(i);
5131fd685a7SChris Kay 		}
514f3ccf036SAlexei Fedorov #endif
515e747a59bSChris Kay 	}
5161fd685a7SChris Kay 
51740daecc1SAntonio Nino Diaz 	return (void *)0;
518b6eb3932SDimitris Papastamos }
519b6eb3932SDimitris Papastamos 
520b6eb3932SDimitris Papastamos static void *amu_context_restore(const void *arg)
521b6eb3932SDimitris Papastamos {
522e747a59bSChris Kay 	uint64_t i, j;
523b6eb3932SDimitris Papastamos 
524e747a59bSChris Kay 	unsigned int core_pos;
525e747a59bSChris Kay 	struct amu_ctx *ctx;
526b6eb3932SDimitris Papastamos 
527e747a59bSChris Kay 	uint64_t id_aa64pfr0_el1_amu;	/* AMU version */
528e747a59bSChris Kay 
529e747a59bSChris Kay 	uint64_t hcr_el2_amvoffen;	/* AMU virtual offsets enabled */
530e747a59bSChris Kay 
531e747a59bSChris Kay 	uint64_t amcfgr_el0_ncg;	/* Number of counter groups */
532e747a59bSChris Kay 	uint64_t amcgcr_el0_cg0nc;	/* Number of group 0 counters */
533b6eb3932SDimitris Papastamos 
5341fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
535e747a59bSChris Kay 	uint64_t amcgcr_el0_cg1nc;	/* Number of group 1 counters */
536e747a59bSChris Kay 	uint64_t amcg1idr_el0_voff;	/* Auxiliary counters with virtual offsets */
537f3ccf036SAlexei Fedorov #endif
538b6eb3932SDimitris Papastamos 
539e747a59bSChris Kay 	id_aa64pfr0_el1_amu = read_id_aa64pfr0_el1_amu();
540e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu == ID_AA64PFR0_AMU_NOT_SUPPORTED) {
541e747a59bSChris Kay 		return (void *)0;
542e747a59bSChris Kay 	}
543e747a59bSChris Kay 
544e747a59bSChris Kay 	core_pos = plat_my_core_pos();
545e747a59bSChris Kay 	ctx = &amu_ctxs_[core_pos];
546e747a59bSChris Kay 
547e747a59bSChris Kay 	amcfgr_el0_ncg = read_amcfgr_el0_ncg();
548e747a59bSChris Kay 	amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc();
549e747a59bSChris Kay 
550e747a59bSChris Kay 	hcr_el2_amvoffen = (id_aa64pfr0_el1_amu >= ID_AA64PFR0_AMU_V1P1) ?
551e747a59bSChris Kay 		read_hcr_el2_amvoffen() : 0U;
552e747a59bSChris Kay 
553e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
554e747a59bSChris Kay 	amcgcr_el0_cg1nc = (amcfgr_el0_ncg > 0U) ? read_amcgcr_el0_cg1nc() : 0U;
555e747a59bSChris Kay 	amcg1idr_el0_voff = (hcr_el2_amvoffen != 0U) ? read_amcg1idr_el0_voff() : 0U;
556e747a59bSChris Kay #endif
557e747a59bSChris Kay 
558e747a59bSChris Kay 	/*
559e747a59bSChris Kay 	 * Sanity check that all counters were disabled when the context was
560e747a59bSChris Kay 	 * previously saved.
561e747a59bSChris Kay 	 */
562e747a59bSChris Kay 
563e747a59bSChris Kay 	assert(read_amcntenset0_el0_px() == 0U);
564e747a59bSChris Kay 
565e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0U) {
566e747a59bSChris Kay 		assert(read_amcntenset1_el0_px() == 0U);
567e747a59bSChris Kay 	}
568e747a59bSChris Kay 
569e747a59bSChris Kay 	/*
570e747a59bSChris Kay 	 * Restore the counter values from the local context.
571e747a59bSChris Kay 	 */
572e747a59bSChris Kay 
573e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg0nc; i++) {
574b6eb3932SDimitris Papastamos 		amu_group0_cnt_write(i, ctx->group0_cnts[i]);
575f3ccf036SAlexei Fedorov 	}
576b6eb3932SDimitris Papastamos 
5771fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
578e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg1nc; i++) {
579f3ccf036SAlexei Fedorov 		amu_group1_cnt_write(i, ctx->group1_cnts[i]);
580f3ccf036SAlexei Fedorov 	}
581e747a59bSChris Kay #endif
582e747a59bSChris Kay 
583e747a59bSChris Kay 	/*
584e747a59bSChris Kay 	 * Restore virtual offsets for counters that offer them.
585e747a59bSChris Kay 	 */
586e747a59bSChris Kay 
587e747a59bSChris Kay 	if (hcr_el2_amvoffen != 0U) {
588e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg0nc; i++) {
589e747a59bSChris Kay 			if (!amu_group0_voffset_supported(i)) {
590e747a59bSChris Kay 				continue; /* No virtual offset */
591f3ccf036SAlexei Fedorov 			}
592f3ccf036SAlexei Fedorov 
593e747a59bSChris Kay 			amu_group0_voffset_write(i, ctx->group0_voffsets[j++]);
594873d4241Sjohpow01 		}
595873d4241Sjohpow01 
596e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
597e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg1nc; i++) {
598e747a59bSChris Kay 			if ((amcg1idr_el0_voff >> i) & 1U) {
599e747a59bSChris Kay 				continue; /* No virtual offset */
600e747a59bSChris Kay 			}
601e747a59bSChris Kay 
602e747a59bSChris Kay 			amu_group1_voffset_write(i, ctx->group1_voffsets[j++]);
603e747a59bSChris Kay 		}
604e747a59bSChris Kay #endif
605e747a59bSChris Kay 	}
606e747a59bSChris Kay 
607e747a59bSChris Kay 	/*
608e747a59bSChris Kay 	 * Re-enable counters that were disabled during context save.
609e747a59bSChris Kay 	 */
610e747a59bSChris Kay 
611e747a59bSChris Kay 	write_amcntenset0_el0_px(ctx->group0_enable);
612e747a59bSChris Kay 
613e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
614e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0) {
615e747a59bSChris Kay 		write_amcntenset1_el0_px(ctx->group1_enable);
6161fd685a7SChris Kay 	}
617f3ccf036SAlexei Fedorov #endif
618b6eb3932SDimitris Papastamos 
61940daecc1SAntonio Nino Diaz 	return (void *)0;
620b6eb3932SDimitris Papastamos }
621b6eb3932SDimitris Papastamos 
622b6eb3932SDimitris Papastamos SUBSCRIBE_TO_EVENT(psci_suspend_pwrdown_start, amu_context_save);
623b6eb3932SDimitris Papastamos SUBSCRIBE_TO_EVENT(psci_suspend_pwrdown_finish, amu_context_restore);
624