xref: /rk3399_ARM-atf/lib/extensions/amu/aarch64/amu.c (revision 4ce3e99a336b74611349595ea7fd5ed0277c3eeb)
1380559c1SDimitris Papastamos /*
2873d4241Sjohpow01  * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
3380559c1SDimitris Papastamos  *
4380559c1SDimitris Papastamos  * SPDX-License-Identifier: BSD-3-Clause
5380559c1SDimitris Papastamos  */
6380559c1SDimitris Papastamos 
709d40e0eSAntonio Nino Diaz #include <assert.h>
833b9be6dSChris Kay #include <cdefs.h>
9*4ce3e99aSScott Branden #include <inttypes.h>
1009d40e0eSAntonio Nino Diaz #include <stdbool.h>
11*4ce3e99aSScott Branden #include <stdint.h>
1209d40e0eSAntonio Nino Diaz 
13e747a59bSChris Kay #include "../amu_private.h"
14380559c1SDimitris Papastamos #include <arch.h>
15873d4241Sjohpow01 #include <arch_features.h>
16380559c1SDimitris Papastamos #include <arch_helpers.h>
17742ca230SChris Kay #include <common/debug.h>
1809d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
1909d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
20f3ccf036SAlexei Fedorov 
2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
22380559c1SDimitris Papastamos 
23742ca230SChris Kay #if ENABLE_AMU_FCONF
24742ca230SChris Kay #	include <lib/fconf/fconf.h>
25742ca230SChris Kay #	include <lib/fconf/fconf_amu_getter.h>
26742ca230SChris Kay #endif
27742ca230SChris Kay 
2868120783SChris Kay #if ENABLE_MPMM
2968120783SChris Kay #	include <lib/mpmm/mpmm.h>
3068120783SChris Kay #endif
3168120783SChris Kay 
32e747a59bSChris Kay struct amu_ctx {
33e747a59bSChris Kay 	uint64_t group0_cnts[AMU_GROUP0_MAX_COUNTERS];
34e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
35e747a59bSChris Kay 	uint64_t group1_cnts[AMU_GROUP1_MAX_COUNTERS];
36e747a59bSChris Kay #endif
37e747a59bSChris Kay 
38e747a59bSChris Kay 	/* Architected event counter 1 does not have an offset register */
39e747a59bSChris Kay 	uint64_t group0_voffsets[AMU_GROUP0_MAX_COUNTERS - 1U];
40e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
41e747a59bSChris Kay 	uint64_t group1_voffsets[AMU_GROUP1_MAX_COUNTERS];
42e747a59bSChris Kay #endif
43e747a59bSChris Kay 
44e747a59bSChris Kay 	uint16_t group0_enable;
45e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
46e747a59bSChris Kay 	uint16_t group1_enable;
47e747a59bSChris Kay #endif
48e747a59bSChris Kay };
49e747a59bSChris Kay 
50e747a59bSChris Kay static struct amu_ctx amu_ctxs_[PLATFORM_CORE_COUNT];
51e747a59bSChris Kay 
52e747a59bSChris Kay CASSERT((sizeof(amu_ctxs_[0].group0_enable) * CHAR_BIT) <= AMU_GROUP0_MAX_COUNTERS,
53e747a59bSChris Kay 	amu_ctx_group0_enable_cannot_represent_all_group0_counters);
54e747a59bSChris Kay 
55e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
56e747a59bSChris Kay CASSERT((sizeof(amu_ctxs_[0].group1_enable) * CHAR_BIT) <= AMU_GROUP1_MAX_COUNTERS,
57e747a59bSChris Kay 	amu_ctx_group1_enable_cannot_represent_all_group1_counters);
58e747a59bSChris Kay #endif
59b6eb3932SDimitris Papastamos 
6033b9be6dSChris Kay static inline __unused uint64_t read_id_aa64pfr0_el1_amu(void)
61380559c1SDimitris Papastamos {
6233b9be6dSChris Kay 	return (read_id_aa64pfr0_el1() >> ID_AA64PFR0_AMU_SHIFT) &
63873d4241Sjohpow01 		ID_AA64PFR0_AMU_MASK;
640767d50eSDimitris Papastamos }
650767d50eSDimitris Papastamos 
6633b9be6dSChris Kay static inline __unused uint64_t read_hcr_el2_amvoffen(void)
6733b9be6dSChris Kay {
6833b9be6dSChris Kay 	return (read_hcr_el2() & HCR_AMVOFFEN_BIT) >>
6933b9be6dSChris Kay 		HCR_AMVOFFEN_SHIFT;
7033b9be6dSChris Kay }
7133b9be6dSChris Kay 
7233b9be6dSChris Kay static inline __unused void write_cptr_el2_tam(uint64_t value)
7333b9be6dSChris Kay {
7433b9be6dSChris Kay 	write_cptr_el2((read_cptr_el2() & ~CPTR_EL2_TAM_BIT) |
7533b9be6dSChris Kay 		((value << CPTR_EL2_TAM_SHIFT) & CPTR_EL2_TAM_BIT));
7633b9be6dSChris Kay }
7733b9be6dSChris Kay 
7833b9be6dSChris Kay static inline __unused void write_cptr_el3_tam(cpu_context_t *ctx, uint64_t tam)
7933b9be6dSChris Kay {
8033b9be6dSChris Kay 	uint64_t value = read_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3);
8133b9be6dSChris Kay 
8233b9be6dSChris Kay 	value &= ~TAM_BIT;
8333b9be6dSChris Kay 	value |= (tam << TAM_SHIFT) & TAM_BIT;
8433b9be6dSChris Kay 
8533b9be6dSChris Kay 	write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, value);
8633b9be6dSChris Kay }
8733b9be6dSChris Kay 
8833b9be6dSChris Kay static inline __unused void write_hcr_el2_amvoffen(uint64_t value)
8933b9be6dSChris Kay {
9033b9be6dSChris Kay 	write_hcr_el2((read_hcr_el2() & ~HCR_AMVOFFEN_BIT) |
9133b9be6dSChris Kay 		((value << HCR_AMVOFFEN_SHIFT) & HCR_AMVOFFEN_BIT));
9233b9be6dSChris Kay }
9333b9be6dSChris Kay 
9433b9be6dSChris Kay static inline __unused void write_amcr_el0_cg1rz(uint64_t value)
9533b9be6dSChris Kay {
9633b9be6dSChris Kay 	write_amcr_el0((read_amcr_el0() & ~AMCR_CG1RZ_BIT) |
9733b9be6dSChris Kay 		((value << AMCR_CG1RZ_SHIFT) & AMCR_CG1RZ_BIT));
9833b9be6dSChris Kay }
9933b9be6dSChris Kay 
10033b9be6dSChris Kay static inline __unused uint64_t read_amcfgr_el0_ncg(void)
10133b9be6dSChris Kay {
10233b9be6dSChris Kay 	return (read_amcfgr_el0() >> AMCFGR_EL0_NCG_SHIFT) &
10333b9be6dSChris Kay 		AMCFGR_EL0_NCG_MASK;
10433b9be6dSChris Kay }
10533b9be6dSChris Kay 
106e747a59bSChris Kay static inline __unused uint64_t read_amcgcr_el0_cg0nc(void)
10781e2ff1fSChris Kay {
10881e2ff1fSChris Kay 	return (read_amcgcr_el0() >> AMCGCR_EL0_CG0NC_SHIFT) &
10981e2ff1fSChris Kay 		AMCGCR_EL0_CG0NC_MASK;
11081e2ff1fSChris Kay }
11181e2ff1fSChris Kay 
11233b9be6dSChris Kay static inline __unused uint64_t read_amcg1idr_el0_voff(void)
11333b9be6dSChris Kay {
11433b9be6dSChris Kay 	return (read_amcg1idr_el0() >> AMCG1IDR_VOFF_SHIFT) &
11533b9be6dSChris Kay 		AMCG1IDR_VOFF_MASK;
11633b9be6dSChris Kay }
11733b9be6dSChris Kay 
11833b9be6dSChris Kay static inline __unused uint64_t read_amcgcr_el0_cg1nc(void)
11933b9be6dSChris Kay {
12033b9be6dSChris Kay 	return (read_amcgcr_el0() >> AMCGCR_EL0_CG1NC_SHIFT) &
12133b9be6dSChris Kay 		AMCGCR_EL0_CG1NC_MASK;
12233b9be6dSChris Kay }
12333b9be6dSChris Kay 
12433b9be6dSChris Kay static inline __unused uint64_t read_amcntenset0_el0_px(void)
12533b9be6dSChris Kay {
12633b9be6dSChris Kay 	return (read_amcntenset0_el0() >> AMCNTENSET0_EL0_Pn_SHIFT) &
12733b9be6dSChris Kay 		AMCNTENSET0_EL0_Pn_MASK;
12833b9be6dSChris Kay }
12933b9be6dSChris Kay 
13033b9be6dSChris Kay static inline __unused uint64_t read_amcntenset1_el0_px(void)
13133b9be6dSChris Kay {
13233b9be6dSChris Kay 	return (read_amcntenset1_el0() >> AMCNTENSET1_EL0_Pn_SHIFT) &
13333b9be6dSChris Kay 		AMCNTENSET1_EL0_Pn_MASK;
13433b9be6dSChris Kay }
13533b9be6dSChris Kay 
13633b9be6dSChris Kay static inline __unused void write_amcntenset0_el0_px(uint64_t px)
13733b9be6dSChris Kay {
13833b9be6dSChris Kay 	uint64_t value = read_amcntenset0_el0();
13933b9be6dSChris Kay 
14033b9be6dSChris Kay 	value &= ~AMCNTENSET0_EL0_Pn_MASK;
14133b9be6dSChris Kay 	value |= (px << AMCNTENSET0_EL0_Pn_SHIFT) & AMCNTENSET0_EL0_Pn_MASK;
14233b9be6dSChris Kay 
14333b9be6dSChris Kay 	write_amcntenset0_el0(value);
14433b9be6dSChris Kay }
14533b9be6dSChris Kay 
14633b9be6dSChris Kay static inline __unused void write_amcntenset1_el0_px(uint64_t px)
14733b9be6dSChris Kay {
14833b9be6dSChris Kay 	uint64_t value = read_amcntenset1_el0();
14933b9be6dSChris Kay 
15033b9be6dSChris Kay 	value &= ~AMCNTENSET1_EL0_Pn_MASK;
15133b9be6dSChris Kay 	value |= (px << AMCNTENSET1_EL0_Pn_SHIFT) & AMCNTENSET1_EL0_Pn_MASK;
15233b9be6dSChris Kay 
15333b9be6dSChris Kay 	write_amcntenset1_el0(value);
15433b9be6dSChris Kay }
15533b9be6dSChris Kay 
15633b9be6dSChris Kay static inline __unused void write_amcntenclr0_el0_px(uint64_t px)
15733b9be6dSChris Kay {
15833b9be6dSChris Kay 	uint64_t value = read_amcntenclr0_el0();
15933b9be6dSChris Kay 
16033b9be6dSChris Kay 	value &= ~AMCNTENCLR0_EL0_Pn_MASK;
16133b9be6dSChris Kay 	value |= (px << AMCNTENCLR0_EL0_Pn_SHIFT) & AMCNTENCLR0_EL0_Pn_MASK;
16233b9be6dSChris Kay 
16333b9be6dSChris Kay 	write_amcntenclr0_el0(value);
16433b9be6dSChris Kay }
16533b9be6dSChris Kay 
16633b9be6dSChris Kay static inline __unused void write_amcntenclr1_el0_px(uint64_t px)
16733b9be6dSChris Kay {
16833b9be6dSChris Kay 	uint64_t value = read_amcntenclr1_el0();
16933b9be6dSChris Kay 
17033b9be6dSChris Kay 	value &= ~AMCNTENCLR1_EL0_Pn_MASK;
17133b9be6dSChris Kay 	value |= (px << AMCNTENCLR1_EL0_Pn_SHIFT) & AMCNTENCLR1_EL0_Pn_MASK;
17233b9be6dSChris Kay 
17333b9be6dSChris Kay 	write_amcntenclr1_el0(value);
17433b9be6dSChris Kay }
17533b9be6dSChris Kay 
176e747a59bSChris Kay static __unused bool amu_supported(void)
17733b9be6dSChris Kay {
17833b9be6dSChris Kay 	return read_id_aa64pfr0_el1_amu() >= ID_AA64PFR0_AMU_V1;
17933b9be6dSChris Kay }
18033b9be6dSChris Kay 
181e747a59bSChris Kay static __unused bool amu_v1p1_supported(void)
18233b9be6dSChris Kay {
18333b9be6dSChris Kay 	return read_id_aa64pfr0_el1_amu() >= ID_AA64PFR0_AMU_V1P1;
18433b9be6dSChris Kay }
18533b9be6dSChris Kay 
18633b9be6dSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
187e747a59bSChris Kay static __unused bool amu_group1_supported(void)
188f3ccf036SAlexei Fedorov {
18933b9be6dSChris Kay 	return read_amcfgr_el0_ncg() > 0U;
190f3ccf036SAlexei Fedorov }
191f3ccf036SAlexei Fedorov #endif
192f3ccf036SAlexei Fedorov 
1930767d50eSDimitris Papastamos /*
194e747a59bSChris Kay  * Enable counters. This function is meant to be invoked by the context
195e747a59bSChris Kay  * management library before exiting from EL3.
1960767d50eSDimitris Papastamos  */
19768ac5ed0SArunachalam Ganapathy void amu_enable(bool el2_unused, cpu_context_t *ctx)
1980767d50eSDimitris Papastamos {
199e747a59bSChris Kay 	uint64_t id_aa64pfr0_el1_amu;		/* AMU version */
200e747a59bSChris Kay 
201e747a59bSChris Kay 	uint64_t amcfgr_el0_ncg;		/* Number of counter groups */
202e747a59bSChris Kay 	uint64_t amcgcr_el0_cg0nc;		/* Number of group 0 counters */
203e747a59bSChris Kay 
204e747a59bSChris Kay 	uint64_t amcntenset0_el0_px = 0x0;	/* Group 0 enable mask */
205e747a59bSChris Kay 	uint64_t amcntenset1_el0_px = 0x0;	/* Group 1 enable mask */
206e747a59bSChris Kay 
207e747a59bSChris Kay 	id_aa64pfr0_el1_amu = read_id_aa64pfr0_el1_amu();
208e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu == ID_AA64PFR0_AMU_NOT_SUPPORTED) {
209e747a59bSChris Kay 		/*
210e747a59bSChris Kay 		 * If the AMU is unsupported, nothing needs to be done.
211e747a59bSChris Kay 		 */
212e747a59bSChris Kay 
2130767d50eSDimitris Papastamos 		return;
214f3ccf036SAlexei Fedorov 	}
215f3ccf036SAlexei Fedorov 
216380559c1SDimitris Papastamos 	if (el2_unused) {
217380559c1SDimitris Papastamos 		/*
218e747a59bSChris Kay 		 * CPTR_EL2.TAM: Set to zero so any accesses to the Activity
219e747a59bSChris Kay 		 * Monitor registers do not trap to EL2.
220380559c1SDimitris Papastamos 		 */
22133b9be6dSChris Kay 		write_cptr_el2_tam(0U);
222380559c1SDimitris Papastamos 	}
223380559c1SDimitris Papastamos 
224380559c1SDimitris Papastamos 	/*
22568ac5ed0SArunachalam Ganapathy 	 * Retrieve and update the CPTR_EL3 value from the context mentioned
22668ac5ed0SArunachalam Ganapathy 	 * in 'ctx'. Set CPTR_EL3.TAM to zero so that any accesses to
227380559c1SDimitris Papastamos 	 * the Activity Monitor registers do not trap to EL3.
228380559c1SDimitris Papastamos 	 */
22933b9be6dSChris Kay 	write_cptr_el3_tam(ctx, 0U);
230380559c1SDimitris Papastamos 
231e747a59bSChris Kay 	/*
232e747a59bSChris Kay 	 * Retrieve the number of architected counters. All of these counters
233e747a59bSChris Kay 	 * are enabled by default.
234e747a59bSChris Kay 	 */
235f3ccf036SAlexei Fedorov 
236e747a59bSChris Kay 	amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc();
237e747a59bSChris Kay 	amcntenset0_el0_px = (UINT64_C(1) << (amcgcr_el0_cg0nc)) - 1U;
238e747a59bSChris Kay 
239e747a59bSChris Kay 	assert(amcgcr_el0_cg0nc <= AMU_AMCGCR_CG0NC_MAX);
240e747a59bSChris Kay 
241e747a59bSChris Kay 	/*
242742ca230SChris Kay 	 * The platform may opt to enable specific auxiliary counters. This can
243742ca230SChris Kay 	 * be done via the common FCONF getter, or via the platform-implemented
244742ca230SChris Kay 	 * function.
245742ca230SChris Kay 	 */
246742ca230SChris Kay 
247742ca230SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
248742ca230SChris Kay 	const struct amu_topology *topology;
249742ca230SChris Kay 
250742ca230SChris Kay #if ENABLE_AMU_FCONF
251742ca230SChris Kay 	topology = FCONF_GET_PROPERTY(amu, config, topology);
252742ca230SChris Kay #else
253742ca230SChris Kay 	topology = plat_amu_topology();
254742ca230SChris Kay #endif /* ENABLE_AMU_FCONF */
255742ca230SChris Kay 
256742ca230SChris Kay 	if (topology != NULL) {
257742ca230SChris Kay 		unsigned int core_pos = plat_my_core_pos();
258742ca230SChris Kay 
259742ca230SChris Kay 		amcntenset1_el0_px = topology->cores[core_pos].enable;
260742ca230SChris Kay 	} else {
261742ca230SChris Kay 		ERROR("AMU: failed to generate AMU topology\n");
262742ca230SChris Kay 	}
263742ca230SChris Kay #endif /* ENABLE_AMU_AUXILIARY_COUNTERS */
264742ca230SChris Kay 
265742ca230SChris Kay 	/*
266e747a59bSChris Kay 	 * Enable the requested counters.
267e747a59bSChris Kay 	 */
268e747a59bSChris Kay 
269e747a59bSChris Kay 	write_amcntenset0_el0_px(amcntenset0_el0_px);
270e747a59bSChris Kay 
271e747a59bSChris Kay 	amcfgr_el0_ncg = read_amcfgr_el0_ncg();
272e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0U) {
273e747a59bSChris Kay 		write_amcntenset1_el0_px(amcntenset1_el0_px);
274742ca230SChris Kay 
275742ca230SChris Kay #if !ENABLE_AMU_AUXILIARY_COUNTERS
276742ca230SChris Kay 		VERBOSE("AMU: auxiliary counters detected but support is disabled\n");
277742ca230SChris Kay #endif
2781fd685a7SChris Kay 	}
279873d4241Sjohpow01 
280873d4241Sjohpow01 	/* Initialize FEAT_AMUv1p1 features if present. */
281e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu >= ID_AA64PFR0_AMU_V1P1) {
282873d4241Sjohpow01 		if (el2_unused) {
28368120783SChris Kay 			/*
28468120783SChris Kay 			 * Make sure virtual offsets are disabled if EL2 not
28568120783SChris Kay 			 * used.
28668120783SChris Kay 			 */
28733b9be6dSChris Kay 			write_hcr_el2_amvoffen(0U);
288873d4241Sjohpow01 		}
289873d4241Sjohpow01 
290873d4241Sjohpow01 #if AMU_RESTRICT_COUNTERS
291873d4241Sjohpow01 		/*
29268120783SChris Kay 		 * FEAT_AMUv1p1 adds a register field to restrict access to
29368120783SChris Kay 		 * group 1 counters at all but the highest implemented EL. This
29468120783SChris Kay 		 * is controlled with the `AMU_RESTRICT_COUNTERS` compile time
29568120783SChris Kay 		 * flag, when set, system register reads at lower ELs return
29668120783SChris Kay 		 * zero. Reads from the memory mapped view are unaffected.
297873d4241Sjohpow01 		 */
298873d4241Sjohpow01 		VERBOSE("AMU group 1 counter access restricted.\n");
29933b9be6dSChris Kay 		write_amcr_el0_cg1rz(1U);
300873d4241Sjohpow01 #else
30133b9be6dSChris Kay 		write_amcr_el0_cg1rz(0U);
302873d4241Sjohpow01 #endif
303380559c1SDimitris Papastamos 	}
3040767d50eSDimitris Papastamos 
30568120783SChris Kay #if ENABLE_MPMM
30668120783SChris Kay 	mpmm_enable();
30768120783SChris Kay #endif
30868120783SChris Kay }
30968120783SChris Kay 
3100767d50eSDimitris Papastamos /* Read the group 0 counter identified by the given `idx`. */
311b4b726eaSChris Kay static uint64_t amu_group0_cnt_read(unsigned int idx)
3120767d50eSDimitris Papastamos {
31333b9be6dSChris Kay 	assert(amu_supported());
31481e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
3150767d50eSDimitris Papastamos 
3160767d50eSDimitris Papastamos 	return amu_group0_cnt_read_internal(idx);
3170767d50eSDimitris Papastamos }
3180767d50eSDimitris Papastamos 
319f3ccf036SAlexei Fedorov /* Write the group 0 counter identified by the given `idx` with `val` */
320b4b726eaSChris Kay static void amu_group0_cnt_write(unsigned  int idx, uint64_t val)
3210767d50eSDimitris Papastamos {
32233b9be6dSChris Kay 	assert(amu_supported());
32381e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
3240767d50eSDimitris Papastamos 
3250767d50eSDimitris Papastamos 	amu_group0_cnt_write_internal(idx, val);
3260767d50eSDimitris Papastamos 	isb();
3270767d50eSDimitris Papastamos }
3280767d50eSDimitris Papastamos 
329873d4241Sjohpow01 /*
330e747a59bSChris Kay  * Unlike with auxiliary counters, we cannot detect at runtime whether an
331e747a59bSChris Kay  * architected counter supports a virtual offset. These are instead fixed
332e747a59bSChris Kay  * according to FEAT_AMUv1p1, but this switch will need to be updated if later
333e747a59bSChris Kay  * revisions of FEAT_AMU add additional architected counters.
334e747a59bSChris Kay  */
335e747a59bSChris Kay static bool amu_group0_voffset_supported(uint64_t idx)
336e747a59bSChris Kay {
337e747a59bSChris Kay 	switch (idx) {
338e747a59bSChris Kay 	case 0U:
339e747a59bSChris Kay 	case 2U:
340e747a59bSChris Kay 	case 3U:
341e747a59bSChris Kay 		return true;
342e747a59bSChris Kay 
343e747a59bSChris Kay 	case 1U:
344e747a59bSChris Kay 		return false;
345e747a59bSChris Kay 
346e747a59bSChris Kay 	default:
347e747a59bSChris Kay 		ERROR("AMU: can't set up virtual offset for unknown "
348*4ce3e99aSScott Branden 		      "architected counter %" PRIu64 "!\n", idx);
349e747a59bSChris Kay 
350e747a59bSChris Kay 		panic();
351e747a59bSChris Kay 	}
352e747a59bSChris Kay }
353e747a59bSChris Kay 
354e747a59bSChris Kay /*
355873d4241Sjohpow01  * Read the group 0 offset register for a given index. Index must be 0, 2,
356873d4241Sjohpow01  * or 3, the register for 1 does not exist.
357873d4241Sjohpow01  *
358873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
359873d4241Sjohpow01  */
360b4b726eaSChris Kay static uint64_t amu_group0_voffset_read(unsigned int idx)
361873d4241Sjohpow01 {
36233b9be6dSChris Kay 	assert(amu_v1p1_supported());
36381e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
364873d4241Sjohpow01 	assert(idx != 1U);
365873d4241Sjohpow01 
366873d4241Sjohpow01 	return amu_group0_voffset_read_internal(idx);
367873d4241Sjohpow01 }
368873d4241Sjohpow01 
369873d4241Sjohpow01 /*
370873d4241Sjohpow01  * Write the group 0 offset register for a given index. Index must be 0, 2, or
371873d4241Sjohpow01  * 3, the register for 1 does not exist.
372873d4241Sjohpow01  *
373873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
374873d4241Sjohpow01  */
375b4b726eaSChris Kay static void amu_group0_voffset_write(unsigned int idx, uint64_t val)
376873d4241Sjohpow01 {
37733b9be6dSChris Kay 	assert(amu_v1p1_supported());
37881e2ff1fSChris Kay 	assert(idx < read_amcgcr_el0_cg0nc());
379873d4241Sjohpow01 	assert(idx != 1U);
380873d4241Sjohpow01 
381873d4241Sjohpow01 	amu_group0_voffset_write_internal(idx, val);
382873d4241Sjohpow01 	isb();
383873d4241Sjohpow01 }
384873d4241Sjohpow01 
3851fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
386f3ccf036SAlexei Fedorov /* Read the group 1 counter identified by the given `idx` */
387b4b726eaSChris Kay static uint64_t amu_group1_cnt_read(unsigned int idx)
3880767d50eSDimitris Papastamos {
38933b9be6dSChris Kay 	assert(amu_supported());
390f3ccf036SAlexei Fedorov 	assert(amu_group1_supported());
39131d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
3920767d50eSDimitris Papastamos 
3930767d50eSDimitris Papastamos 	return amu_group1_cnt_read_internal(idx);
3940767d50eSDimitris Papastamos }
3950767d50eSDimitris Papastamos 
396f3ccf036SAlexei Fedorov /* Write the group 1 counter identified by the given `idx` with `val` */
397b4b726eaSChris Kay static void amu_group1_cnt_write(unsigned int idx, uint64_t val)
3980767d50eSDimitris Papastamos {
39933b9be6dSChris Kay 	assert(amu_supported());
400f3ccf036SAlexei Fedorov 	assert(amu_group1_supported());
40131d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
4020767d50eSDimitris Papastamos 
4030767d50eSDimitris Papastamos 	amu_group1_cnt_write_internal(idx, val);
4040767d50eSDimitris Papastamos 	isb();
4050767d50eSDimitris Papastamos }
4060767d50eSDimitris Papastamos 
4070767d50eSDimitris Papastamos /*
408873d4241Sjohpow01  * Read the group 1 offset register for a given index.
409873d4241Sjohpow01  *
410873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
411873d4241Sjohpow01  */
412b4b726eaSChris Kay static uint64_t amu_group1_voffset_read(unsigned int idx)
413873d4241Sjohpow01 {
41433b9be6dSChris Kay 	assert(amu_v1p1_supported());
415873d4241Sjohpow01 	assert(amu_group1_supported());
41631d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
41733b9be6dSChris Kay 	assert((read_amcg1idr_el0_voff() & (UINT64_C(1) << idx)) != 0U);
418873d4241Sjohpow01 
419873d4241Sjohpow01 	return amu_group1_voffset_read_internal(idx);
420873d4241Sjohpow01 }
421873d4241Sjohpow01 
422873d4241Sjohpow01 /*
423873d4241Sjohpow01  * Write the group 1 offset register for a given index.
424873d4241Sjohpow01  *
425873d4241Sjohpow01  * Using this function requires FEAT_AMUv1p1 support.
426873d4241Sjohpow01  */
427b4b726eaSChris Kay static void amu_group1_voffset_write(unsigned int idx, uint64_t val)
428873d4241Sjohpow01 {
42933b9be6dSChris Kay 	assert(amu_v1p1_supported());
430873d4241Sjohpow01 	assert(amu_group1_supported());
43131d3cc25SChris Kay 	assert(idx < read_amcgcr_el0_cg1nc());
43233b9be6dSChris Kay 	assert((read_amcg1idr_el0_voff() & (UINT64_C(1) << idx)) != 0U);
433873d4241Sjohpow01 
434873d4241Sjohpow01 	amu_group1_voffset_write_internal(idx, val);
435873d4241Sjohpow01 	isb();
436873d4241Sjohpow01 }
4371fd685a7SChris Kay #endif
438b6eb3932SDimitris Papastamos 
439b6eb3932SDimitris Papastamos static void *amu_context_save(const void *arg)
440b6eb3932SDimitris Papastamos {
441e747a59bSChris Kay 	uint64_t i, j;
442b6eb3932SDimitris Papastamos 
443e747a59bSChris Kay 	unsigned int core_pos;
444e747a59bSChris Kay 	struct amu_ctx *ctx;
445b6eb3932SDimitris Papastamos 
446e747a59bSChris Kay 	uint64_t id_aa64pfr0_el1_amu;	/* AMU version */
447e747a59bSChris Kay 	uint64_t hcr_el2_amvoffen;	/* AMU virtual offsets enabled */
448e747a59bSChris Kay 	uint64_t amcgcr_el0_cg0nc;	/* Number of group 0 counters */
449b6eb3932SDimitris Papastamos 
4501fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
451e747a59bSChris Kay 	uint64_t amcg1idr_el0_voff;	/* Auxiliary counters with virtual offsets */
452e747a59bSChris Kay 	uint64_t amcfgr_el0_ncg;	/* Number of counter groups */
453e747a59bSChris Kay 	uint64_t amcgcr_el0_cg1nc;	/* Number of group 1 counters */
454e747a59bSChris Kay #endif
455e747a59bSChris Kay 
456e747a59bSChris Kay 	id_aa64pfr0_el1_amu = read_id_aa64pfr0_el1_amu();
457e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu == ID_AA64PFR0_AMU_NOT_SUPPORTED) {
458e747a59bSChris Kay 		return (void *)0;
459e747a59bSChris Kay 	}
460e747a59bSChris Kay 
461e747a59bSChris Kay 	core_pos = plat_my_core_pos();
462e747a59bSChris Kay 	ctx = &amu_ctxs_[core_pos];
463e747a59bSChris Kay 
464e747a59bSChris Kay 	amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc();
465e747a59bSChris Kay 	hcr_el2_amvoffen = (id_aa64pfr0_el1_amu >= ID_AA64PFR0_AMU_V1P1) ?
466e747a59bSChris Kay 		read_hcr_el2_amvoffen() : 0U;
467e747a59bSChris Kay 
468e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
469e747a59bSChris Kay 	amcfgr_el0_ncg = read_amcfgr_el0_ncg();
470e747a59bSChris Kay 	amcgcr_el0_cg1nc = (amcfgr_el0_ncg > 0U) ? read_amcgcr_el0_cg1nc() : 0U;
471e747a59bSChris Kay 	amcg1idr_el0_voff = (hcr_el2_amvoffen != 0U) ? read_amcg1idr_el0_voff() : 0U;
472e747a59bSChris Kay #endif
473e747a59bSChris Kay 
474e747a59bSChris Kay 	/*
475e747a59bSChris Kay 	 * Disable all AMU counters.
476e747a59bSChris Kay 	 */
477e747a59bSChris Kay 
478e747a59bSChris Kay 	ctx->group0_enable = read_amcntenset0_el0_px();
479e747a59bSChris Kay 	write_amcntenclr0_el0_px(ctx->group0_enable);
480e747a59bSChris Kay 
481e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
482e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0U) {
483e747a59bSChris Kay 		ctx->group1_enable = read_amcntenset1_el0_px();
484e747a59bSChris Kay 		write_amcntenclr1_el0_px(ctx->group1_enable);
4851fd685a7SChris Kay 	}
486f3ccf036SAlexei Fedorov #endif
4871fd685a7SChris Kay 
488b6eb3932SDimitris Papastamos 	/*
489e747a59bSChris Kay 	 * Save the counters to the local context.
490b6eb3932SDimitris Papastamos 	 */
491f3ccf036SAlexei Fedorov 
492e747a59bSChris Kay 	isb(); /* Ensure counters have been stopped */
4931fd685a7SChris Kay 
494e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg0nc; i++) {
495b6eb3932SDimitris Papastamos 		ctx->group0_cnts[i] = amu_group0_cnt_read(i);
496f3ccf036SAlexei Fedorov 	}
497b6eb3932SDimitris Papastamos 
498e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
499e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg1nc; i++) {
500e747a59bSChris Kay 		ctx->group1_cnts[i] = amu_group1_cnt_read(i);
501e747a59bSChris Kay 	}
502e747a59bSChris Kay #endif
503e747a59bSChris Kay 
504e747a59bSChris Kay 	/*
505e747a59bSChris Kay 	 * Save virtual offsets for counters that offer them.
506e747a59bSChris Kay 	 */
507e747a59bSChris Kay 
508e747a59bSChris Kay 	if (hcr_el2_amvoffen != 0U) {
509e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg0nc; i++) {
510e747a59bSChris Kay 			if (!amu_group0_voffset_supported(i)) {
511e747a59bSChris Kay 				continue; /* No virtual offset */
512e747a59bSChris Kay 			}
513e747a59bSChris Kay 
514e747a59bSChris Kay 			ctx->group0_voffsets[j++] = amu_group0_voffset_read(i);
515873d4241Sjohpow01 		}
516873d4241Sjohpow01 
5171fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
518e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg1nc; i++) {
519e747a59bSChris Kay 			if ((amcg1idr_el0_voff >> i) & 1U) {
520e747a59bSChris Kay 				continue; /* No virtual offset */
521f3ccf036SAlexei Fedorov 			}
522873d4241Sjohpow01 
523e747a59bSChris Kay 			ctx->group1_voffsets[j++] = amu_group1_voffset_read(i);
5241fd685a7SChris Kay 		}
525f3ccf036SAlexei Fedorov #endif
526e747a59bSChris Kay 	}
5271fd685a7SChris Kay 
52840daecc1SAntonio Nino Diaz 	return (void *)0;
529b6eb3932SDimitris Papastamos }
530b6eb3932SDimitris Papastamos 
531b6eb3932SDimitris Papastamos static void *amu_context_restore(const void *arg)
532b6eb3932SDimitris Papastamos {
533e747a59bSChris Kay 	uint64_t i, j;
534b6eb3932SDimitris Papastamos 
535e747a59bSChris Kay 	unsigned int core_pos;
536e747a59bSChris Kay 	struct amu_ctx *ctx;
537b6eb3932SDimitris Papastamos 
538e747a59bSChris Kay 	uint64_t id_aa64pfr0_el1_amu;	/* AMU version */
539e747a59bSChris Kay 
540e747a59bSChris Kay 	uint64_t hcr_el2_amvoffen;	/* AMU virtual offsets enabled */
541e747a59bSChris Kay 
542e747a59bSChris Kay 	uint64_t amcfgr_el0_ncg;	/* Number of counter groups */
543e747a59bSChris Kay 	uint64_t amcgcr_el0_cg0nc;	/* Number of group 0 counters */
544b6eb3932SDimitris Papastamos 
5451fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
546e747a59bSChris Kay 	uint64_t amcgcr_el0_cg1nc;	/* Number of group 1 counters */
547e747a59bSChris Kay 	uint64_t amcg1idr_el0_voff;	/* Auxiliary counters with virtual offsets */
548f3ccf036SAlexei Fedorov #endif
549b6eb3932SDimitris Papastamos 
550e747a59bSChris Kay 	id_aa64pfr0_el1_amu = read_id_aa64pfr0_el1_amu();
551e747a59bSChris Kay 	if (id_aa64pfr0_el1_amu == ID_AA64PFR0_AMU_NOT_SUPPORTED) {
552e747a59bSChris Kay 		return (void *)0;
553e747a59bSChris Kay 	}
554e747a59bSChris Kay 
555e747a59bSChris Kay 	core_pos = plat_my_core_pos();
556e747a59bSChris Kay 	ctx = &amu_ctxs_[core_pos];
557e747a59bSChris Kay 
558e747a59bSChris Kay 	amcfgr_el0_ncg = read_amcfgr_el0_ncg();
559e747a59bSChris Kay 	amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc();
560e747a59bSChris Kay 
561e747a59bSChris Kay 	hcr_el2_amvoffen = (id_aa64pfr0_el1_amu >= ID_AA64PFR0_AMU_V1P1) ?
562e747a59bSChris Kay 		read_hcr_el2_amvoffen() : 0U;
563e747a59bSChris Kay 
564e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
565e747a59bSChris Kay 	amcgcr_el0_cg1nc = (amcfgr_el0_ncg > 0U) ? read_amcgcr_el0_cg1nc() : 0U;
566e747a59bSChris Kay 	amcg1idr_el0_voff = (hcr_el2_amvoffen != 0U) ? read_amcg1idr_el0_voff() : 0U;
567e747a59bSChris Kay #endif
568e747a59bSChris Kay 
569e747a59bSChris Kay 	/*
570e747a59bSChris Kay 	 * Sanity check that all counters were disabled when the context was
571e747a59bSChris Kay 	 * previously saved.
572e747a59bSChris Kay 	 */
573e747a59bSChris Kay 
574e747a59bSChris Kay 	assert(read_amcntenset0_el0_px() == 0U);
575e747a59bSChris Kay 
576e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0U) {
577e747a59bSChris Kay 		assert(read_amcntenset1_el0_px() == 0U);
578e747a59bSChris Kay 	}
579e747a59bSChris Kay 
580e747a59bSChris Kay 	/*
581e747a59bSChris Kay 	 * Restore the counter values from the local context.
582e747a59bSChris Kay 	 */
583e747a59bSChris Kay 
584e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg0nc; i++) {
585b6eb3932SDimitris Papastamos 		amu_group0_cnt_write(i, ctx->group0_cnts[i]);
586f3ccf036SAlexei Fedorov 	}
587b6eb3932SDimitris Papastamos 
5881fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
589e747a59bSChris Kay 	for (i = 0U; i < amcgcr_el0_cg1nc; i++) {
590f3ccf036SAlexei Fedorov 		amu_group1_cnt_write(i, ctx->group1_cnts[i]);
591f3ccf036SAlexei Fedorov 	}
592e747a59bSChris Kay #endif
593e747a59bSChris Kay 
594e747a59bSChris Kay 	/*
595e747a59bSChris Kay 	 * Restore virtual offsets for counters that offer them.
596e747a59bSChris Kay 	 */
597e747a59bSChris Kay 
598e747a59bSChris Kay 	if (hcr_el2_amvoffen != 0U) {
599e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg0nc; i++) {
600e747a59bSChris Kay 			if (!amu_group0_voffset_supported(i)) {
601e747a59bSChris Kay 				continue; /* No virtual offset */
602f3ccf036SAlexei Fedorov 			}
603f3ccf036SAlexei Fedorov 
604e747a59bSChris Kay 			amu_group0_voffset_write(i, ctx->group0_voffsets[j++]);
605873d4241Sjohpow01 		}
606873d4241Sjohpow01 
607e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
608e747a59bSChris Kay 		for (i = 0U, j = 0U; i < amcgcr_el0_cg1nc; i++) {
609e747a59bSChris Kay 			if ((amcg1idr_el0_voff >> i) & 1U) {
610e747a59bSChris Kay 				continue; /* No virtual offset */
611e747a59bSChris Kay 			}
612e747a59bSChris Kay 
613e747a59bSChris Kay 			amu_group1_voffset_write(i, ctx->group1_voffsets[j++]);
614e747a59bSChris Kay 		}
615e747a59bSChris Kay #endif
616e747a59bSChris Kay 	}
617e747a59bSChris Kay 
618e747a59bSChris Kay 	/*
619e747a59bSChris Kay 	 * Re-enable counters that were disabled during context save.
620e747a59bSChris Kay 	 */
621e747a59bSChris Kay 
622e747a59bSChris Kay 	write_amcntenset0_el0_px(ctx->group0_enable);
623e747a59bSChris Kay 
624e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS
625e747a59bSChris Kay 	if (amcfgr_el0_ncg > 0) {
626e747a59bSChris Kay 		write_amcntenset1_el0_px(ctx->group1_enable);
6271fd685a7SChris Kay 	}
628f3ccf036SAlexei Fedorov #endif
629b6eb3932SDimitris Papastamos 
63068120783SChris Kay #if ENABLE_MPMM
63168120783SChris Kay 	mpmm_enable();
63268120783SChris Kay #endif
63368120783SChris Kay 
63440daecc1SAntonio Nino Diaz 	return (void *)0;
635b6eb3932SDimitris Papastamos }
636b6eb3932SDimitris Papastamos 
637b6eb3932SDimitris Papastamos SUBSCRIBE_TO_EVENT(psci_suspend_pwrdown_start, amu_context_save);
638b6eb3932SDimitris Papastamos SUBSCRIBE_TO_EVENT(psci_suspend_pwrdown_finish, amu_context_restore);
639