1380559c1SDimitris Papastamos /* 2873d4241Sjohpow01 * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved. 3380559c1SDimitris Papastamos * 4380559c1SDimitris Papastamos * SPDX-License-Identifier: BSD-3-Clause 5380559c1SDimitris Papastamos */ 6380559c1SDimitris Papastamos 709d40e0eSAntonio Nino Diaz #include <assert.h> 833b9be6dSChris Kay #include <cdefs.h> 94ce3e99aSScott Branden #include <inttypes.h> 1009d40e0eSAntonio Nino Diaz #include <stdbool.h> 114ce3e99aSScott Branden #include <stdint.h> 1209d40e0eSAntonio Nino Diaz 13e747a59bSChris Kay #include "../amu_private.h" 14380559c1SDimitris Papastamos #include <arch.h> 15873d4241Sjohpow01 #include <arch_features.h> 16380559c1SDimitris Papastamos #include <arch_helpers.h> 17742ca230SChris Kay #include <common/debug.h> 1809d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 1909d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 20f3ccf036SAlexei Fedorov 2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 22380559c1SDimitris Papastamos 23742ca230SChris Kay #if ENABLE_AMU_FCONF 24742ca230SChris Kay # include <lib/fconf/fconf.h> 25742ca230SChris Kay # include <lib/fconf/fconf_amu_getter.h> 26742ca230SChris Kay #endif 27742ca230SChris Kay 2868120783SChris Kay #if ENABLE_MPMM 2968120783SChris Kay # include <lib/mpmm/mpmm.h> 3068120783SChris Kay #endif 3168120783SChris Kay 32e747a59bSChris Kay struct amu_ctx { 33e747a59bSChris Kay uint64_t group0_cnts[AMU_GROUP0_MAX_COUNTERS]; 34e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 35e747a59bSChris Kay uint64_t group1_cnts[AMU_GROUP1_MAX_COUNTERS]; 36e747a59bSChris Kay #endif 37e747a59bSChris Kay 38e747a59bSChris Kay /* Architected event counter 1 does not have an offset register */ 39e747a59bSChris Kay uint64_t group0_voffsets[AMU_GROUP0_MAX_COUNTERS - 1U]; 40e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 41e747a59bSChris Kay uint64_t group1_voffsets[AMU_GROUP1_MAX_COUNTERS]; 42e747a59bSChris Kay #endif 43e747a59bSChris Kay 44e747a59bSChris Kay uint16_t group0_enable; 45e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 46e747a59bSChris Kay uint16_t group1_enable; 47e747a59bSChris Kay #endif 48e747a59bSChris Kay }; 49e747a59bSChris Kay 50e747a59bSChris Kay static struct amu_ctx amu_ctxs_[PLATFORM_CORE_COUNT]; 51e747a59bSChris Kay 52e747a59bSChris Kay CASSERT((sizeof(amu_ctxs_[0].group0_enable) * CHAR_BIT) <= AMU_GROUP0_MAX_COUNTERS, 53e747a59bSChris Kay amu_ctx_group0_enable_cannot_represent_all_group0_counters); 54e747a59bSChris Kay 55e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 56e747a59bSChris Kay CASSERT((sizeof(amu_ctxs_[0].group1_enable) * CHAR_BIT) <= AMU_GROUP1_MAX_COUNTERS, 57e747a59bSChris Kay amu_ctx_group1_enable_cannot_represent_all_group1_counters); 58e747a59bSChris Kay #endif 59b6eb3932SDimitris Papastamos 6033b9be6dSChris Kay static inline __unused uint64_t read_hcr_el2_amvoffen(void) 6133b9be6dSChris Kay { 6233b9be6dSChris Kay return (read_hcr_el2() & HCR_AMVOFFEN_BIT) >> 6333b9be6dSChris Kay HCR_AMVOFFEN_SHIFT; 6433b9be6dSChris Kay } 6533b9be6dSChris Kay 6633b9be6dSChris Kay static inline __unused void write_cptr_el2_tam(uint64_t value) 6733b9be6dSChris Kay { 6833b9be6dSChris Kay write_cptr_el2((read_cptr_el2() & ~CPTR_EL2_TAM_BIT) | 6933b9be6dSChris Kay ((value << CPTR_EL2_TAM_SHIFT) & CPTR_EL2_TAM_BIT)); 7033b9be6dSChris Kay } 7133b9be6dSChris Kay 72a4c39456SJohn Powell static inline __unused void ctx_write_cptr_el3_tam(cpu_context_t *ctx, uint64_t tam) 7333b9be6dSChris Kay { 7433b9be6dSChris Kay uint64_t value = read_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3); 7533b9be6dSChris Kay 7633b9be6dSChris Kay value &= ~TAM_BIT; 7733b9be6dSChris Kay value |= (tam << TAM_SHIFT) & TAM_BIT; 7833b9be6dSChris Kay 7933b9be6dSChris Kay write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, value); 8033b9be6dSChris Kay } 8133b9be6dSChris Kay 82a4c39456SJohn Powell static inline __unused void ctx_write_scr_el3_amvoffen(cpu_context_t *ctx, uint64_t amvoffen) 83a4c39456SJohn Powell { 84a4c39456SJohn Powell uint64_t value = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 85a4c39456SJohn Powell 86a4c39456SJohn Powell value &= ~SCR_AMVOFFEN_BIT; 87a4c39456SJohn Powell value |= (amvoffen << SCR_AMVOFFEN_SHIFT) & SCR_AMVOFFEN_BIT; 88a4c39456SJohn Powell 89a4c39456SJohn Powell write_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3, value); 90a4c39456SJohn Powell } 91a4c39456SJohn Powell 9233b9be6dSChris Kay static inline __unused void write_hcr_el2_amvoffen(uint64_t value) 9333b9be6dSChris Kay { 9433b9be6dSChris Kay write_hcr_el2((read_hcr_el2() & ~HCR_AMVOFFEN_BIT) | 9533b9be6dSChris Kay ((value << HCR_AMVOFFEN_SHIFT) & HCR_AMVOFFEN_BIT)); 9633b9be6dSChris Kay } 9733b9be6dSChris Kay 9833b9be6dSChris Kay static inline __unused void write_amcr_el0_cg1rz(uint64_t value) 9933b9be6dSChris Kay { 10033b9be6dSChris Kay write_amcr_el0((read_amcr_el0() & ~AMCR_CG1RZ_BIT) | 10133b9be6dSChris Kay ((value << AMCR_CG1RZ_SHIFT) & AMCR_CG1RZ_BIT)); 10233b9be6dSChris Kay } 10333b9be6dSChris Kay 10433b9be6dSChris Kay static inline __unused uint64_t read_amcfgr_el0_ncg(void) 10533b9be6dSChris Kay { 10633b9be6dSChris Kay return (read_amcfgr_el0() >> AMCFGR_EL0_NCG_SHIFT) & 10733b9be6dSChris Kay AMCFGR_EL0_NCG_MASK; 10833b9be6dSChris Kay } 10933b9be6dSChris Kay 110e747a59bSChris Kay static inline __unused uint64_t read_amcgcr_el0_cg0nc(void) 11181e2ff1fSChris Kay { 11281e2ff1fSChris Kay return (read_amcgcr_el0() >> AMCGCR_EL0_CG0NC_SHIFT) & 11381e2ff1fSChris Kay AMCGCR_EL0_CG0NC_MASK; 11481e2ff1fSChris Kay } 11581e2ff1fSChris Kay 11633b9be6dSChris Kay static inline __unused uint64_t read_amcg1idr_el0_voff(void) 11733b9be6dSChris Kay { 11833b9be6dSChris Kay return (read_amcg1idr_el0() >> AMCG1IDR_VOFF_SHIFT) & 11933b9be6dSChris Kay AMCG1IDR_VOFF_MASK; 12033b9be6dSChris Kay } 12133b9be6dSChris Kay 12233b9be6dSChris Kay static inline __unused uint64_t read_amcgcr_el0_cg1nc(void) 12333b9be6dSChris Kay { 12433b9be6dSChris Kay return (read_amcgcr_el0() >> AMCGCR_EL0_CG1NC_SHIFT) & 12533b9be6dSChris Kay AMCGCR_EL0_CG1NC_MASK; 12633b9be6dSChris Kay } 12733b9be6dSChris Kay 12833b9be6dSChris Kay static inline __unused uint64_t read_amcntenset0_el0_px(void) 12933b9be6dSChris Kay { 13033b9be6dSChris Kay return (read_amcntenset0_el0() >> AMCNTENSET0_EL0_Pn_SHIFT) & 13133b9be6dSChris Kay AMCNTENSET0_EL0_Pn_MASK; 13233b9be6dSChris Kay } 13333b9be6dSChris Kay 13433b9be6dSChris Kay static inline __unused uint64_t read_amcntenset1_el0_px(void) 13533b9be6dSChris Kay { 13633b9be6dSChris Kay return (read_amcntenset1_el0() >> AMCNTENSET1_EL0_Pn_SHIFT) & 13733b9be6dSChris Kay AMCNTENSET1_EL0_Pn_MASK; 13833b9be6dSChris Kay } 13933b9be6dSChris Kay 14033b9be6dSChris Kay static inline __unused void write_amcntenset0_el0_px(uint64_t px) 14133b9be6dSChris Kay { 14233b9be6dSChris Kay uint64_t value = read_amcntenset0_el0(); 14333b9be6dSChris Kay 14433b9be6dSChris Kay value &= ~AMCNTENSET0_EL0_Pn_MASK; 14533b9be6dSChris Kay value |= (px << AMCNTENSET0_EL0_Pn_SHIFT) & AMCNTENSET0_EL0_Pn_MASK; 14633b9be6dSChris Kay 14733b9be6dSChris Kay write_amcntenset0_el0(value); 14833b9be6dSChris Kay } 14933b9be6dSChris Kay 15033b9be6dSChris Kay static inline __unused void write_amcntenset1_el0_px(uint64_t px) 15133b9be6dSChris Kay { 15233b9be6dSChris Kay uint64_t value = read_amcntenset1_el0(); 15333b9be6dSChris Kay 15433b9be6dSChris Kay value &= ~AMCNTENSET1_EL0_Pn_MASK; 15533b9be6dSChris Kay value |= (px << AMCNTENSET1_EL0_Pn_SHIFT) & AMCNTENSET1_EL0_Pn_MASK; 15633b9be6dSChris Kay 15733b9be6dSChris Kay write_amcntenset1_el0(value); 15833b9be6dSChris Kay } 15933b9be6dSChris Kay 16033b9be6dSChris Kay static inline __unused void write_amcntenclr0_el0_px(uint64_t px) 16133b9be6dSChris Kay { 16233b9be6dSChris Kay uint64_t value = read_amcntenclr0_el0(); 16333b9be6dSChris Kay 16433b9be6dSChris Kay value &= ~AMCNTENCLR0_EL0_Pn_MASK; 16533b9be6dSChris Kay value |= (px << AMCNTENCLR0_EL0_Pn_SHIFT) & AMCNTENCLR0_EL0_Pn_MASK; 16633b9be6dSChris Kay 16733b9be6dSChris Kay write_amcntenclr0_el0(value); 16833b9be6dSChris Kay } 16933b9be6dSChris Kay 17033b9be6dSChris Kay static inline __unused void write_amcntenclr1_el0_px(uint64_t px) 17133b9be6dSChris Kay { 17233b9be6dSChris Kay uint64_t value = read_amcntenclr1_el0(); 17333b9be6dSChris Kay 17433b9be6dSChris Kay value &= ~AMCNTENCLR1_EL0_Pn_MASK; 17533b9be6dSChris Kay value |= (px << AMCNTENCLR1_EL0_Pn_SHIFT) & AMCNTENCLR1_EL0_Pn_MASK; 17633b9be6dSChris Kay 17733b9be6dSChris Kay write_amcntenclr1_el0(value); 17833b9be6dSChris Kay } 17933b9be6dSChris Kay 18033b9be6dSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 181e747a59bSChris Kay static __unused bool amu_group1_supported(void) 182f3ccf036SAlexei Fedorov { 18333b9be6dSChris Kay return read_amcfgr_el0_ncg() > 0U; 184f3ccf036SAlexei Fedorov } 185f3ccf036SAlexei Fedorov #endif 186f3ccf036SAlexei Fedorov 1870767d50eSDimitris Papastamos /* 188e747a59bSChris Kay * Enable counters. This function is meant to be invoked by the context 189e747a59bSChris Kay * management library before exiting from EL3. 1900767d50eSDimitris Papastamos */ 191*4085a02cSBoyan Karatotev void amu_enable(cpu_context_t *ctx) 1920767d50eSDimitris Papastamos { 193380559c1SDimitris Papastamos /* 194*4085a02cSBoyan Karatotev * Set CPTR_EL3.TAM to zero so that any accesses to the Activity Monitor 195*4085a02cSBoyan Karatotev * registers do not trap to EL3. 196380559c1SDimitris Papastamos */ 197a4c39456SJohn Powell ctx_write_cptr_el3_tam(ctx, 0U); 198380559c1SDimitris Papastamos 199*4085a02cSBoyan Karatotev /* Initialize FEAT_AMUv1p1 features if present. */ 200*4085a02cSBoyan Karatotev if (is_feat_amuv1p1_supported()) { 201e747a59bSChris Kay /* 202*4085a02cSBoyan Karatotev * Set SCR_EL3.AMVOFFEN to one so that accesses to virtual 203*4085a02cSBoyan Karatotev * offset registers at EL2 do not trap to EL3 204e747a59bSChris Kay */ 205*4085a02cSBoyan Karatotev ctx_write_scr_el3_amvoffen(ctx, 1U); 206*4085a02cSBoyan Karatotev } 207*4085a02cSBoyan Karatotev } 208f3ccf036SAlexei Fedorov 209*4085a02cSBoyan Karatotev void amu_init_el3(void) 210*4085a02cSBoyan Karatotev { 211*4085a02cSBoyan Karatotev uint64_t group0_impl_ctr = read_amcgcr_el0_cg0nc(); 212*4085a02cSBoyan Karatotev uint64_t group0_en_mask = (1 << (group0_impl_ctr)) - 1U; 213*4085a02cSBoyan Karatotev uint64_t num_ctr_groups = read_amcfgr_el0_ncg(); 214e747a59bSChris Kay 215*4085a02cSBoyan Karatotev /* Enable all architected counters by default */ 216*4085a02cSBoyan Karatotev write_amcntenset0_el0_px(group0_en_mask); 217742ca230SChris Kay 218742ca230SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 219*4085a02cSBoyan Karatotev if (num_ctr_groups > 0U) { 220*4085a02cSBoyan Karatotev uint64_t amcntenset1_el0_px = 0x0; /* Group 1 enable mask */ 221742ca230SChris Kay const struct amu_topology *topology; 222742ca230SChris Kay 223*4085a02cSBoyan Karatotev /* 224*4085a02cSBoyan Karatotev * The platform may opt to enable specific auxiliary counters. 225*4085a02cSBoyan Karatotev * This can be done via the common FCONF getter, or via the 226*4085a02cSBoyan Karatotev * platform-implemented function. 227*4085a02cSBoyan Karatotev */ 228742ca230SChris Kay #if ENABLE_AMU_FCONF 229742ca230SChris Kay topology = FCONF_GET_PROPERTY(amu, config, topology); 230742ca230SChris Kay #else 231742ca230SChris Kay topology = plat_amu_topology(); 232742ca230SChris Kay #endif /* ENABLE_AMU_FCONF */ 233742ca230SChris Kay 234742ca230SChris Kay if (topology != NULL) { 235742ca230SChris Kay unsigned int core_pos = plat_my_core_pos(); 236742ca230SChris Kay 237742ca230SChris Kay amcntenset1_el0_px = topology->cores[core_pos].enable; 238742ca230SChris Kay } else { 239742ca230SChris Kay ERROR("AMU: failed to generate AMU topology\n"); 240742ca230SChris Kay } 241*4085a02cSBoyan Karatotev 242*4085a02cSBoyan Karatotev write_amcntenset1_el0_px(amcntenset1_el0_px); 243*4085a02cSBoyan Karatotev } 244*4085a02cSBoyan Karatotev #else /* ENABLE_AMU_AUXILIARY_COUNTERS */ 245*4085a02cSBoyan Karatotev if (num_ctr_groups > 0U) { 246*4085a02cSBoyan Karatotev VERBOSE("AMU: auxiliary counters detected but support is disabled\n"); 247*4085a02cSBoyan Karatotev } 248742ca230SChris Kay #endif /* ENABLE_AMU_AUXILIARY_COUNTERS */ 249742ca230SChris Kay 250b57e16a4SAndre Przywara if (is_feat_amuv1p1_supported()) { 251873d4241Sjohpow01 #if AMU_RESTRICT_COUNTERS 252873d4241Sjohpow01 /* 25368120783SChris Kay * FEAT_AMUv1p1 adds a register field to restrict access to 25468120783SChris Kay * group 1 counters at all but the highest implemented EL. This 25568120783SChris Kay * is controlled with the `AMU_RESTRICT_COUNTERS` compile time 25668120783SChris Kay * flag, when set, system register reads at lower ELs return 25768120783SChris Kay * zero. Reads from the memory mapped view are unaffected. 258873d4241Sjohpow01 */ 259873d4241Sjohpow01 VERBOSE("AMU group 1 counter access restricted.\n"); 26033b9be6dSChris Kay write_amcr_el0_cg1rz(1U); 261873d4241Sjohpow01 #else 26233b9be6dSChris Kay write_amcr_el0_cg1rz(0U); 263873d4241Sjohpow01 #endif 264380559c1SDimitris Papastamos } 2650767d50eSDimitris Papastamos 26668120783SChris Kay #if ENABLE_MPMM 26768120783SChris Kay mpmm_enable(); 26868120783SChris Kay #endif 26968120783SChris Kay } 27068120783SChris Kay 271*4085a02cSBoyan Karatotev void amu_init_el2_unused(void) 272*4085a02cSBoyan Karatotev { 273*4085a02cSBoyan Karatotev /* 274*4085a02cSBoyan Karatotev * CPTR_EL2.TAM: Set to zero so any accesses to the Activity Monitor 275*4085a02cSBoyan Karatotev * registers do not trap to EL2. 276*4085a02cSBoyan Karatotev */ 277*4085a02cSBoyan Karatotev write_cptr_el2_tam(0U); 278*4085a02cSBoyan Karatotev 279*4085a02cSBoyan Karatotev /* Initialize FEAT_AMUv1p1 features if present. */ 280*4085a02cSBoyan Karatotev if (is_feat_amuv1p1_supported()) { 281*4085a02cSBoyan Karatotev /* Make sure virtual offsets are disabled if EL2 not used. */ 282*4085a02cSBoyan Karatotev write_hcr_el2_amvoffen(0U); 283*4085a02cSBoyan Karatotev } 284*4085a02cSBoyan Karatotev } 285*4085a02cSBoyan Karatotev 2860767d50eSDimitris Papastamos /* Read the group 0 counter identified by the given `idx`. */ 287b4b726eaSChris Kay static uint64_t amu_group0_cnt_read(unsigned int idx) 2880767d50eSDimitris Papastamos { 289b57e16a4SAndre Przywara assert(is_feat_amu_supported()); 29081e2ff1fSChris Kay assert(idx < read_amcgcr_el0_cg0nc()); 2910767d50eSDimitris Papastamos 2920767d50eSDimitris Papastamos return amu_group0_cnt_read_internal(idx); 2930767d50eSDimitris Papastamos } 2940767d50eSDimitris Papastamos 295f3ccf036SAlexei Fedorov /* Write the group 0 counter identified by the given `idx` with `val` */ 296b4b726eaSChris Kay static void amu_group0_cnt_write(unsigned int idx, uint64_t val) 2970767d50eSDimitris Papastamos { 298b57e16a4SAndre Przywara assert(is_feat_amu_supported()); 29981e2ff1fSChris Kay assert(idx < read_amcgcr_el0_cg0nc()); 3000767d50eSDimitris Papastamos 3010767d50eSDimitris Papastamos amu_group0_cnt_write_internal(idx, val); 3020767d50eSDimitris Papastamos isb(); 3030767d50eSDimitris Papastamos } 3040767d50eSDimitris Papastamos 305873d4241Sjohpow01 /* 306e747a59bSChris Kay * Unlike with auxiliary counters, we cannot detect at runtime whether an 307e747a59bSChris Kay * architected counter supports a virtual offset. These are instead fixed 308e747a59bSChris Kay * according to FEAT_AMUv1p1, but this switch will need to be updated if later 309e747a59bSChris Kay * revisions of FEAT_AMU add additional architected counters. 310e747a59bSChris Kay */ 311e747a59bSChris Kay static bool amu_group0_voffset_supported(uint64_t idx) 312e747a59bSChris Kay { 313e747a59bSChris Kay switch (idx) { 314e747a59bSChris Kay case 0U: 315e747a59bSChris Kay case 2U: 316e747a59bSChris Kay case 3U: 317e747a59bSChris Kay return true; 318e747a59bSChris Kay 319e747a59bSChris Kay case 1U: 320e747a59bSChris Kay return false; 321e747a59bSChris Kay 322e747a59bSChris Kay default: 323e747a59bSChris Kay ERROR("AMU: can't set up virtual offset for unknown " 3244ce3e99aSScott Branden "architected counter %" PRIu64 "!\n", idx); 325e747a59bSChris Kay 326e747a59bSChris Kay panic(); 327e747a59bSChris Kay } 328e747a59bSChris Kay } 329e747a59bSChris Kay 330e747a59bSChris Kay /* 331873d4241Sjohpow01 * Read the group 0 offset register for a given index. Index must be 0, 2, 332873d4241Sjohpow01 * or 3, the register for 1 does not exist. 333873d4241Sjohpow01 * 334873d4241Sjohpow01 * Using this function requires FEAT_AMUv1p1 support. 335873d4241Sjohpow01 */ 336b4b726eaSChris Kay static uint64_t amu_group0_voffset_read(unsigned int idx) 337873d4241Sjohpow01 { 338b57e16a4SAndre Przywara assert(is_feat_amuv1p1_supported()); 33981e2ff1fSChris Kay assert(idx < read_amcgcr_el0_cg0nc()); 340873d4241Sjohpow01 assert(idx != 1U); 341873d4241Sjohpow01 342873d4241Sjohpow01 return amu_group0_voffset_read_internal(idx); 343873d4241Sjohpow01 } 344873d4241Sjohpow01 345873d4241Sjohpow01 /* 346873d4241Sjohpow01 * Write the group 0 offset register for a given index. Index must be 0, 2, or 347873d4241Sjohpow01 * 3, the register for 1 does not exist. 348873d4241Sjohpow01 * 349873d4241Sjohpow01 * Using this function requires FEAT_AMUv1p1 support. 350873d4241Sjohpow01 */ 351b4b726eaSChris Kay static void amu_group0_voffset_write(unsigned int idx, uint64_t val) 352873d4241Sjohpow01 { 353b57e16a4SAndre Przywara assert(is_feat_amuv1p1_supported()); 35481e2ff1fSChris Kay assert(idx < read_amcgcr_el0_cg0nc()); 355873d4241Sjohpow01 assert(idx != 1U); 356873d4241Sjohpow01 357873d4241Sjohpow01 amu_group0_voffset_write_internal(idx, val); 358873d4241Sjohpow01 isb(); 359873d4241Sjohpow01 } 360873d4241Sjohpow01 3611fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 362f3ccf036SAlexei Fedorov /* Read the group 1 counter identified by the given `idx` */ 363b4b726eaSChris Kay static uint64_t amu_group1_cnt_read(unsigned int idx) 3640767d50eSDimitris Papastamos { 365b57e16a4SAndre Przywara assert(is_feat_amu_supported()); 366f3ccf036SAlexei Fedorov assert(amu_group1_supported()); 36731d3cc25SChris Kay assert(idx < read_amcgcr_el0_cg1nc()); 3680767d50eSDimitris Papastamos 3690767d50eSDimitris Papastamos return amu_group1_cnt_read_internal(idx); 3700767d50eSDimitris Papastamos } 3710767d50eSDimitris Papastamos 372f3ccf036SAlexei Fedorov /* Write the group 1 counter identified by the given `idx` with `val` */ 373b4b726eaSChris Kay static void amu_group1_cnt_write(unsigned int idx, uint64_t val) 3740767d50eSDimitris Papastamos { 375b57e16a4SAndre Przywara assert(is_feat_amu_supported()); 376f3ccf036SAlexei Fedorov assert(amu_group1_supported()); 37731d3cc25SChris Kay assert(idx < read_amcgcr_el0_cg1nc()); 3780767d50eSDimitris Papastamos 3790767d50eSDimitris Papastamos amu_group1_cnt_write_internal(idx, val); 3800767d50eSDimitris Papastamos isb(); 3810767d50eSDimitris Papastamos } 3820767d50eSDimitris Papastamos 3830767d50eSDimitris Papastamos /* 384873d4241Sjohpow01 * Read the group 1 offset register for a given index. 385873d4241Sjohpow01 * 386873d4241Sjohpow01 * Using this function requires FEAT_AMUv1p1 support. 387873d4241Sjohpow01 */ 388b4b726eaSChris Kay static uint64_t amu_group1_voffset_read(unsigned int idx) 389873d4241Sjohpow01 { 390b57e16a4SAndre Przywara assert(is_feat_amuv1p1_supported()); 391873d4241Sjohpow01 assert(amu_group1_supported()); 39231d3cc25SChris Kay assert(idx < read_amcgcr_el0_cg1nc()); 39333b9be6dSChris Kay assert((read_amcg1idr_el0_voff() & (UINT64_C(1) << idx)) != 0U); 394873d4241Sjohpow01 395873d4241Sjohpow01 return amu_group1_voffset_read_internal(idx); 396873d4241Sjohpow01 } 397873d4241Sjohpow01 398873d4241Sjohpow01 /* 399873d4241Sjohpow01 * Write the group 1 offset register for a given index. 400873d4241Sjohpow01 * 401873d4241Sjohpow01 * Using this function requires FEAT_AMUv1p1 support. 402873d4241Sjohpow01 */ 403b4b726eaSChris Kay static void amu_group1_voffset_write(unsigned int idx, uint64_t val) 404873d4241Sjohpow01 { 405b57e16a4SAndre Przywara assert(is_feat_amuv1p1_supported()); 406873d4241Sjohpow01 assert(amu_group1_supported()); 40731d3cc25SChris Kay assert(idx < read_amcgcr_el0_cg1nc()); 40833b9be6dSChris Kay assert((read_amcg1idr_el0_voff() & (UINT64_C(1) << idx)) != 0U); 409873d4241Sjohpow01 410873d4241Sjohpow01 amu_group1_voffset_write_internal(idx, val); 411873d4241Sjohpow01 isb(); 412873d4241Sjohpow01 } 4131fd685a7SChris Kay #endif 414b6eb3932SDimitris Papastamos 415b6eb3932SDimitris Papastamos static void *amu_context_save(const void *arg) 416b6eb3932SDimitris Papastamos { 417e747a59bSChris Kay uint64_t i, j; 418b6eb3932SDimitris Papastamos 419e747a59bSChris Kay unsigned int core_pos; 420e747a59bSChris Kay struct amu_ctx *ctx; 421b6eb3932SDimitris Papastamos 422b57e16a4SAndre Przywara uint64_t hcr_el2_amvoffen = 0; /* AMU virtual offsets enabled */ 423e747a59bSChris Kay uint64_t amcgcr_el0_cg0nc; /* Number of group 0 counters */ 424b6eb3932SDimitris Papastamos 4251fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 426e747a59bSChris Kay uint64_t amcg1idr_el0_voff; /* Auxiliary counters with virtual offsets */ 427e747a59bSChris Kay uint64_t amcfgr_el0_ncg; /* Number of counter groups */ 428e747a59bSChris Kay uint64_t amcgcr_el0_cg1nc; /* Number of group 1 counters */ 429e747a59bSChris Kay #endif 430e747a59bSChris Kay 431b57e16a4SAndre Przywara if (!is_feat_amu_supported()) { 432e747a59bSChris Kay return (void *)0; 433e747a59bSChris Kay } 434e747a59bSChris Kay 435e747a59bSChris Kay core_pos = plat_my_core_pos(); 436e747a59bSChris Kay ctx = &amu_ctxs_[core_pos]; 437e747a59bSChris Kay 438e747a59bSChris Kay amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc(); 439b57e16a4SAndre Przywara if (is_feat_amuv1p1_supported()) { 440b57e16a4SAndre Przywara hcr_el2_amvoffen = read_hcr_el2_amvoffen(); 441b57e16a4SAndre Przywara } 442e747a59bSChris Kay 443e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 444e747a59bSChris Kay amcfgr_el0_ncg = read_amcfgr_el0_ncg(); 445e747a59bSChris Kay amcgcr_el0_cg1nc = (amcfgr_el0_ncg > 0U) ? read_amcgcr_el0_cg1nc() : 0U; 446e747a59bSChris Kay amcg1idr_el0_voff = (hcr_el2_amvoffen != 0U) ? read_amcg1idr_el0_voff() : 0U; 447e747a59bSChris Kay #endif 448e747a59bSChris Kay 449e747a59bSChris Kay /* 450e747a59bSChris Kay * Disable all AMU counters. 451e747a59bSChris Kay */ 452e747a59bSChris Kay 453e747a59bSChris Kay ctx->group0_enable = read_amcntenset0_el0_px(); 454e747a59bSChris Kay write_amcntenclr0_el0_px(ctx->group0_enable); 455e747a59bSChris Kay 456e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 457e747a59bSChris Kay if (amcfgr_el0_ncg > 0U) { 458e747a59bSChris Kay ctx->group1_enable = read_amcntenset1_el0_px(); 459e747a59bSChris Kay write_amcntenclr1_el0_px(ctx->group1_enable); 4601fd685a7SChris Kay } 461f3ccf036SAlexei Fedorov #endif 4621fd685a7SChris Kay 463b6eb3932SDimitris Papastamos /* 464e747a59bSChris Kay * Save the counters to the local context. 465b6eb3932SDimitris Papastamos */ 466f3ccf036SAlexei Fedorov 467e747a59bSChris Kay isb(); /* Ensure counters have been stopped */ 4681fd685a7SChris Kay 469e747a59bSChris Kay for (i = 0U; i < amcgcr_el0_cg0nc; i++) { 470b6eb3932SDimitris Papastamos ctx->group0_cnts[i] = amu_group0_cnt_read(i); 471f3ccf036SAlexei Fedorov } 472b6eb3932SDimitris Papastamos 473e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 474e747a59bSChris Kay for (i = 0U; i < amcgcr_el0_cg1nc; i++) { 475e747a59bSChris Kay ctx->group1_cnts[i] = amu_group1_cnt_read(i); 476e747a59bSChris Kay } 477e747a59bSChris Kay #endif 478e747a59bSChris Kay 479e747a59bSChris Kay /* 480e747a59bSChris Kay * Save virtual offsets for counters that offer them. 481e747a59bSChris Kay */ 482e747a59bSChris Kay 483e747a59bSChris Kay if (hcr_el2_amvoffen != 0U) { 484e747a59bSChris Kay for (i = 0U, j = 0U; i < amcgcr_el0_cg0nc; i++) { 485e747a59bSChris Kay if (!amu_group0_voffset_supported(i)) { 486e747a59bSChris Kay continue; /* No virtual offset */ 487e747a59bSChris Kay } 488e747a59bSChris Kay 489e747a59bSChris Kay ctx->group0_voffsets[j++] = amu_group0_voffset_read(i); 490873d4241Sjohpow01 } 491873d4241Sjohpow01 4921fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 493e747a59bSChris Kay for (i = 0U, j = 0U; i < amcgcr_el0_cg1nc; i++) { 494e747a59bSChris Kay if ((amcg1idr_el0_voff >> i) & 1U) { 495e747a59bSChris Kay continue; /* No virtual offset */ 496f3ccf036SAlexei Fedorov } 497873d4241Sjohpow01 498e747a59bSChris Kay ctx->group1_voffsets[j++] = amu_group1_voffset_read(i); 4991fd685a7SChris Kay } 500f3ccf036SAlexei Fedorov #endif 501e747a59bSChris Kay } 5021fd685a7SChris Kay 50340daecc1SAntonio Nino Diaz return (void *)0; 504b6eb3932SDimitris Papastamos } 505b6eb3932SDimitris Papastamos 506b6eb3932SDimitris Papastamos static void *amu_context_restore(const void *arg) 507b6eb3932SDimitris Papastamos { 508e747a59bSChris Kay uint64_t i, j; 509b6eb3932SDimitris Papastamos 510e747a59bSChris Kay unsigned int core_pos; 511e747a59bSChris Kay struct amu_ctx *ctx; 512b6eb3932SDimitris Papastamos 513b57e16a4SAndre Przywara uint64_t hcr_el2_amvoffen = 0; /* AMU virtual offsets enabled */ 514e747a59bSChris Kay 515e747a59bSChris Kay uint64_t amcgcr_el0_cg0nc; /* Number of group 0 counters */ 516b6eb3932SDimitris Papastamos 5171fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 518*4085a02cSBoyan Karatotev uint64_t amcfgr_el0_ncg; /* Number of counter groups */ 519e747a59bSChris Kay uint64_t amcgcr_el0_cg1nc; /* Number of group 1 counters */ 520e747a59bSChris Kay uint64_t amcg1idr_el0_voff; /* Auxiliary counters with virtual offsets */ 521f3ccf036SAlexei Fedorov #endif 522b6eb3932SDimitris Papastamos 523b57e16a4SAndre Przywara if (!is_feat_amu_supported()) { 524e747a59bSChris Kay return (void *)0; 525e747a59bSChris Kay } 526e747a59bSChris Kay 527e747a59bSChris Kay core_pos = plat_my_core_pos(); 528e747a59bSChris Kay ctx = &amu_ctxs_[core_pos]; 529e747a59bSChris Kay 530e747a59bSChris Kay amcgcr_el0_cg0nc = read_amcgcr_el0_cg0nc(); 531e747a59bSChris Kay 532b57e16a4SAndre Przywara if (is_feat_amuv1p1_supported()) { 533b57e16a4SAndre Przywara hcr_el2_amvoffen = read_hcr_el2_amvoffen(); 534b57e16a4SAndre Przywara } 535e747a59bSChris Kay 536e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 537*4085a02cSBoyan Karatotev amcfgr_el0_ncg = read_amcfgr_el0_ncg(); 538e747a59bSChris Kay amcgcr_el0_cg1nc = (amcfgr_el0_ncg > 0U) ? read_amcgcr_el0_cg1nc() : 0U; 539e747a59bSChris Kay amcg1idr_el0_voff = (hcr_el2_amvoffen != 0U) ? read_amcg1idr_el0_voff() : 0U; 540e747a59bSChris Kay #endif 541e747a59bSChris Kay 542e747a59bSChris Kay /* 543e747a59bSChris Kay * Restore the counter values from the local context. 544e747a59bSChris Kay */ 545e747a59bSChris Kay 546e747a59bSChris Kay for (i = 0U; i < amcgcr_el0_cg0nc; i++) { 547b6eb3932SDimitris Papastamos amu_group0_cnt_write(i, ctx->group0_cnts[i]); 548f3ccf036SAlexei Fedorov } 549b6eb3932SDimitris Papastamos 5501fd685a7SChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 551e747a59bSChris Kay for (i = 0U; i < amcgcr_el0_cg1nc; i++) { 552f3ccf036SAlexei Fedorov amu_group1_cnt_write(i, ctx->group1_cnts[i]); 553f3ccf036SAlexei Fedorov } 554e747a59bSChris Kay #endif 555e747a59bSChris Kay 556e747a59bSChris Kay /* 557e747a59bSChris Kay * Restore virtual offsets for counters that offer them. 558e747a59bSChris Kay */ 559e747a59bSChris Kay 560e747a59bSChris Kay if (hcr_el2_amvoffen != 0U) { 561e747a59bSChris Kay for (i = 0U, j = 0U; i < amcgcr_el0_cg0nc; i++) { 562e747a59bSChris Kay if (!amu_group0_voffset_supported(i)) { 563e747a59bSChris Kay continue; /* No virtual offset */ 564f3ccf036SAlexei Fedorov } 565f3ccf036SAlexei Fedorov 566e747a59bSChris Kay amu_group0_voffset_write(i, ctx->group0_voffsets[j++]); 567873d4241Sjohpow01 } 568873d4241Sjohpow01 569e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 570e747a59bSChris Kay for (i = 0U, j = 0U; i < amcgcr_el0_cg1nc; i++) { 571e747a59bSChris Kay if ((amcg1idr_el0_voff >> i) & 1U) { 572e747a59bSChris Kay continue; /* No virtual offset */ 573e747a59bSChris Kay } 574e747a59bSChris Kay 575e747a59bSChris Kay amu_group1_voffset_write(i, ctx->group1_voffsets[j++]); 576e747a59bSChris Kay } 577e747a59bSChris Kay #endif 578e747a59bSChris Kay } 579e747a59bSChris Kay 580e747a59bSChris Kay /* 581e747a59bSChris Kay * Re-enable counters that were disabled during context save. 582e747a59bSChris Kay */ 583e747a59bSChris Kay 584e747a59bSChris Kay write_amcntenset0_el0_px(ctx->group0_enable); 585e747a59bSChris Kay 586e747a59bSChris Kay #if ENABLE_AMU_AUXILIARY_COUNTERS 587e747a59bSChris Kay if (amcfgr_el0_ncg > 0) { 588e747a59bSChris Kay write_amcntenset1_el0_px(ctx->group1_enable); 5891fd685a7SChris Kay } 590f3ccf036SAlexei Fedorov #endif 591b6eb3932SDimitris Papastamos 59268120783SChris Kay #if ENABLE_MPMM 59368120783SChris Kay mpmm_enable(); 59468120783SChris Kay #endif 59568120783SChris Kay 59640daecc1SAntonio Nino Diaz return (void *)0; 597b6eb3932SDimitris Papastamos } 598b6eb3932SDimitris Papastamos 599b6eb3932SDimitris Papastamos SUBSCRIBE_TO_EVENT(psci_suspend_pwrdown_start, amu_context_save); 600b6eb3932SDimitris Papastamos SUBSCRIBE_TO_EVENT(psci_suspend_pwrdown_finish, amu_context_restore); 601