1532ed618SSoby Mathew /* 201cf14ddSMaksims Svecovs * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 2309d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2409d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 25744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2609d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 27dc78e62dSjohpow01 #include <lib/extensions/sme.h> 2809d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 2909d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 30d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 31813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 328fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 3309d40e0eSAntonio Nino Diaz #include <lib/utils.h> 34532ed618SSoby Mathew 35781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 36781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 37781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 38781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 39532ed618SSoby Mathew 40781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 41b515f541SZelalem Aweke 42b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 43b515f541SZelalem Aweke { 44b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 45b515f541SZelalem Aweke 46b515f541SZelalem Aweke /* 47b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 48b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 49b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 50b515f541SZelalem Aweke * set to zero. 51b515f541SZelalem Aweke * 52b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 53b515f541SZelalem Aweke * 54b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 55b515f541SZelalem Aweke * required by PSCI specification) 56b515f541SZelalem Aweke */ 57b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 58b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 59b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 60b515f541SZelalem Aweke } else { 61b515f541SZelalem Aweke /* 62b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 63b515f541SZelalem Aweke * fields need to be set. 64b515f541SZelalem Aweke * 65b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 66b515f541SZelalem Aweke * instructions are not trapped to EL1. 67b515f541SZelalem Aweke * 68b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 69b515f541SZelalem Aweke * instructions are not trapped to EL1. 70b515f541SZelalem Aweke * 71b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 72b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 73b515f541SZelalem Aweke */ 74b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 75b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 76b515f541SZelalem Aweke } 77b515f541SZelalem Aweke 78b515f541SZelalem Aweke #if ERRATA_A75_764081 79b515f541SZelalem Aweke /* 80b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 81b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 82b515f541SZelalem Aweke */ 83b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 84b515f541SZelalem Aweke #endif 85b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 86b515f541SZelalem Aweke write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 87b515f541SZelalem Aweke 88b515f541SZelalem Aweke /* 89b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 90b515f541SZelalem Aweke * implementation defined. The context restore process will write 91b515f541SZelalem Aweke * the value from the context to the actual register and can cause 92b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 93b515f541SZelalem Aweke * be zero. 94b515f541SZelalem Aweke */ 95b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 96b515f541SZelalem Aweke write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); 97b515f541SZelalem Aweke } 98b515f541SZelalem Aweke 992bbad1d1SZelalem Aweke /****************************************************************************** 1002bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1012bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1022bbad1d1SZelalem Aweke *****************************************************************************/ 1032bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 104532ed618SSoby Mathew { 1052bbad1d1SZelalem Aweke u_register_t scr_el3; 1062bbad1d1SZelalem Aweke el3_state_t *state; 1072bbad1d1SZelalem Aweke 1082bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1092bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1102bbad1d1SZelalem Aweke 1112bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 112532ed618SSoby Mathew /* 1132bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1142bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 115532ed618SSoby Mathew */ 1162bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1172bbad1d1SZelalem Aweke #endif 1182bbad1d1SZelalem Aweke 1192bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS 1202bbad1d1SZelalem Aweke /* Get Memory Tagging Extension support level */ 1212bbad1d1SZelalem Aweke unsigned int mte = get_armv8_5_mte_support(); 1222bbad1d1SZelalem Aweke #endif 1232bbad1d1SZelalem Aweke /* 1242bbad1d1SZelalem Aweke * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS 1252bbad1d1SZelalem Aweke * is set, or when MTE is only implemented at EL0. 1262bbad1d1SZelalem Aweke */ 1272bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 1282bbad1d1SZelalem Aweke assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)); 1292bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1302bbad1d1SZelalem Aweke #else 1312bbad1d1SZelalem Aweke if (mte == MTE_IMPLEMENTED_EL0) { 1322bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1332bbad1d1SZelalem Aweke } 1342bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */ 1352bbad1d1SZelalem Aweke 1362bbad1d1SZelalem Aweke /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */ 1372bbad1d1SZelalem Aweke if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) { 1382bbad1d1SZelalem Aweke if (GET_RW(ep->spsr) != MODE_RW_64) { 1392bbad1d1SZelalem Aweke ERROR("S-EL2 can not be used in AArch32\n."); 1402bbad1d1SZelalem Aweke panic(); 1412bbad1d1SZelalem Aweke } 1422bbad1d1SZelalem Aweke 1432bbad1d1SZelalem Aweke scr_el3 |= SCR_EEL2_BIT; 1442bbad1d1SZelalem Aweke } 1452bbad1d1SZelalem Aweke 1462bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1472bbad1d1SZelalem Aweke 148b515f541SZelalem Aweke /* 149b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 150b515f541SZelalem Aweke * at S-EL2. 151b515f541SZelalem Aweke */ 152b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2 153b515f541SZelalem Aweke setup_el1_context(ctx, ep); 154b515f541SZelalem Aweke #endif 155b515f541SZelalem Aweke 1562bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 1572bbad1d1SZelalem Aweke } 1582bbad1d1SZelalem Aweke 1592bbad1d1SZelalem Aweke #if ENABLE_RME 1602bbad1d1SZelalem Aweke /****************************************************************************** 1612bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1622bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1632bbad1d1SZelalem Aweke *****************************************************************************/ 1642bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1652bbad1d1SZelalem Aweke { 1662bbad1d1SZelalem Aweke u_register_t scr_el3; 1672bbad1d1SZelalem Aweke el3_state_t *state; 1682bbad1d1SZelalem Aweke 1692bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1702bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1712bbad1d1SZelalem Aweke 17201cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17301cf14ddSMaksims Svecovs 17401cf14ddSMaksims Svecovs #if ENABLE_FEAT_CSV2_2 17501cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 17601cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 17701cf14ddSMaksims Svecovs #endif 1782bbad1d1SZelalem Aweke 1792bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1802bbad1d1SZelalem Aweke } 1812bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 1822bbad1d1SZelalem Aweke 1832bbad1d1SZelalem Aweke /****************************************************************************** 1842bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 1852bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1862bbad1d1SZelalem Aweke *****************************************************************************/ 1872bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1882bbad1d1SZelalem Aweke { 1892bbad1d1SZelalem Aweke u_register_t scr_el3; 1902bbad1d1SZelalem Aweke el3_state_t *state; 1912bbad1d1SZelalem Aweke 1922bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1932bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1942bbad1d1SZelalem Aweke 1952bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 1962bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 1972bbad1d1SZelalem Aweke 1982bbad1d1SZelalem Aweke #if !CTX_INCLUDE_PAUTH_REGS 1992bbad1d1SZelalem Aweke /* 2002bbad1d1SZelalem Aweke * If the pointer authentication registers aren't saved during world 2012bbad1d1SZelalem Aweke * switches the value of the registers can be leaked from the Secure to 2022bbad1d1SZelalem Aweke * the Non-secure world. To prevent this, rather than enabling pointer 2032bbad1d1SZelalem Aweke * authentication everywhere, we only enable it in the Non-secure world. 2042bbad1d1SZelalem Aweke * 2052bbad1d1SZelalem Aweke * If the Secure world wants to use pointer authentication, 2062bbad1d1SZelalem Aweke * CTX_INCLUDE_PAUTH_REGS must be set to 1. 2072bbad1d1SZelalem Aweke */ 2082bbad1d1SZelalem Aweke scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 2092bbad1d1SZelalem Aweke #endif /* !CTX_INCLUDE_PAUTH_REGS */ 2102bbad1d1SZelalem Aweke 2112bbad1d1SZelalem Aweke /* Allow access to Allocation Tags when MTE is implemented. */ 2122bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 2132bbad1d1SZelalem Aweke 21446cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 21546cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 21646cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 21746cc41d5SManish Pandey #endif 21846cc41d5SManish Pandey 21900e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 22000e8f79cSManish Pandey /* 22100e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 22200e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 22300e8f79cSManish Pandey * are trapped to EL3. 22400e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 22500e8f79cSManish Pandey * 22600e8f79cSManish Pandey */ 22700e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 22800e8f79cSManish Pandey #endif 22900e8f79cSManish Pandey 23001cf14ddSMaksims Svecovs #if ENABLE_FEAT_CSV2_2 23101cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 23201cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 23301cf14ddSMaksims Svecovs #endif 23401cf14ddSMaksims Svecovs 2352bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2362bbad1d1SZelalem Aweke /* 2372bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2382bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2392bbad1d1SZelalem Aweke */ 2402bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2412bbad1d1SZelalem Aweke #endif 2422bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2438b95e848SZelalem Aweke 244b515f541SZelalem Aweke /* Initialize EL1 context registers */ 245b515f541SZelalem Aweke setup_el1_context(ctx, ep); 246b515f541SZelalem Aweke 2478b95e848SZelalem Aweke /* Initialize EL2 context registers */ 2488b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 2498b95e848SZelalem Aweke 2508b95e848SZelalem Aweke /* 2518b95e848SZelalem Aweke * Initialize SCTLR_EL2 context register using Endianness value 2528b95e848SZelalem Aweke * taken from the entrypoint attribute. 2538b95e848SZelalem Aweke */ 2548b95e848SZelalem Aweke u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 2558b95e848SZelalem Aweke sctlr_el2 |= SCTLR_EL2_RES1; 2568b95e848SZelalem Aweke write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2, 2578b95e848SZelalem Aweke sctlr_el2); 2588b95e848SZelalem Aweke 2598b95e848SZelalem Aweke /* 2602b28727eSVarun Wadekar * Program the ICC_SRE_EL2 to make sure the correct bits are set 2612b28727eSVarun Wadekar * when restoring NS context. 2628b95e848SZelalem Aweke */ 2632b28727eSVarun Wadekar u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 2642b28727eSVarun Wadekar ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 2658b95e848SZelalem Aweke write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2, 2668b95e848SZelalem Aweke icc_sre_el2); 2677f856198SBoyan Karatotev 2687f856198SBoyan Karatotev /* 2697f856198SBoyan Karatotev * Initialize MDCR_EL2.HPMN to its hardware reset value so we don't 2707f856198SBoyan Karatotev * throw anyone off who expects this to be sensible. 2717f856198SBoyan Karatotev * TODO: A similar thing happens in cm_prepare_el3_exit. They should be 2727f856198SBoyan Karatotev * unified with the proper PMU implementation 2737f856198SBoyan Karatotev */ 2747f856198SBoyan Karatotev u_register_t mdcr_el2 = ((read_pmcr_el0() >> PMCR_EL0_N_SHIFT) & 2757f856198SBoyan Karatotev PMCR_EL0_N_MASK); 2767f856198SBoyan Karatotev write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_MDCR_EL2, mdcr_el2); 2778b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 278532ed618SSoby Mathew } 279532ed618SSoby Mathew 280532ed618SSoby Mathew /******************************************************************************* 2812bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 2822bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 2832bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 284532ed618SSoby Mathew * 2858aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 286532ed618SSoby Mathew * timer availability for the new execution context. 287532ed618SSoby Mathew ******************************************************************************/ 2882bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 289532ed618SSoby Mathew { 290f1be00daSLouis Mayencourt u_register_t scr_el3; 291532ed618SSoby Mathew el3_state_t *state; 292532ed618SSoby Mathew gp_regs_t *gp_regs; 293532ed618SSoby Mathew 294532ed618SSoby Mathew /* Clear any residual register values from the context */ 29532f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 296532ed618SSoby Mathew 297532ed618SSoby Mathew /* 29818f2efd6SDavid Cunado * SCR_EL3 was initialised during reset sequence in macro 29918f2efd6SDavid Cunado * el3_arch_init_common. This code modifies the SCR_EL3 fields that 30018f2efd6SDavid Cunado * affect the next EL. 30118f2efd6SDavid Cunado * 30218f2efd6SDavid Cunado * The following fields are initially set to zero and then updated to 30318f2efd6SDavid Cunado * the required value depending on the state of the SPSR_EL3 and the 30418f2efd6SDavid Cunado * Security state and entrypoint attributes of the next EL. 305532ed618SSoby Mathew */ 306f1be00daSLouis Mayencourt scr_el3 = read_scr(); 30746cc41d5SManish Pandey scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT | 3082bbad1d1SZelalem Aweke SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT); 309c5ea4f8aSZelalem Aweke 31018f2efd6SDavid Cunado /* 31118f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 31218f2efd6SDavid Cunado * Exception level as specified by SPSR. 31318f2efd6SDavid Cunado */ 314c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 315532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 316c5ea4f8aSZelalem Aweke } 3172bbad1d1SZelalem Aweke 31818f2efd6SDavid Cunado /* 31918f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 32018f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 321b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 322b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 323b515f541SZelalem Aweke * is not trapped) 32418f2efd6SDavid Cunado */ 325c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 326532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 327c5ea4f8aSZelalem Aweke } 328532ed618SSoby Mathew 329cb4ec47bSjohpow01 /* 330cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 331cb4ec47bSjohpow01 * SCR_EL3.HXEn. 332cb4ec47bSjohpow01 */ 333c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 334cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 335c5a3ebbdSAndre Przywara } 336cb4ec47bSjohpow01 337ff86e0b4SJuan Pablo Conde /* 338ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 339ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 340ff86e0b4SJuan Pablo Conde */ 341ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP 342ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 343ff86e0b4SJuan Pablo Conde #endif 344ff86e0b4SJuan Pablo Conde 3451a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 3461a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 3471a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 3481a7c1cfeSJeenu Viswambharan #endif 3491a7c1cfeSJeenu Viswambharan 3505283962eSAntonio Nino Diaz /* 3512bbad1d1SZelalem Aweke * CPTR_EL3 was initialized out of reset, copy that value to the 3522bbad1d1SZelalem Aweke * context register. 3535283962eSAntonio Nino Diaz */ 35468ac5ed0SArunachalam Ganapathy write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3()); 355532ed618SSoby Mathew 356532ed618SSoby Mathew /* 35718f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 35818f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 35918f2efd6SDavid Cunado * next mode is Hyp. 360110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 361110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 362110ee433SJimmy Brisson * ARMv8.6-FGT. 36329d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 36429d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 36529d0ee54SJimmy Brisson * and when the processor supports ECV. 366532ed618SSoby Mathew */ 367a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 368a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 369a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 370532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 371110ee433SJimmy Brisson 372ce485955SAndre Przywara if (is_feat_fgt_supported()) { 373110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 374110ee433SJimmy Brisson } 37529d0ee54SJimmy Brisson 37629d0ee54SJimmy Brisson if (get_armv8_6_ecv_support() 37729d0ee54SJimmy Brisson == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) { 37829d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 37929d0ee54SJimmy Brisson } 380532ed618SSoby Mathew } 381532ed618SSoby Mathew 382781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 3836cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 3846cac724dSjohpow01 /* Set delay in SCR_EL3 */ 3856cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 386781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 3876cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 3886cac724dSjohpow01 3896cac724dSjohpow01 /* Enable WFE delay */ 3906cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 391781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 3926cac724dSjohpow01 39318f2efd6SDavid Cunado /* 394e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 395e290a8fcSAlexei Fedorov * before doing ERET 3963e61b2b5SDavid Cunado */ 397532ed618SSoby Mathew state = get_el3state_ctx(ctx); 398532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 399532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 400532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 401532ed618SSoby Mathew 402532ed618SSoby Mathew /* 403532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 404532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 405532ed618SSoby Mathew */ 406532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 407532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 408532ed618SSoby Mathew } 409532ed618SSoby Mathew 410532ed618SSoby Mathew /******************************************************************************* 4112bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 4122bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 4132bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 4142bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 4152bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 4162bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 4172bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 4182bbad1d1SZelalem Aweke * state cpu context pointers. 4192bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 4202bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 4212bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 4222bbad1d1SZelalem Aweke ******************************************************************************/ 4232bbad1d1SZelalem Aweke void __init cm_init(void) 4242bbad1d1SZelalem Aweke { 4252bbad1d1SZelalem Aweke /* 4262bbad1d1SZelalem Aweke * The context management library has only global data to intialize, but 4272bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 4282bbad1d1SZelalem Aweke */ 4292bbad1d1SZelalem Aweke } 4302bbad1d1SZelalem Aweke 4312bbad1d1SZelalem Aweke /******************************************************************************* 4322bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 4332bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 4342bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 4352bbad1d1SZelalem Aweke ******************************************************************************/ 4362bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 4372bbad1d1SZelalem Aweke { 4382bbad1d1SZelalem Aweke unsigned int security_state; 4392bbad1d1SZelalem Aweke 4402bbad1d1SZelalem Aweke assert(ctx != NULL); 4412bbad1d1SZelalem Aweke 4422bbad1d1SZelalem Aweke /* 4432bbad1d1SZelalem Aweke * Perform initializations that are common 4442bbad1d1SZelalem Aweke * to all security states 4452bbad1d1SZelalem Aweke */ 4462bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 4472bbad1d1SZelalem Aweke 4482bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 4492bbad1d1SZelalem Aweke 4502bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 4512bbad1d1SZelalem Aweke switch (security_state) { 4522bbad1d1SZelalem Aweke case SECURE: 4532bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 4542bbad1d1SZelalem Aweke break; 4552bbad1d1SZelalem Aweke #if ENABLE_RME 4562bbad1d1SZelalem Aweke case REALM: 4572bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 4582bbad1d1SZelalem Aweke break; 4592bbad1d1SZelalem Aweke #endif 4602bbad1d1SZelalem Aweke case NON_SECURE: 4612bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 4622bbad1d1SZelalem Aweke break; 4632bbad1d1SZelalem Aweke default: 4642bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 4652bbad1d1SZelalem Aweke panic(); 4662bbad1d1SZelalem Aweke break; 4672bbad1d1SZelalem Aweke } 4682bbad1d1SZelalem Aweke } 4692bbad1d1SZelalem Aweke 4702bbad1d1SZelalem Aweke /******************************************************************************* 4710fd0f222SDimitris Papastamos * Enable architecture extensions on first entry to Non-secure world. 4720fd0f222SDimitris Papastamos * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise 4730fd0f222SDimitris Papastamos * it is zero. 4740fd0f222SDimitris Papastamos ******************************************************************************/ 475dc78e62dSjohpow01 static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx) 4760fd0f222SDimitris Papastamos { 4770fd0f222SDimitris Papastamos #if IMAGE_BL31 478281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS 479281a08ccSDimitris Papastamos spe_enable(el2_unused); 480281a08ccSDimitris Papastamos #endif 481380559c1SDimitris Papastamos 482380559c1SDimitris Papastamos #if ENABLE_AMU 48368ac5ed0SArunachalam Ganapathy amu_enable(el2_unused, ctx); 48468ac5ed0SArunachalam Ganapathy #endif 48568ac5ed0SArunachalam Ganapathy 486dc78e62dSjohpow01 #if ENABLE_SME_FOR_NS 487dc78e62dSjohpow01 /* Enable SME, SVE, and FPU/SIMD for non-secure world. */ 488dc78e62dSjohpow01 sme_enable(ctx); 489dc78e62dSjohpow01 #elif ENABLE_SVE_FOR_NS 490dc78e62dSjohpow01 /* Enable SVE and FPU/SIMD for non-secure world. */ 49168ac5ed0SArunachalam Ganapathy sve_enable(ctx); 492380559c1SDimitris Papastamos #endif 4931a853370SDavid Cunado 4945f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS 4955f835918SJeenu Viswambharan mpam_enable(el2_unused); 4965f835918SJeenu Viswambharan #endif 497813524eaSManish V Badarkhe 498f5360cfaSAndre Przywara if (is_feat_trbe_supported()) { 499813524eaSManish V Badarkhe trbe_enable(); 500f5360cfaSAndre Przywara } 501813524eaSManish V Badarkhe 502ff491036SAndre Przywara if (is_feat_brbe_supported()) { 503744ad974Sjohpow01 brbe_enable(); 504ff491036SAndre Przywara } 505744ad974Sjohpow01 506d4582d30SManish V Badarkhe #if ENABLE_SYS_REG_TRACE_FOR_NS 507d4582d30SManish V Badarkhe sys_reg_trace_enable(ctx); 508d4582d30SManish V Badarkhe #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */ 509d4582d30SManish V Badarkhe 510*fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 5118fcd3d96SManish V Badarkhe trf_enable(); 512*fc8d2d39SAndre Przywara } 5130fd0f222SDimitris Papastamos #endif 5140fd0f222SDimitris Papastamos } 5150fd0f222SDimitris Papastamos 5160fd0f222SDimitris Papastamos /******************************************************************************* 51768ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 51868ac5ed0SArunachalam Ganapathy ******************************************************************************/ 519dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 52068ac5ed0SArunachalam Ganapathy { 52168ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 522dc78e62dSjohpow01 #if ENABLE_SME_FOR_NS 523dc78e62dSjohpow01 #if ENABLE_SME_FOR_SWD 524dc78e62dSjohpow01 /* 525dc78e62dSjohpow01 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must 526dc78e62dSjohpow01 * ensure SME, SVE, and FPU/SIMD context properly managed. 527dc78e62dSjohpow01 */ 528dc78e62dSjohpow01 sme_enable(ctx); 529dc78e62dSjohpow01 #else /* ENABLE_SME_FOR_SWD */ 530dc78e62dSjohpow01 /* 531dc78e62dSjohpow01 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can 532dc78e62dSjohpow01 * safely use the associated registers. 533dc78e62dSjohpow01 */ 534dc78e62dSjohpow01 sme_disable(ctx); 535dc78e62dSjohpow01 #endif /* ENABLE_SME_FOR_SWD */ 536dc78e62dSjohpow01 #elif ENABLE_SVE_FOR_NS 53768ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_SWD 538dc78e62dSjohpow01 /* 539dc78e62dSjohpow01 * Enable SVE and FPU in secure context, secure manager must ensure that 540dc78e62dSjohpow01 * the SVE and FPU register contexts are properly managed. 541dc78e62dSjohpow01 */ 54268ac5ed0SArunachalam Ganapathy sve_enable(ctx); 543dc78e62dSjohpow01 #else /* ENABLE_SVE_FOR_SWD */ 544dc78e62dSjohpow01 /* 545dc78e62dSjohpow01 * Disable SVE and FPU in secure context so non-secure world can safely 546dc78e62dSjohpow01 * use them. 547dc78e62dSjohpow01 */ 548dc78e62dSjohpow01 sve_disable(ctx); 549dc78e62dSjohpow01 #endif /* ENABLE_SVE_FOR_SWD */ 550dc78e62dSjohpow01 #endif /* ENABLE_SVE_FOR_NS */ 551dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 55268ac5ed0SArunachalam Ganapathy } 55368ac5ed0SArunachalam Ganapathy 55468ac5ed0SArunachalam Ganapathy /******************************************************************************* 555532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 556532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 557532ed618SSoby Mathew * specified by the entry_point_info structure. 558532ed618SSoby Mathew ******************************************************************************/ 559532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 560532ed618SSoby Mathew const entry_point_info_t *ep) 561532ed618SSoby Mathew { 562532ed618SSoby Mathew cpu_context_t *ctx; 563532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 5641634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 565532ed618SSoby Mathew } 566532ed618SSoby Mathew 567532ed618SSoby Mathew /******************************************************************************* 568532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 569532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 570532ed618SSoby Mathew * entry_point_info structure. 571532ed618SSoby Mathew ******************************************************************************/ 572532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 573532ed618SSoby Mathew { 574532ed618SSoby Mathew cpu_context_t *ctx; 575532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 5761634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 577532ed618SSoby Mathew } 578532ed618SSoby Mathew 579532ed618SSoby Mathew /******************************************************************************* 580c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 581c5ea4f8aSZelalem Aweke * normal world. 582532ed618SSoby Mathew * 583532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 584532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 585532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 586532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 587532ed618SSoby Mathew ******************************************************************************/ 588532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 589532ed618SSoby Mathew { 590f1be00daSLouis Mayencourt u_register_t sctlr_elx, scr_el3, mdcr_el2; 591532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 59240daecc1SAntonio Nino Diaz bool el2_unused = false; 593a0fee747SAntonio Nino Diaz uint64_t hcr_el2 = 0U; 594532ed618SSoby Mathew 595a0fee747SAntonio Nino Diaz assert(ctx != NULL); 596532ed618SSoby Mathew 597532ed618SSoby Mathew if (security_state == NON_SECURE) { 598f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 599a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 600a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 601532ed618SSoby Mathew /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ 6022825946eSMax Shvetsov sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), 603532ed618SSoby Mathew CTX_SCTLR_EL1); 6042e09d4f8SKen Kuang sctlr_elx &= SCTLR_EE_BIT; 605532ed618SSoby Mathew sctlr_elx |= SCTLR_EL2_RES1; 6065f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 6075f5d1ed7SLouis Mayencourt /* 6085f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used 6095f5d1ed7SLouis Mayencourt * then set SCTLR_EL2.IESB to enable Implicit Error 6105f5d1ed7SLouis Mayencourt * Synchronization Barrier. 6115f5d1ed7SLouis Mayencourt */ 6125f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 6135f5d1ed7SLouis Mayencourt #endif 614532ed618SSoby Mathew write_sctlr_el2(sctlr_elx); 615a0fee747SAntonio Nino Diaz } else if (el_implemented(2) != EL_IMPL_NONE) { 61640daecc1SAntonio Nino Diaz el2_unused = true; 6170fd0f222SDimitris Papastamos 61818f2efd6SDavid Cunado /* 61918f2efd6SDavid Cunado * EL2 present but unused, need to disable safely. 62018f2efd6SDavid Cunado * SCTLR_EL2 can be ignored in this case. 62118f2efd6SDavid Cunado * 6223ff4aaacSJeenu Viswambharan * Set EL2 register width appropriately: Set HCR_EL2 6233ff4aaacSJeenu Viswambharan * field to match SCR_EL3.RW. 62418f2efd6SDavid Cunado */ 625a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_RW_BIT) != 0U) 6263ff4aaacSJeenu Viswambharan hcr_el2 |= HCR_RW_BIT; 6273ff4aaacSJeenu Viswambharan 6283ff4aaacSJeenu Viswambharan /* 6293ff4aaacSJeenu Viswambharan * For Armv8.3 pointer authentication feature, disable 6303ff4aaacSJeenu Viswambharan * traps to EL2 when accessing key registers or using 6313ff4aaacSJeenu Viswambharan * pointer authentication instructions from lower ELs. 6323ff4aaacSJeenu Viswambharan */ 6333ff4aaacSJeenu Viswambharan hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 6343ff4aaacSJeenu Viswambharan 6353ff4aaacSJeenu Viswambharan write_hcr_el2(hcr_el2); 636532ed618SSoby Mathew 63718f2efd6SDavid Cunado /* 63818f2efd6SDavid Cunado * Initialise CPTR_EL2 setting all fields rather than 63918f2efd6SDavid Cunado * relying on the hw. All fields have architecturally 64018f2efd6SDavid Cunado * UNKNOWN reset values. 64118f2efd6SDavid Cunado * 64218f2efd6SDavid Cunado * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1 64318f2efd6SDavid Cunado * accesses to the CPACR_EL1 or CPACR from both 64418f2efd6SDavid Cunado * Execution states do not trap to EL2. 64518f2efd6SDavid Cunado * 64618f2efd6SDavid Cunado * CPTR_EL2.TTA: Set to zero so that Non-secure System 64718f2efd6SDavid Cunado * register accesses to the trace registers from both 64818f2efd6SDavid Cunado * Execution states do not trap to EL2. 649d4582d30SManish V Badarkhe * If PE trace unit System registers are not implemented 650d4582d30SManish V Badarkhe * then this bit is reserved, and must be set to zero. 65118f2efd6SDavid Cunado * 65218f2efd6SDavid Cunado * CPTR_EL2.TFP: Set to zero so that Non-secure accesses 65318f2efd6SDavid Cunado * to SIMD and floating-point functionality from both 65418f2efd6SDavid Cunado * Execution states do not trap to EL2. 65518f2efd6SDavid Cunado */ 65618f2efd6SDavid Cunado write_cptr_el2(CPTR_EL2_RESET_VAL & 65718f2efd6SDavid Cunado ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT 65818f2efd6SDavid Cunado | CPTR_EL2_TFP_BIT)); 659532ed618SSoby Mathew 66018f2efd6SDavid Cunado /* 6618aabea33SPaul Beesley * Initialise CNTHCTL_EL2. All fields are 66218f2efd6SDavid Cunado * architecturally UNKNOWN on reset and are set to zero 66318f2efd6SDavid Cunado * except for field(s) listed below. 66418f2efd6SDavid Cunado * 665c5ea4f8aSZelalem Aweke * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to 66618f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 66718f2efd6SDavid Cunado * physical timer registers. 66818f2efd6SDavid Cunado * 66918f2efd6SDavid Cunado * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to 67018f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 67118f2efd6SDavid Cunado * physical counter registers. 67218f2efd6SDavid Cunado */ 67318f2efd6SDavid Cunado write_cnthctl_el2(CNTHCTL_RESET_VAL | 67418f2efd6SDavid Cunado EL1PCEN_BIT | EL1PCTEN_BIT); 675532ed618SSoby Mathew 67618f2efd6SDavid Cunado /* 67718f2efd6SDavid Cunado * Initialise CNTVOFF_EL2 to zero as it resets to an 67818f2efd6SDavid Cunado * architecturally UNKNOWN value. 67918f2efd6SDavid Cunado */ 680532ed618SSoby Mathew write_cntvoff_el2(0); 681532ed618SSoby Mathew 68218f2efd6SDavid Cunado /* 68318f2efd6SDavid Cunado * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and 68418f2efd6SDavid Cunado * MPIDR_EL1 respectively. 68518f2efd6SDavid Cunado */ 686532ed618SSoby Mathew write_vpidr_el2(read_midr_el1()); 687532ed618SSoby Mathew write_vmpidr_el2(read_mpidr_el1()); 688532ed618SSoby Mathew 689532ed618SSoby Mathew /* 69018f2efd6SDavid Cunado * Initialise VTTBR_EL2. All fields are architecturally 69118f2efd6SDavid Cunado * UNKNOWN on reset. 69218f2efd6SDavid Cunado * 69318f2efd6SDavid Cunado * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 69418f2efd6SDavid Cunado * 2 address translation is disabled, cache maintenance 69518f2efd6SDavid Cunado * operations depend on the VMID. 69618f2efd6SDavid Cunado * 69718f2efd6SDavid Cunado * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address 69818f2efd6SDavid Cunado * translation is disabled. 699532ed618SSoby Mathew */ 70018f2efd6SDavid Cunado write_vttbr_el2(VTTBR_RESET_VAL & 70118f2efd6SDavid Cunado ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) 70218f2efd6SDavid Cunado | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 70318f2efd6SDavid Cunado 704495f3d3cSDavid Cunado /* 70518f2efd6SDavid Cunado * Initialise MDCR_EL2, setting all fields rather than 70618f2efd6SDavid Cunado * relying on hw. Some fields are architecturally 70718f2efd6SDavid Cunado * UNKNOWN on reset. 70818f2efd6SDavid Cunado * 709e290a8fcSAlexei Fedorov * MDCR_EL2.HLP: Set to one so that event counter 710e290a8fcSAlexei Fedorov * overflow, that is recorded in PMOVSCLR_EL0[0-30], 711e290a8fcSAlexei Fedorov * occurs on the increment that changes 712e290a8fcSAlexei Fedorov * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is 713e290a8fcSAlexei Fedorov * implemented. This bit is RES0 in versions of the 714e290a8fcSAlexei Fedorov * architecture earlier than ARMv8.5, setting it to 1 715e290a8fcSAlexei Fedorov * doesn't have any effect on them. 716e290a8fcSAlexei Fedorov * 717e290a8fcSAlexei Fedorov * MDCR_EL2.TTRF: Set to zero so that access to Trace 718e290a8fcSAlexei Fedorov * Filter Control register TRFCR_EL1 at EL1 is not 719e290a8fcSAlexei Fedorov * trapped to EL2. This bit is RES0 in versions of 720e290a8fcSAlexei Fedorov * the architecture earlier than ARMv8.4. 721e290a8fcSAlexei Fedorov * 722e290a8fcSAlexei Fedorov * MDCR_EL2.HPMD: Set to one so that event counting is 723e290a8fcSAlexei Fedorov * prohibited at EL2. This bit is RES0 in versions of 724e290a8fcSAlexei Fedorov * the architecture earlier than ARMv8.1, setting it 725e290a8fcSAlexei Fedorov * to 1 doesn't have any effect on them. 726e290a8fcSAlexei Fedorov * 727e290a8fcSAlexei Fedorov * MDCR_EL2.TPMS: Set to zero so that accesses to 728e290a8fcSAlexei Fedorov * Statistical Profiling control registers from EL1 729e290a8fcSAlexei Fedorov * do not trap to EL2. This bit is RES0 when SPE is 730e290a8fcSAlexei Fedorov * not implemented. 731e290a8fcSAlexei Fedorov * 73218f2efd6SDavid Cunado * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and 73318f2efd6SDavid Cunado * EL1 System register accesses to the Debug ROM 73418f2efd6SDavid Cunado * registers are not trapped to EL2. 73518f2efd6SDavid Cunado * 73618f2efd6SDavid Cunado * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 73718f2efd6SDavid Cunado * System register accesses to the powerdown debug 73818f2efd6SDavid Cunado * registers are not trapped to EL2. 73918f2efd6SDavid Cunado * 74018f2efd6SDavid Cunado * MDCR_EL2.TDA: Set to zero so that System register 74118f2efd6SDavid Cunado * accesses to the debug registers do not trap to EL2. 74218f2efd6SDavid Cunado * 74318f2efd6SDavid Cunado * MDCR_EL2.TDE: Set to zero so that debug exceptions 74418f2efd6SDavid Cunado * are not routed to EL2. 74518f2efd6SDavid Cunado * 74618f2efd6SDavid Cunado * MDCR_EL2.HPME: Set to zero to disable EL2 Performance 74718f2efd6SDavid Cunado * Monitors. 74818f2efd6SDavid Cunado * 74918f2efd6SDavid Cunado * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and 75018f2efd6SDavid Cunado * EL1 accesses to all Performance Monitors registers 75118f2efd6SDavid Cunado * are not trapped to EL2. 75218f2efd6SDavid Cunado * 75318f2efd6SDavid Cunado * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0 75418f2efd6SDavid Cunado * and EL1 accesses to the PMCR_EL0 or PMCR are not 75518f2efd6SDavid Cunado * trapped to EL2. 75618f2efd6SDavid Cunado * 75718f2efd6SDavid Cunado * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the 75818f2efd6SDavid Cunado * architecturally-defined reset value. 75940ff9074SManish V Badarkhe * 76040ff9074SManish V Badarkhe * MDCR_EL2.E2TB: Set to zero so that the trace Buffer 76140ff9074SManish V Badarkhe * owning exception level is NS-EL1 and, tracing is 76240ff9074SManish V Badarkhe * prohibited at NS-EL2. These bits are RES0 when 76340ff9074SManish V Badarkhe * FEAT_TRBE is not implemented. 764495f3d3cSDavid Cunado */ 765e290a8fcSAlexei Fedorov mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP | 766e290a8fcSAlexei Fedorov MDCR_EL2_HPMD) | 76718f2efd6SDavid Cunado ((read_pmcr_el0() & PMCR_EL0_N_BITS) 76818f2efd6SDavid Cunado >> PMCR_EL0_N_SHIFT)) & 769e290a8fcSAlexei Fedorov ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS | 770e290a8fcSAlexei Fedorov MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | 771e290a8fcSAlexei Fedorov MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT | 772e290a8fcSAlexei Fedorov MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT | 77340ff9074SManish V Badarkhe MDCR_EL2_TPMCR_BIT | 77440ff9074SManish V Badarkhe MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1)); 775d832aee9Sdp-arm 776d832aee9Sdp-arm write_mdcr_el2(mdcr_el2); 777d832aee9Sdp-arm 778939f66d6SDavid Cunado /* 77918f2efd6SDavid Cunado * Initialise HSTR_EL2. All fields are architecturally 78018f2efd6SDavid Cunado * UNKNOWN on reset. 78118f2efd6SDavid Cunado * 78218f2efd6SDavid Cunado * HSTR_EL2.T<n>: Set all these fields to zero so that 78318f2efd6SDavid Cunado * Non-secure EL0 or EL1 accesses to System registers 78418f2efd6SDavid Cunado * do not trap to EL2. 785939f66d6SDavid Cunado */ 78618f2efd6SDavid Cunado write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 787939f66d6SDavid Cunado /* 78818f2efd6SDavid Cunado * Initialise CNTHP_CTL_EL2. All fields are 78918f2efd6SDavid Cunado * architecturally UNKNOWN on reset. 79018f2efd6SDavid Cunado * 79118f2efd6SDavid Cunado * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 79218f2efd6SDavid Cunado * physical timer and prevent timer interrupts. 793939f66d6SDavid Cunado */ 79418f2efd6SDavid Cunado write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & 79518f2efd6SDavid Cunado ~(CNTHP_CTL_ENABLE_BIT)); 796532ed618SSoby Mathew } 797dc78e62dSjohpow01 manage_extensions_nonsecure(el2_unused, ctx); 798532ed618SSoby Mathew } 799532ed618SSoby Mathew 80017b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 80117b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 802532ed618SSoby Mathew } 803532ed618SSoby Mathew 80428f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 805bb7b85a3SAndre Przywara 806bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 807bb7b85a3SAndre Przywara { 808bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2()); 809bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 810bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2()); 811bb7b85a3SAndre Przywara } 812bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2()); 813bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2()); 814bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2()); 815bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2()); 816bb7b85a3SAndre Przywara } 817bb7b85a3SAndre Przywara 818bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 819bb7b85a3SAndre Przywara { 820bb7b85a3SAndre Przywara write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2)); 821bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 822bb7b85a3SAndre Przywara write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2)); 823bb7b85a3SAndre Przywara } 824bb7b85a3SAndre Przywara write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2)); 825bb7b85a3SAndre Przywara write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2)); 826bb7b85a3SAndre Przywara write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2)); 827bb7b85a3SAndre Przywara write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2)); 828bb7b85a3SAndre Przywara } 829bb7b85a3SAndre Przywara 83028f39f02SMax Shvetsov /******************************************************************************* 83128f39f02SMax Shvetsov * Save EL2 sysreg context 83228f39f02SMax Shvetsov ******************************************************************************/ 83328f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 83428f39f02SMax Shvetsov { 83528f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 83628f39f02SMax Shvetsov 83728f39f02SMax Shvetsov /* 838c5ea4f8aSZelalem Aweke * Always save the non-secure and realm EL2 context, only save the 83928f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 84028f39f02SMax Shvetsov */ 841c5ea4f8aSZelalem Aweke if ((security_state != SECURE) || 8426b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 84328f39f02SMax Shvetsov cpu_context_t *ctx; 844d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 84528f39f02SMax Shvetsov 84628f39f02SMax Shvetsov ctx = cm_get_context(security_state); 84728f39f02SMax Shvetsov assert(ctx != NULL); 84828f39f02SMax Shvetsov 849d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 850d20052f3SZelalem Aweke 851d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 852d20052f3SZelalem Aweke #if ENABLE_SPE_FOR_LOWER_ELS 853d20052f3SZelalem Aweke el2_sysregs_context_save_spe(el2_sysregs_ctx); 854d20052f3SZelalem Aweke #endif 855d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 856d20052f3SZelalem Aweke el2_sysregs_context_save_mte(el2_sysregs_ctx); 857d20052f3SZelalem Aweke #endif 858d20052f3SZelalem Aweke #if ENABLE_MPAM_FOR_LOWER_ELS 859d20052f3SZelalem Aweke el2_sysregs_context_save_mpam(el2_sysregs_ctx); 860d20052f3SZelalem Aweke #endif 861bb7b85a3SAndre Przywara 862de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 863d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 864de8c4892SAndre Przywara } 865bb7b85a3SAndre Przywara 866d20052f3SZelalem Aweke #if ENABLE_FEAT_ECV 867d20052f3SZelalem Aweke el2_sysregs_context_save_ecv(el2_sysregs_ctx); 868d20052f3SZelalem Aweke #endif 869d20052f3SZelalem Aweke #if ENABLE_FEAT_VHE 870d20052f3SZelalem Aweke el2_sysregs_context_save_vhe(el2_sysregs_ctx); 871d20052f3SZelalem Aweke #endif 872d20052f3SZelalem Aweke #if RAS_EXTENSION 873d20052f3SZelalem Aweke el2_sysregs_context_save_ras(el2_sysregs_ctx); 874d20052f3SZelalem Aweke #endif 875d20052f3SZelalem Aweke #if CTX_INCLUDE_NEVE_REGS 876d20052f3SZelalem Aweke el2_sysregs_context_save_nv2(el2_sysregs_ctx); 877d20052f3SZelalem Aweke #endif 878*fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 879*fc8d2d39SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2()); 880*fc8d2d39SAndre Przywara } 881d20052f3SZelalem Aweke #if ENABLE_FEAT_CSV2_2 882d20052f3SZelalem Aweke el2_sysregs_context_save_csv2(el2_sysregs_ctx); 883d20052f3SZelalem Aweke #endif 884c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 885c5a3ebbdSAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2()); 886c5a3ebbdSAndre Przywara } 88728f39f02SMax Shvetsov } 88828f39f02SMax Shvetsov } 88928f39f02SMax Shvetsov 89028f39f02SMax Shvetsov /******************************************************************************* 89128f39f02SMax Shvetsov * Restore EL2 sysreg context 89228f39f02SMax Shvetsov ******************************************************************************/ 89328f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 89428f39f02SMax Shvetsov { 89528f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 89628f39f02SMax Shvetsov 89728f39f02SMax Shvetsov /* 898c5ea4f8aSZelalem Aweke * Always restore the non-secure and realm EL2 context, only restore the 89928f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 90028f39f02SMax Shvetsov */ 901c5ea4f8aSZelalem Aweke if ((security_state != SECURE) || 9026b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 90328f39f02SMax Shvetsov cpu_context_t *ctx; 904d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 90528f39f02SMax Shvetsov 90628f39f02SMax Shvetsov ctx = cm_get_context(security_state); 90728f39f02SMax Shvetsov assert(ctx != NULL); 90828f39f02SMax Shvetsov 909d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 910d20052f3SZelalem Aweke 911d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 912d20052f3SZelalem Aweke #if ENABLE_SPE_FOR_LOWER_ELS 913d20052f3SZelalem Aweke el2_sysregs_context_restore_spe(el2_sysregs_ctx); 914d20052f3SZelalem Aweke #endif 915d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 916d20052f3SZelalem Aweke el2_sysregs_context_restore_mte(el2_sysregs_ctx); 917d20052f3SZelalem Aweke #endif 918d20052f3SZelalem Aweke #if ENABLE_MPAM_FOR_LOWER_ELS 919d20052f3SZelalem Aweke el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 920d20052f3SZelalem Aweke #endif 921bb7b85a3SAndre Przywara 922de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 923d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 924de8c4892SAndre Przywara } 925bb7b85a3SAndre Przywara 926d20052f3SZelalem Aweke #if ENABLE_FEAT_ECV 927d20052f3SZelalem Aweke el2_sysregs_context_restore_ecv(el2_sysregs_ctx); 928d20052f3SZelalem Aweke #endif 929d20052f3SZelalem Aweke #if ENABLE_FEAT_VHE 930d20052f3SZelalem Aweke el2_sysregs_context_restore_vhe(el2_sysregs_ctx); 931d20052f3SZelalem Aweke #endif 932d20052f3SZelalem Aweke #if RAS_EXTENSION 933d20052f3SZelalem Aweke el2_sysregs_context_restore_ras(el2_sysregs_ctx); 934d20052f3SZelalem Aweke #endif 935d20052f3SZelalem Aweke #if CTX_INCLUDE_NEVE_REGS 936d20052f3SZelalem Aweke el2_sysregs_context_restore_nv2(el2_sysregs_ctx); 937d20052f3SZelalem Aweke #endif 938*fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 939*fc8d2d39SAndre Przywara write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2)); 940*fc8d2d39SAndre Przywara } 941d20052f3SZelalem Aweke #if ENABLE_FEAT_CSV2_2 942d20052f3SZelalem Aweke el2_sysregs_context_restore_csv2(el2_sysregs_ctx); 943d20052f3SZelalem Aweke #endif 944c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 945c5a3ebbdSAndre Przywara write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2)); 946c5a3ebbdSAndre Przywara } 94728f39f02SMax Shvetsov } 94828f39f02SMax Shvetsov } 94928f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 95028f39f02SMax Shvetsov 951532ed618SSoby Mathew /******************************************************************************* 9528b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 9538b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 9548b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 9558b95e848SZelalem Aweke * cm_prepare_el3_exit function. 9568b95e848SZelalem Aweke ******************************************************************************/ 9578b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 9588b95e848SZelalem Aweke { 9598b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 9608b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 9618b95e848SZelalem Aweke assert(ctx != NULL); 9628b95e848SZelalem Aweke 963b515f541SZelalem Aweke /* Assert that EL2 is used. */ 964b515f541SZelalem Aweke #if ENABLE_ASSERTIONS 965b515f541SZelalem Aweke el3_state_t *state = get_el3state_ctx(ctx); 966b515f541SZelalem Aweke u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 967b515f541SZelalem Aweke #endif 968b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 969b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 970b515f541SZelalem Aweke 9718b95e848SZelalem Aweke /* 9728b95e848SZelalem Aweke * Currently some extensions are configured using 9738b95e848SZelalem Aweke * direct register updates. Therefore, do this here 9748b95e848SZelalem Aweke * instead of when setting up context. 9758b95e848SZelalem Aweke */ 9768b95e848SZelalem Aweke manage_extensions_nonsecure(0, ctx); 9778b95e848SZelalem Aweke 9788b95e848SZelalem Aweke /* 9798b95e848SZelalem Aweke * Set the NS bit to be able to access the ICC_SRE_EL2 9808b95e848SZelalem Aweke * register when restoring context. 9818b95e848SZelalem Aweke */ 9828b95e848SZelalem Aweke write_scr_el3(read_scr_el3() | SCR_NS_BIT); 9838b95e848SZelalem Aweke 98404825031SOlivier Deprez /* 98504825031SOlivier Deprez * Ensure the NS bit change is committed before the EL2/EL1 98604825031SOlivier Deprez * state restoration. 98704825031SOlivier Deprez */ 98804825031SOlivier Deprez isb(); 98904825031SOlivier Deprez 9908b95e848SZelalem Aweke /* Restore EL2 and EL1 sysreg contexts */ 9918b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 9928b95e848SZelalem Aweke cm_el1_sysregs_context_restore(NON_SECURE); 9938b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 9948b95e848SZelalem Aweke #else 9958b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 9968b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 9978b95e848SZelalem Aweke } 9988b95e848SZelalem Aweke 9998b95e848SZelalem Aweke /******************************************************************************* 1000532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 1001532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 1002532ed618SSoby Mathew * state. 1003532ed618SSoby Mathew ******************************************************************************/ 1004532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1005532ed618SSoby Mathew { 1006532ed618SSoby Mathew cpu_context_t *ctx; 1007532ed618SSoby Mathew 1008532ed618SSoby Mathew ctx = cm_get_context(security_state); 1009a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1010532ed618SSoby Mathew 10112825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 101217b4c0ddSDimitris Papastamos 101317b4c0ddSDimitris Papastamos #if IMAGE_BL31 101417b4c0ddSDimitris Papastamos if (security_state == SECURE) 101517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 101617b4c0ddSDimitris Papastamos else 101717b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 101817b4c0ddSDimitris Papastamos #endif 1019532ed618SSoby Mathew } 1020532ed618SSoby Mathew 1021532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1022532ed618SSoby Mathew { 1023532ed618SSoby Mathew cpu_context_t *ctx; 1024532ed618SSoby Mathew 1025532ed618SSoby Mathew ctx = cm_get_context(security_state); 1026a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1027532ed618SSoby Mathew 10282825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 102917b4c0ddSDimitris Papastamos 103017b4c0ddSDimitris Papastamos #if IMAGE_BL31 103117b4c0ddSDimitris Papastamos if (security_state == SECURE) 103217b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 103317b4c0ddSDimitris Papastamos else 103417b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 103517b4c0ddSDimitris Papastamos #endif 1036532ed618SSoby Mathew } 1037532ed618SSoby Mathew 1038532ed618SSoby Mathew /******************************************************************************* 1039532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1040532ed618SSoby Mathew * given security state with the given entrypoint 1041532ed618SSoby Mathew ******************************************************************************/ 1042532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1043532ed618SSoby Mathew { 1044532ed618SSoby Mathew cpu_context_t *ctx; 1045532ed618SSoby Mathew el3_state_t *state; 1046532ed618SSoby Mathew 1047532ed618SSoby Mathew ctx = cm_get_context(security_state); 1048a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1049532ed618SSoby Mathew 1050532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1051532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1052532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1053532ed618SSoby Mathew } 1054532ed618SSoby Mathew 1055532ed618SSoby Mathew /******************************************************************************* 1056532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1057532ed618SSoby Mathew * pertaining to the given security state 1058532ed618SSoby Mathew ******************************************************************************/ 1059532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 1060532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 1061532ed618SSoby Mathew { 1062532ed618SSoby Mathew cpu_context_t *ctx; 1063532ed618SSoby Mathew el3_state_t *state; 1064532ed618SSoby Mathew 1065532ed618SSoby Mathew ctx = cm_get_context(security_state); 1066a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1067532ed618SSoby Mathew 1068532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1069532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1070532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1071532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 1072532ed618SSoby Mathew } 1073532ed618SSoby Mathew 1074532ed618SSoby Mathew /******************************************************************************* 1075532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 1076532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 1077532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 1078532ed618SSoby Mathew ******************************************************************************/ 1079532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 1080532ed618SSoby Mathew uint32_t bit_pos, 1081532ed618SSoby Mathew uint32_t value) 1082532ed618SSoby Mathew { 1083532ed618SSoby Mathew cpu_context_t *ctx; 1084532ed618SSoby Mathew el3_state_t *state; 1085f1be00daSLouis Mayencourt u_register_t scr_el3; 1086532ed618SSoby Mathew 1087532ed618SSoby Mathew ctx = cm_get_context(security_state); 1088a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1089532ed618SSoby Mathew 1090532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 1091d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 1092532ed618SSoby Mathew 1093532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 1094a0fee747SAntonio Nino Diaz assert(value <= 1U); 1095532ed618SSoby Mathew 1096532ed618SSoby Mathew /* 1097532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 1098532ed618SSoby Mathew * and set it to its new value. 1099532ed618SSoby Mathew */ 1100532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1101f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1102d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 1103f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 1104532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1105532ed618SSoby Mathew } 1106532ed618SSoby Mathew 1107532ed618SSoby Mathew /******************************************************************************* 1108532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 1109532ed618SSoby Mathew * given security state. 1110532ed618SSoby Mathew ******************************************************************************/ 1111f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 1112532ed618SSoby Mathew { 1113532ed618SSoby Mathew cpu_context_t *ctx; 1114532ed618SSoby Mathew el3_state_t *state; 1115532ed618SSoby Mathew 1116532ed618SSoby Mathew ctx = cm_get_context(security_state); 1117a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1118532ed618SSoby Mathew 1119532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1120532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1121f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 1122532ed618SSoby Mathew } 1123532ed618SSoby Mathew 1124532ed618SSoby Mathew /******************************************************************************* 1125532ed618SSoby Mathew * This function is used to program the context that's used for exception 1126532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 1127532ed618SSoby Mathew * the required security state 1128532ed618SSoby Mathew ******************************************************************************/ 1129532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 1130532ed618SSoby Mathew { 1131532ed618SSoby Mathew cpu_context_t *ctx; 1132532ed618SSoby Mathew 1133532ed618SSoby Mathew ctx = cm_get_context(security_state); 1134a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1135532ed618SSoby Mathew 1136532ed618SSoby Mathew cm_set_next_context(ctx); 1137532ed618SSoby Mathew } 1138