xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision d4582d30885673987240cf01fd4f5d2e6780e84c)
1532ed618SSoby Mathew /*
2873d4241Sjohpow01  * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #include <assert.h>
840daecc1SAntonio Nino Diaz #include <stdbool.h>
9532ed618SSoby Mathew #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <platform_def.h>
1209d40e0eSAntonio Nino Diaz 
1309d40e0eSAntonio Nino Diaz #include <arch.h>
1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
15b7e398d6SSoby Mathew #include <arch_features.h>
1609d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1709d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1809d40e0eSAntonio Nino Diaz #include <context.h>
1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2109d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
2209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
2309d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
2409d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
25*d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
26813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
276cac724dSjohpow01 #include <lib/extensions/twed.h>
2809d40e0eSAntonio Nino Diaz #include <lib/utils.h>
29532ed618SSoby Mathew 
3068ac5ed0SArunachalam Ganapathy static void enable_extensions_secure(cpu_context_t *ctx);
31532ed618SSoby Mathew 
32532ed618SSoby Mathew /*******************************************************************************
33532ed618SSoby Mathew  * Context management library initialisation routine. This library is used by
34532ed618SSoby Mathew  * runtime services to share pointers to 'cpu_context' structures for the secure
35532ed618SSoby Mathew  * and non-secure states. Management of the structures and their associated
36532ed618SSoby Mathew  * memory is not done by the context management library e.g. the PSCI service
37532ed618SSoby Mathew  * manages the cpu context used for entry from and exit to the non-secure state.
38532ed618SSoby Mathew  * The Secure payload dispatcher service manages the context(s) corresponding to
39532ed618SSoby Mathew  * the secure state. It also uses this library to get access to the non-secure
40532ed618SSoby Mathew  * state cpu context pointers.
41532ed618SSoby Mathew  * Lastly, this library provides the api to make SP_EL3 point to the cpu context
42532ed618SSoby Mathew  * which will used for programming an entry into a lower EL. The same context
43532ed618SSoby Mathew  * will used to save state upon exception entry from that EL.
44532ed618SSoby Mathew  ******************************************************************************/
4587c85134SDaniel Boulby void __init cm_init(void)
46532ed618SSoby Mathew {
47532ed618SSoby Mathew 	/*
48532ed618SSoby Mathew 	 * The context management library has only global data to intialize, but
49532ed618SSoby Mathew 	 * that will be done when the BSS is zeroed out
50532ed618SSoby Mathew 	 */
51532ed618SSoby Mathew }
52532ed618SSoby Mathew 
53532ed618SSoby Mathew /*******************************************************************************
54532ed618SSoby Mathew  * The following function initializes the cpu_context 'ctx' for
55532ed618SSoby Mathew  * first use, and sets the initial entrypoint state as specified by the
56532ed618SSoby Mathew  * entry_point_info structure.
57532ed618SSoby Mathew  *
58532ed618SSoby Mathew  * The security state to initialize is determined by the SECURE attribute
591634cae8SAntonio Nino Diaz  * of the entry_point_info.
60532ed618SSoby Mathew  *
618aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
62532ed618SSoby Mathew  * timer availability for the new execution context.
63532ed618SSoby Mathew  *
64532ed618SSoby Mathew  * To prepare the register state for entry call cm_prepare_el3_exit() and
65532ed618SSoby Mathew  * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
662e61d687SOlivier Deprez  * cm_el1_sysregs_context_restore().
67532ed618SSoby Mathew  ******************************************************************************/
681634cae8SAntonio Nino Diaz void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
69532ed618SSoby Mathew {
70532ed618SSoby Mathew 	unsigned int security_state;
71f1be00daSLouis Mayencourt 	u_register_t scr_el3;
72532ed618SSoby Mathew 	el3_state_t *state;
73532ed618SSoby Mathew 	gp_regs_t *gp_regs;
74eeb5a7b5SDeepika Bhavnani 	u_register_t sctlr_elx, actlr_elx;
75532ed618SSoby Mathew 
76a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
77532ed618SSoby Mathew 
78532ed618SSoby Mathew 	security_state = GET_SECURITY_STATE(ep->h.attr);
79532ed618SSoby Mathew 
80532ed618SSoby Mathew 	/* Clear any residual register values from the context */
8132f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
82532ed618SSoby Mathew 
83532ed618SSoby Mathew 	/*
8418f2efd6SDavid Cunado 	 * SCR_EL3 was initialised during reset sequence in macro
8518f2efd6SDavid Cunado 	 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
8618f2efd6SDavid Cunado 	 * affect the next EL.
8718f2efd6SDavid Cunado 	 *
8818f2efd6SDavid Cunado 	 * The following fields are initially set to zero and then updated to
8918f2efd6SDavid Cunado 	 * the required value depending on the state of the SPSR_EL3 and the
9018f2efd6SDavid Cunado 	 * Security state and entrypoint attributes of the next EL.
91532ed618SSoby Mathew 	 */
92f1be00daSLouis Mayencourt 	scr_el3 = read_scr();
93532ed618SSoby Mathew 	scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
94532ed618SSoby Mathew 			SCR_ST_BIT | SCR_HCE_BIT);
9518f2efd6SDavid Cunado 	/*
9618f2efd6SDavid Cunado 	 * SCR_NS: Set the security state of the next EL.
9718f2efd6SDavid Cunado 	 */
98532ed618SSoby Mathew 	if (security_state != SECURE)
99532ed618SSoby Mathew 		scr_el3 |= SCR_NS_BIT;
10018f2efd6SDavid Cunado 	/*
10118f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
10218f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
10318f2efd6SDavid Cunado 	 */
104532ed618SSoby Mathew 	if (GET_RW(ep->spsr) == MODE_RW_64)
105532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
10618f2efd6SDavid Cunado 	/*
10718f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
10818f2efd6SDavid Cunado 	 *  Secure timer registers to EL3, from AArch64 state only, if specified
10918f2efd6SDavid Cunado 	 *  by the entrypoint attributes.
11018f2efd6SDavid Cunado 	 */
111a0fee747SAntonio Nino Diaz 	if (EP_GET_ST(ep->h.attr) != 0U)
112532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
113532ed618SSoby Mathew 
114fbc44bd1SVarun Wadekar #if RAS_TRAP_LOWER_EL_ERR_ACCESS
115fbc44bd1SVarun Wadekar 	/*
116fbc44bd1SVarun Wadekar 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
117fbc44bd1SVarun Wadekar 	 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
118fbc44bd1SVarun Wadekar 	 */
119fbc44bd1SVarun Wadekar 	scr_el3 |= SCR_TERR_BIT;
120fbc44bd1SVarun Wadekar #endif
121fbc44bd1SVarun Wadekar 
12224f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST
12318f2efd6SDavid Cunado 	/*
12418f2efd6SDavid Cunado 	 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
12518f2efd6SDavid Cunado 	 *  to EL3 when executing at a lower EL. When executing at EL3, External
12618f2efd6SDavid Cunado 	 *  Aborts are taken to EL3.
12718f2efd6SDavid Cunado 	 */
128532ed618SSoby Mathew 	scr_el3 &= ~SCR_EA_BIT;
129532ed618SSoby Mathew #endif
130532ed618SSoby Mathew 
1311a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
1321a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
1331a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
1341a7c1cfeSJeenu Viswambharan #endif
1351a7c1cfeSJeenu Viswambharan 
1365283962eSAntonio Nino Diaz #if !CTX_INCLUDE_PAUTH_REGS
1375283962eSAntonio Nino Diaz 	/*
1385283962eSAntonio Nino Diaz 	 * If the pointer authentication registers aren't saved during world
1395283962eSAntonio Nino Diaz 	 * switches the value of the registers can be leaked from the Secure to
1405283962eSAntonio Nino Diaz 	 * the Non-secure world. To prevent this, rather than enabling pointer
1415283962eSAntonio Nino Diaz 	 * authentication everywhere, we only enable it in the Non-secure world.
1425283962eSAntonio Nino Diaz 	 *
1435283962eSAntonio Nino Diaz 	 * If the Secure world wants to use pointer authentication,
1445283962eSAntonio Nino Diaz 	 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
1455283962eSAntonio Nino Diaz 	 */
1465283962eSAntonio Nino Diaz 	if (security_state == NON_SECURE)
1475283962eSAntonio Nino Diaz 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
1485283962eSAntonio Nino Diaz #endif /* !CTX_INCLUDE_PAUTH_REGS */
1495283962eSAntonio Nino Diaz 
1500563ab08SAlexei Fedorov #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
1510563ab08SAlexei Fedorov 	/* Get Memory Tagging Extension support level */
1520563ab08SAlexei Fedorov 	unsigned int mte = get_armv8_5_mte_support();
1530563ab08SAlexei Fedorov #endif
154b7e398d6SSoby Mathew 	/*
1559dd94382SJustin Chadwell 	 * Enable MTE support. Support is enabled unilaterally for the normal
1569dd94382SJustin Chadwell 	 * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is
1579dd94382SJustin Chadwell 	 * set.
158b7e398d6SSoby Mathew 	 */
1599dd94382SJustin Chadwell #if CTX_INCLUDE_MTE_REGS
1600563ab08SAlexei Fedorov 	assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
1619dd94382SJustin Chadwell 	scr_el3 |= SCR_ATA_BIT;
1629dd94382SJustin Chadwell #else
1639dd94382SJustin Chadwell 	/*
1640563ab08SAlexei Fedorov 	 * When MTE is only implemented at EL0, it can be enabled
1650563ab08SAlexei Fedorov 	 * across both worlds as no MTE registers are used.
1669dd94382SJustin Chadwell 	 */
1670563ab08SAlexei Fedorov 	if ((mte == MTE_IMPLEMENTED_EL0) ||
1689dd94382SJustin Chadwell 	/*
1690563ab08SAlexei Fedorov 	 * When MTE is implemented at all ELs, it can be only enabled
1700563ab08SAlexei Fedorov 	 * in Non-Secure world without register saving.
1719dd94382SJustin Chadwell 	 */
1720563ab08SAlexei Fedorov 	  (((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)) &&
1730563ab08SAlexei Fedorov 	    (security_state == NON_SECURE))) {
174b7e398d6SSoby Mathew 		scr_el3 |= SCR_ATA_BIT;
175b7e398d6SSoby Mathew 	}
1760563ab08SAlexei Fedorov #endif	/* CTX_INCLUDE_MTE_REGS */
177b7e398d6SSoby Mathew 
1783d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
179532ed618SSoby Mathew 	/*
1808aabea33SPaul Beesley 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
18118f2efd6SDavid Cunado 	 *  indicated by the interrupt routing model for BL31.
182532ed618SSoby Mathew 	 */
183532ed618SSoby Mathew 	scr_el3 |= get_scr_el3_from_routing_model(security_state);
1840c5e7d1cSMax Shvetsov #endif
18568ac5ed0SArunachalam Ganapathy 
18668ac5ed0SArunachalam Ganapathy 	/* Save the initialized value of CPTR_EL3 register */
18768ac5ed0SArunachalam Ganapathy 	write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
1880c5e7d1cSMax Shvetsov 	if (security_state == SECURE) {
18968ac5ed0SArunachalam Ganapathy 		enable_extensions_secure(ctx);
1900c5e7d1cSMax Shvetsov 	}
191532ed618SSoby Mathew 
192532ed618SSoby Mathew 	/*
19318f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
19418f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
19518f2efd6SDavid Cunado 	 * next mode is Hyp.
196110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
197110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
198110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
19929d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
20029d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
20129d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
202532ed618SSoby Mathew 	 */
203a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
204a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
205a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
206532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
207110ee433SJimmy Brisson 
208110ee433SJimmy Brisson 		if (is_armv8_6_fgt_present()) {
209110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
210110ee433SJimmy Brisson 		}
21129d0ee54SJimmy Brisson 
21229d0ee54SJimmy Brisson 		if (get_armv8_6_ecv_support()
21329d0ee54SJimmy Brisson 		    == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
21429d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
21529d0ee54SJimmy Brisson 		}
216532ed618SSoby Mathew 	}
217532ed618SSoby Mathew 
2180376e7c4SAchin Gupta 	/* Enable S-EL2 if the next EL is EL2 and security state is secure */
219db3ae853SArtsem Artsemenka 	if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) {
220db3ae853SArtsem Artsemenka 		if (GET_RW(ep->spsr) != MODE_RW_64) {
221db3ae853SArtsem Artsemenka 			ERROR("S-EL2 can not be used in AArch32.");
222db3ae853SArtsem Artsemenka 			panic();
223db3ae853SArtsem Artsemenka 		}
224db3ae853SArtsem Artsemenka 
2250376e7c4SAchin Gupta 		scr_el3 |= SCR_EEL2_BIT;
226db3ae853SArtsem Artsemenka 	}
2270376e7c4SAchin Gupta 
22818f2efd6SDavid Cunado 	/*
229873d4241Sjohpow01 	 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3
230873d4241Sjohpow01 	 * and EL2, when clear, this bit traps accesses from EL2 so we set it
231873d4241Sjohpow01 	 * to 1 when EL2 is present.
232873d4241Sjohpow01 	 */
233873d4241Sjohpow01 	if (is_armv8_6_feat_amuv1p1_present() &&
234873d4241Sjohpow01 		(el_implemented(2) != EL_IMPL_NONE)) {
235873d4241Sjohpow01 		scr_el3 |= SCR_AMVOFFEN_BIT;
236873d4241Sjohpow01 	}
237873d4241Sjohpow01 
238873d4241Sjohpow01 	/*
23918f2efd6SDavid Cunado 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
24018f2efd6SDavid Cunado 	 * execution state setting all fields rather than relying of the hw.
24118f2efd6SDavid Cunado 	 * Some fields have architecturally UNKNOWN reset values and these are
24218f2efd6SDavid Cunado 	 * set to zero.
24318f2efd6SDavid Cunado 	 *
24418f2efd6SDavid Cunado 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
24518f2efd6SDavid Cunado 	 *
24618f2efd6SDavid Cunado 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
24718f2efd6SDavid Cunado 	 *  required by PSCI specification)
24818f2efd6SDavid Cunado 	 */
249a0fee747SAntonio Nino Diaz 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
25018f2efd6SDavid Cunado 	if (GET_RW(ep->spsr) == MODE_RW_64)
25118f2efd6SDavid Cunado 		sctlr_elx |= SCTLR_EL1_RES1;
25218f2efd6SDavid Cunado 	else {
25318f2efd6SDavid Cunado 		/*
25418f2efd6SDavid Cunado 		 * If the target execution state is AArch32 then the following
25518f2efd6SDavid Cunado 		 * fields need to be set.
25618f2efd6SDavid Cunado 		 *
25718f2efd6SDavid Cunado 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
25818f2efd6SDavid Cunado 		 *  instructions are not trapped to EL1.
25918f2efd6SDavid Cunado 		 *
26018f2efd6SDavid Cunado 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
26118f2efd6SDavid Cunado 		 *  instructions are not trapped to EL1.
26218f2efd6SDavid Cunado 		 *
26318f2efd6SDavid Cunado 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
26418f2efd6SDavid Cunado 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
26518f2efd6SDavid Cunado 		 */
26618f2efd6SDavid Cunado 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
26718f2efd6SDavid Cunado 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
26818f2efd6SDavid Cunado 	}
26918f2efd6SDavid Cunado 
2705f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
2715f5d1ed7SLouis Mayencourt 	/*
2725f5d1ed7SLouis Mayencourt 	 * If workaround of errata 764081 for Cortex-A75 is used then set
2735f5d1ed7SLouis Mayencourt 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
2745f5d1ed7SLouis Mayencourt 	 */
2755f5d1ed7SLouis Mayencourt 	sctlr_elx |= SCTLR_IESB_BIT;
2765f5d1ed7SLouis Mayencourt #endif
2775f5d1ed7SLouis Mayencourt 
2786cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
2796cac724dSjohpow01 	if (is_armv8_6_twed_present()) {
2806cac724dSjohpow01 		uint32_t delay = plat_arm_set_twedel_scr_el3();
2816cac724dSjohpow01 
2826cac724dSjohpow01 		if (delay != TWED_DISABLED) {
2836cac724dSjohpow01 			/* Make sure delay value fits */
2846cac724dSjohpow01 			assert((delay & ~SCR_TWEDEL_MASK) == 0U);
2856cac724dSjohpow01 
2866cac724dSjohpow01 			/* Set delay in SCR_EL3 */
2876cac724dSjohpow01 			scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
2886cac724dSjohpow01 			scr_el3 |= ((delay & SCR_TWEDEL_MASK)
2896cac724dSjohpow01 					<< SCR_TWEDEL_SHIFT);
2906cac724dSjohpow01 
2916cac724dSjohpow01 			/* Enable WFE delay */
2926cac724dSjohpow01 			scr_el3 |= SCR_TWEDEn_BIT;
2936cac724dSjohpow01 		}
2946cac724dSjohpow01 	}
2956cac724dSjohpow01 
29618f2efd6SDavid Cunado 	/*
29718f2efd6SDavid Cunado 	 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
2982e61d687SOlivier Deprez 	 * and other EL2 registers are set up by cm_prepare_el3_exit() as they
29918f2efd6SDavid Cunado 	 * are not part of the stored cpu_context.
30018f2efd6SDavid Cunado 	 */
3012825946eSMax Shvetsov 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
30218f2efd6SDavid Cunado 
3032ab9617eSVarun Wadekar 	/*
3042ab9617eSVarun Wadekar 	 * Base the context ACTLR_EL1 on the current value, as it is
3052ab9617eSVarun Wadekar 	 * implementation defined. The context restore process will write
3062ab9617eSVarun Wadekar 	 * the value from the context to the actual register and can cause
3072ab9617eSVarun Wadekar 	 * problems for processor cores that don't expect certain bits to
3082ab9617eSVarun Wadekar 	 * be zero.
3092ab9617eSVarun Wadekar 	 */
3102ab9617eSVarun Wadekar 	actlr_elx = read_actlr_el1();
3112825946eSMax Shvetsov 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
3122ab9617eSVarun Wadekar 
3133e61b2b5SDavid Cunado 	/*
314e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
315e290a8fcSAlexei Fedorov 	 * before doing ERET
3163e61b2b5SDavid Cunado 	 */
317532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
318532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
319532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
320532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
321532ed618SSoby Mathew 
322532ed618SSoby Mathew 	/*
323532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
324532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
325532ed618SSoby Mathew 	 */
326532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
327532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
328532ed618SSoby Mathew }
329532ed618SSoby Mathew 
330532ed618SSoby Mathew /*******************************************************************************
3310fd0f222SDimitris Papastamos  * Enable architecture extensions on first entry to Non-secure world.
3320fd0f222SDimitris Papastamos  * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
3330fd0f222SDimitris Papastamos  * it is zero.
3340fd0f222SDimitris Papastamos  ******************************************************************************/
33568ac5ed0SArunachalam Ganapathy static void enable_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
3360fd0f222SDimitris Papastamos {
3370fd0f222SDimitris Papastamos #if IMAGE_BL31
338281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS
339281a08ccSDimitris Papastamos 	spe_enable(el2_unused);
340281a08ccSDimitris Papastamos #endif
341380559c1SDimitris Papastamos 
342380559c1SDimitris Papastamos #if ENABLE_AMU
34368ac5ed0SArunachalam Ganapathy 	amu_enable(el2_unused, ctx);
34468ac5ed0SArunachalam Ganapathy #endif
34568ac5ed0SArunachalam Ganapathy 
34668ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_NS
34768ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
348380559c1SDimitris Papastamos #endif
3491a853370SDavid Cunado 
3505f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS
3515f835918SJeenu Viswambharan 	mpam_enable(el2_unused);
3525f835918SJeenu Viswambharan #endif
353813524eaSManish V Badarkhe 
354813524eaSManish V Badarkhe #if ENABLE_TRBE_FOR_NS
355813524eaSManish V Badarkhe 	trbe_enable();
356813524eaSManish V Badarkhe #endif /* ENABLE_TRBE_FOR_NS */
357813524eaSManish V Badarkhe 
358*d4582d30SManish V Badarkhe #if ENABLE_SYS_REG_TRACE_FOR_NS
359*d4582d30SManish V Badarkhe 	sys_reg_trace_enable(ctx);
360*d4582d30SManish V Badarkhe #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
361*d4582d30SManish V Badarkhe 
3620fd0f222SDimitris Papastamos #endif
3630fd0f222SDimitris Papastamos }
3640fd0f222SDimitris Papastamos 
3650fd0f222SDimitris Papastamos /*******************************************************************************
36668ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
36768ac5ed0SArunachalam Ganapathy  ******************************************************************************/
36868ac5ed0SArunachalam Ganapathy static void enable_extensions_secure(cpu_context_t *ctx)
36968ac5ed0SArunachalam Ganapathy {
37068ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
37168ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_SWD
37268ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
37368ac5ed0SArunachalam Ganapathy #endif
37468ac5ed0SArunachalam Ganapathy #endif
37568ac5ed0SArunachalam Ganapathy }
37668ac5ed0SArunachalam Ganapathy 
37768ac5ed0SArunachalam Ganapathy /*******************************************************************************
378532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
379532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
380532ed618SSoby Mathew  * specified by the entry_point_info structure.
381532ed618SSoby Mathew  ******************************************************************************/
382532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
383532ed618SSoby Mathew 			      const entry_point_info_t *ep)
384532ed618SSoby Mathew {
385532ed618SSoby Mathew 	cpu_context_t *ctx;
386532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
3871634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
388532ed618SSoby Mathew }
389532ed618SSoby Mathew 
390532ed618SSoby Mathew /*******************************************************************************
391532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
392532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
393532ed618SSoby Mathew  * entry_point_info structure.
394532ed618SSoby Mathew  ******************************************************************************/
395532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
396532ed618SSoby Mathew {
397532ed618SSoby Mathew 	cpu_context_t *ctx;
398532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
3991634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
400532ed618SSoby Mathew }
401532ed618SSoby Mathew 
402532ed618SSoby Mathew /*******************************************************************************
403532ed618SSoby Mathew  * Prepare the CPU system registers for first entry into secure or normal world
404532ed618SSoby Mathew  *
405532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
406532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
407532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
408532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
409532ed618SSoby Mathew  ******************************************************************************/
410532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
411532ed618SSoby Mathew {
412f1be00daSLouis Mayencourt 	u_register_t sctlr_elx, scr_el3, mdcr_el2;
413532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
41440daecc1SAntonio Nino Diaz 	bool el2_unused = false;
415a0fee747SAntonio Nino Diaz 	uint64_t hcr_el2 = 0U;
416532ed618SSoby Mathew 
417a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
418532ed618SSoby Mathew 
419532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
420f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
421a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
422a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
423532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
4242825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
425532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
4262e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
427532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
4285f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
4295f5d1ed7SLouis Mayencourt 			/*
4305f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
4315f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
4325f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
4335f5d1ed7SLouis Mayencourt 			 */
4345f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
4355f5d1ed7SLouis Mayencourt #endif
436532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
437a0fee747SAntonio Nino Diaz 		} else if (el_implemented(2) != EL_IMPL_NONE) {
43840daecc1SAntonio Nino Diaz 			el2_unused = true;
4390fd0f222SDimitris Papastamos 
44018f2efd6SDavid Cunado 			/*
44118f2efd6SDavid Cunado 			 * EL2 present but unused, need to disable safely.
44218f2efd6SDavid Cunado 			 * SCTLR_EL2 can be ignored in this case.
44318f2efd6SDavid Cunado 			 *
4443ff4aaacSJeenu Viswambharan 			 * Set EL2 register width appropriately: Set HCR_EL2
4453ff4aaacSJeenu Viswambharan 			 * field to match SCR_EL3.RW.
44618f2efd6SDavid Cunado 			 */
447a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_RW_BIT) != 0U)
4483ff4aaacSJeenu Viswambharan 				hcr_el2 |= HCR_RW_BIT;
4493ff4aaacSJeenu Viswambharan 
4503ff4aaacSJeenu Viswambharan 			/*
4513ff4aaacSJeenu Viswambharan 			 * For Armv8.3 pointer authentication feature, disable
4523ff4aaacSJeenu Viswambharan 			 * traps to EL2 when accessing key registers or using
4533ff4aaacSJeenu Viswambharan 			 * pointer authentication instructions from lower ELs.
4543ff4aaacSJeenu Viswambharan 			 */
4553ff4aaacSJeenu Viswambharan 			hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
4563ff4aaacSJeenu Viswambharan 
4573ff4aaacSJeenu Viswambharan 			write_hcr_el2(hcr_el2);
458532ed618SSoby Mathew 
45918f2efd6SDavid Cunado 			/*
46018f2efd6SDavid Cunado 			 * Initialise CPTR_EL2 setting all fields rather than
46118f2efd6SDavid Cunado 			 * relying on the hw. All fields have architecturally
46218f2efd6SDavid Cunado 			 * UNKNOWN reset values.
46318f2efd6SDavid Cunado 			 *
46418f2efd6SDavid Cunado 			 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
46518f2efd6SDavid Cunado 			 *  accesses to the CPACR_EL1 or CPACR from both
46618f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
46718f2efd6SDavid Cunado 			 *
46818f2efd6SDavid Cunado 			 * CPTR_EL2.TTA: Set to zero so that Non-secure System
46918f2efd6SDavid Cunado 			 *  register accesses to the trace registers from both
47018f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
471*d4582d30SManish V Badarkhe 			 *  If PE trace unit System registers are not implemented
472*d4582d30SManish V Badarkhe 			 *  then this bit is reserved, and must be set to zero.
47318f2efd6SDavid Cunado 			 *
47418f2efd6SDavid Cunado 			 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
47518f2efd6SDavid Cunado 			 *  to SIMD and floating-point functionality from both
47618f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
47718f2efd6SDavid Cunado 			 */
47818f2efd6SDavid Cunado 			write_cptr_el2(CPTR_EL2_RESET_VAL &
47918f2efd6SDavid Cunado 					~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
48018f2efd6SDavid Cunado 					| CPTR_EL2_TFP_BIT));
481532ed618SSoby Mathew 
48218f2efd6SDavid Cunado 			/*
4838aabea33SPaul Beesley 			 * Initialise CNTHCTL_EL2. All fields are
48418f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset and are set to zero
48518f2efd6SDavid Cunado 			 * except for field(s) listed below.
48618f2efd6SDavid Cunado 			 *
48718f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
48818f2efd6SDavid Cunado 			 *  Hyp mode of Non-secure EL0 and EL1 accesses to the
48918f2efd6SDavid Cunado 			 *  physical timer registers.
49018f2efd6SDavid Cunado 			 *
49118f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
49218f2efd6SDavid Cunado 			 *  Hyp mode of  Non-secure EL0 and EL1 accesses to the
49318f2efd6SDavid Cunado 			 *  physical counter registers.
49418f2efd6SDavid Cunado 			 */
49518f2efd6SDavid Cunado 			write_cnthctl_el2(CNTHCTL_RESET_VAL |
49618f2efd6SDavid Cunado 						EL1PCEN_BIT | EL1PCTEN_BIT);
497532ed618SSoby Mathew 
49818f2efd6SDavid Cunado 			/*
49918f2efd6SDavid Cunado 			 * Initialise CNTVOFF_EL2 to zero as it resets to an
50018f2efd6SDavid Cunado 			 * architecturally UNKNOWN value.
50118f2efd6SDavid Cunado 			 */
502532ed618SSoby Mathew 			write_cntvoff_el2(0);
503532ed618SSoby Mathew 
50418f2efd6SDavid Cunado 			/*
50518f2efd6SDavid Cunado 			 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
50618f2efd6SDavid Cunado 			 * MPIDR_EL1 respectively.
50718f2efd6SDavid Cunado 			 */
508532ed618SSoby Mathew 			write_vpidr_el2(read_midr_el1());
509532ed618SSoby Mathew 			write_vmpidr_el2(read_mpidr_el1());
510532ed618SSoby Mathew 
511532ed618SSoby Mathew 			/*
51218f2efd6SDavid Cunado 			 * Initialise VTTBR_EL2. All fields are architecturally
51318f2efd6SDavid Cunado 			 * UNKNOWN on reset.
51418f2efd6SDavid Cunado 			 *
51518f2efd6SDavid Cunado 			 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
51618f2efd6SDavid Cunado 			 *  2 address translation is disabled, cache maintenance
51718f2efd6SDavid Cunado 			 *  operations depend on the VMID.
51818f2efd6SDavid Cunado 			 *
51918f2efd6SDavid Cunado 			 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
52018f2efd6SDavid Cunado 			 *  translation is disabled.
521532ed618SSoby Mathew 			 */
52218f2efd6SDavid Cunado 			write_vttbr_el2(VTTBR_RESET_VAL &
52318f2efd6SDavid Cunado 				~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
52418f2efd6SDavid Cunado 				| (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
52518f2efd6SDavid Cunado 
526495f3d3cSDavid Cunado 			/*
52718f2efd6SDavid Cunado 			 * Initialise MDCR_EL2, setting all fields rather than
52818f2efd6SDavid Cunado 			 * relying on hw. Some fields are architecturally
52918f2efd6SDavid Cunado 			 * UNKNOWN on reset.
53018f2efd6SDavid Cunado 			 *
531e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HLP: Set to one so that event counter
532e290a8fcSAlexei Fedorov 			 *  overflow, that is recorded in PMOVSCLR_EL0[0-30],
533e290a8fcSAlexei Fedorov 			 *  occurs on the increment that changes
534e290a8fcSAlexei Fedorov 			 *  PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
535e290a8fcSAlexei Fedorov 			 *  implemented. This bit is RES0 in versions of the
536e290a8fcSAlexei Fedorov 			 *  architecture earlier than ARMv8.5, setting it to 1
537e290a8fcSAlexei Fedorov 			 *  doesn't have any effect on them.
538e290a8fcSAlexei Fedorov 			 *
539e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TTRF: Set to zero so that access to Trace
540e290a8fcSAlexei Fedorov 			 *  Filter Control register TRFCR_EL1 at EL1 is not
541e290a8fcSAlexei Fedorov 			 *  trapped to EL2. This bit is RES0 in versions of
542e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.4.
543e290a8fcSAlexei Fedorov 			 *
544e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HPMD: Set to one so that event counting is
545e290a8fcSAlexei Fedorov 			 *  prohibited at EL2. This bit is RES0 in versions of
546e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.1, setting it
547e290a8fcSAlexei Fedorov 			 *  to 1 doesn't have any effect on them.
548e290a8fcSAlexei Fedorov 			 *
549e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TPMS: Set to zero so that accesses to
550e290a8fcSAlexei Fedorov 			 *  Statistical Profiling control registers from EL1
551e290a8fcSAlexei Fedorov 			 *  do not trap to EL2. This bit is RES0 when SPE is
552e290a8fcSAlexei Fedorov 			 *  not implemented.
553e290a8fcSAlexei Fedorov 			 *
55418f2efd6SDavid Cunado 			 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
55518f2efd6SDavid Cunado 			 *  EL1 System register accesses to the Debug ROM
55618f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
55718f2efd6SDavid Cunado 			 *
55818f2efd6SDavid Cunado 			 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
55918f2efd6SDavid Cunado 			 *  System register accesses to the powerdown debug
56018f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
56118f2efd6SDavid Cunado 			 *
56218f2efd6SDavid Cunado 			 * MDCR_EL2.TDA: Set to zero so that System register
56318f2efd6SDavid Cunado 			 *  accesses to the debug registers do not trap to EL2.
56418f2efd6SDavid Cunado 			 *
56518f2efd6SDavid Cunado 			 * MDCR_EL2.TDE: Set to zero so that debug exceptions
56618f2efd6SDavid Cunado 			 *  are not routed to EL2.
56718f2efd6SDavid Cunado 			 *
56818f2efd6SDavid Cunado 			 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
56918f2efd6SDavid Cunado 			 *  Monitors.
57018f2efd6SDavid Cunado 			 *
57118f2efd6SDavid Cunado 			 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
57218f2efd6SDavid Cunado 			 *  EL1 accesses to all Performance Monitors registers
57318f2efd6SDavid Cunado 			 *  are not trapped to EL2.
57418f2efd6SDavid Cunado 			 *
57518f2efd6SDavid Cunado 			 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
57618f2efd6SDavid Cunado 			 *  and EL1 accesses to the PMCR_EL0 or PMCR are not
57718f2efd6SDavid Cunado 			 *  trapped to EL2.
57818f2efd6SDavid Cunado 			 *
57918f2efd6SDavid Cunado 			 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
58018f2efd6SDavid Cunado 			 *  architecturally-defined reset value.
58140ff9074SManish V Badarkhe 			 *
58240ff9074SManish V Badarkhe 			 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
58340ff9074SManish V Badarkhe 			 *  owning exception level is NS-EL1 and, tracing is
58440ff9074SManish V Badarkhe 			 *  prohibited at NS-EL2. These bits are RES0 when
58540ff9074SManish V Badarkhe 			 *  FEAT_TRBE is not implemented.
586495f3d3cSDavid Cunado 			 */
587e290a8fcSAlexei Fedorov 			mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
588e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPMD) |
58918f2efd6SDavid Cunado 				   ((read_pmcr_el0() & PMCR_EL0_N_BITS)
59018f2efd6SDavid Cunado 				   >> PMCR_EL0_N_SHIFT)) &
591e290a8fcSAlexei Fedorov 				   ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
592e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
593e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
594e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
59540ff9074SManish V Badarkhe 				     MDCR_EL2_TPMCR_BIT |
59640ff9074SManish V Badarkhe 				     MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
597d832aee9Sdp-arm 
598d832aee9Sdp-arm 			write_mdcr_el2(mdcr_el2);
599d832aee9Sdp-arm 
600939f66d6SDavid Cunado 			/*
60118f2efd6SDavid Cunado 			 * Initialise HSTR_EL2. All fields are architecturally
60218f2efd6SDavid Cunado 			 * UNKNOWN on reset.
60318f2efd6SDavid Cunado 			 *
60418f2efd6SDavid Cunado 			 * HSTR_EL2.T<n>: Set all these fields to zero so that
60518f2efd6SDavid Cunado 			 *  Non-secure EL0 or EL1 accesses to System registers
60618f2efd6SDavid Cunado 			 *  do not trap to EL2.
607939f66d6SDavid Cunado 			 */
60818f2efd6SDavid Cunado 			write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
609939f66d6SDavid Cunado 			/*
61018f2efd6SDavid Cunado 			 * Initialise CNTHP_CTL_EL2. All fields are
61118f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset.
61218f2efd6SDavid Cunado 			 *
61318f2efd6SDavid Cunado 			 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
61418f2efd6SDavid Cunado 			 *  physical timer and prevent timer interrupts.
615939f66d6SDavid Cunado 			 */
61618f2efd6SDavid Cunado 			write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
61718f2efd6SDavid Cunado 						~(CNTHP_CTL_ENABLE_BIT));
618532ed618SSoby Mathew 		}
61968ac5ed0SArunachalam Ganapathy 		enable_extensions_nonsecure(el2_unused, ctx);
620532ed618SSoby Mathew 	}
621532ed618SSoby Mathew 
62217b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
62317b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
624532ed618SSoby Mathew }
625532ed618SSoby Mathew 
62628f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
62728f39f02SMax Shvetsov /*******************************************************************************
62828f39f02SMax Shvetsov  * Save EL2 sysreg context
62928f39f02SMax Shvetsov  ******************************************************************************/
63028f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
63128f39f02SMax Shvetsov {
63228f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
63328f39f02SMax Shvetsov 
63428f39f02SMax Shvetsov 	/*
63528f39f02SMax Shvetsov 	 * Always save the non-secure EL2 context, only save the
63628f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
63728f39f02SMax Shvetsov 	 */
63828f39f02SMax Shvetsov 	if ((security_state == NON_SECURE) ||
6396b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
64028f39f02SMax Shvetsov 		cpu_context_t *ctx;
64128f39f02SMax Shvetsov 
64228f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
64328f39f02SMax Shvetsov 		assert(ctx != NULL);
64428f39f02SMax Shvetsov 
6452825946eSMax Shvetsov 		el2_sysregs_context_save(get_el2_sysregs_ctx(ctx));
64628f39f02SMax Shvetsov 	}
64728f39f02SMax Shvetsov }
64828f39f02SMax Shvetsov 
64928f39f02SMax Shvetsov /*******************************************************************************
65028f39f02SMax Shvetsov  * Restore EL2 sysreg context
65128f39f02SMax Shvetsov  ******************************************************************************/
65228f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
65328f39f02SMax Shvetsov {
65428f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
65528f39f02SMax Shvetsov 
65628f39f02SMax Shvetsov 	/*
65728f39f02SMax Shvetsov 	 * Always restore the non-secure EL2 context, only restore the
65828f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
65928f39f02SMax Shvetsov 	 */
66028f39f02SMax Shvetsov 	if ((security_state == NON_SECURE) ||
6616b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
66228f39f02SMax Shvetsov 		cpu_context_t *ctx;
66328f39f02SMax Shvetsov 
66428f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
66528f39f02SMax Shvetsov 		assert(ctx != NULL);
66628f39f02SMax Shvetsov 
6672825946eSMax Shvetsov 		el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx));
66828f39f02SMax Shvetsov 	}
66928f39f02SMax Shvetsov }
67028f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
67128f39f02SMax Shvetsov 
672532ed618SSoby Mathew /*******************************************************************************
673532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
674532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
675532ed618SSoby Mathew  * state.
676532ed618SSoby Mathew  ******************************************************************************/
677532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
678532ed618SSoby Mathew {
679532ed618SSoby Mathew 	cpu_context_t *ctx;
680532ed618SSoby Mathew 
681532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
682a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
683532ed618SSoby Mathew 
6842825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
68517b4c0ddSDimitris Papastamos 
68617b4c0ddSDimitris Papastamos #if IMAGE_BL31
68717b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
68817b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
68917b4c0ddSDimitris Papastamos 	else
69017b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
69117b4c0ddSDimitris Papastamos #endif
692532ed618SSoby Mathew }
693532ed618SSoby Mathew 
694532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
695532ed618SSoby Mathew {
696532ed618SSoby Mathew 	cpu_context_t *ctx;
697532ed618SSoby Mathew 
698532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
699a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
700532ed618SSoby Mathew 
7012825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
70217b4c0ddSDimitris Papastamos 
70317b4c0ddSDimitris Papastamos #if IMAGE_BL31
70417b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
70517b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
70617b4c0ddSDimitris Papastamos 	else
70717b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
70817b4c0ddSDimitris Papastamos #endif
709532ed618SSoby Mathew }
710532ed618SSoby Mathew 
711532ed618SSoby Mathew /*******************************************************************************
712532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
713532ed618SSoby Mathew  * given security state with the given entrypoint
714532ed618SSoby Mathew  ******************************************************************************/
715532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
716532ed618SSoby Mathew {
717532ed618SSoby Mathew 	cpu_context_t *ctx;
718532ed618SSoby Mathew 	el3_state_t *state;
719532ed618SSoby Mathew 
720532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
721a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
722532ed618SSoby Mathew 
723532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
724532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
725532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
726532ed618SSoby Mathew }
727532ed618SSoby Mathew 
728532ed618SSoby Mathew /*******************************************************************************
729532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
730532ed618SSoby Mathew  * pertaining to the given security state
731532ed618SSoby Mathew  ******************************************************************************/
732532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
733532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
734532ed618SSoby Mathew {
735532ed618SSoby Mathew 	cpu_context_t *ctx;
736532ed618SSoby Mathew 	el3_state_t *state;
737532ed618SSoby Mathew 
738532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
739a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
740532ed618SSoby Mathew 
741532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
742532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
743532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
744532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
745532ed618SSoby Mathew }
746532ed618SSoby Mathew 
747532ed618SSoby Mathew /*******************************************************************************
748532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
749532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
750532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
751532ed618SSoby Mathew  ******************************************************************************/
752532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
753532ed618SSoby Mathew 			  uint32_t bit_pos,
754532ed618SSoby Mathew 			  uint32_t value)
755532ed618SSoby Mathew {
756532ed618SSoby Mathew 	cpu_context_t *ctx;
757532ed618SSoby Mathew 	el3_state_t *state;
758f1be00daSLouis Mayencourt 	u_register_t scr_el3;
759532ed618SSoby Mathew 
760532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
761a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
762532ed618SSoby Mathew 
763532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
764d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
765532ed618SSoby Mathew 
766532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
767a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
768532ed618SSoby Mathew 
769532ed618SSoby Mathew 	/*
770532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
771532ed618SSoby Mathew 	 * and set it to its new value.
772532ed618SSoby Mathew 	 */
773532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
774f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
775d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
776f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
777532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
778532ed618SSoby Mathew }
779532ed618SSoby Mathew 
780532ed618SSoby Mathew /*******************************************************************************
781532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
782532ed618SSoby Mathew  * given security state.
783532ed618SSoby Mathew  ******************************************************************************/
784f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
785532ed618SSoby Mathew {
786532ed618SSoby Mathew 	cpu_context_t *ctx;
787532ed618SSoby Mathew 	el3_state_t *state;
788532ed618SSoby Mathew 
789532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
790a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
791532ed618SSoby Mathew 
792532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
793532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
794f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
795532ed618SSoby Mathew }
796532ed618SSoby Mathew 
797532ed618SSoby Mathew /*******************************************************************************
798532ed618SSoby Mathew  * This function is used to program the context that's used for exception
799532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
800532ed618SSoby Mathew  * the required security state
801532ed618SSoby Mathew  ******************************************************************************/
802532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
803532ed618SSoby Mathew {
804532ed618SSoby Mathew 	cpu_context_t *ctx;
805532ed618SSoby Mathew 
806532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
807a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
808532ed618SSoby Mathew 
809532ed618SSoby Mathew 	cm_set_next_context(ctx);
810532ed618SSoby Mathew }
811