xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision bb7b85a397f4eddef84b2deaa8f3f7a66cb3a09b)
1532ed618SSoby Mathew /*
2d20052f3SZelalem Aweke  * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2309d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2409d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
25744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2609d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
27dc78e62dSjohpow01 #include <lib/extensions/sme.h>
2809d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
2909d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
30d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
31813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
328fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
3309d40e0eSAntonio Nino Diaz #include <lib/utils.h>
34532ed618SSoby Mathew 
35781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
36781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
37781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
38781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
39532ed618SSoby Mathew 
40781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
41b515f541SZelalem Aweke 
42b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
43b515f541SZelalem Aweke {
44b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
45b515f541SZelalem Aweke 
46b515f541SZelalem Aweke 	/*
47b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
48b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
49b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
50b515f541SZelalem Aweke 	 * set to zero.
51b515f541SZelalem Aweke 	 *
52b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
53b515f541SZelalem Aweke 	 *
54b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
55b515f541SZelalem Aweke 	 * required by PSCI specification)
56b515f541SZelalem Aweke 	 */
57b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
58b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
59b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
60b515f541SZelalem Aweke 	} else {
61b515f541SZelalem Aweke 		/*
62b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
63b515f541SZelalem Aweke 		 * fields need to be set.
64b515f541SZelalem Aweke 		 *
65b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
66b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
67b515f541SZelalem Aweke 		 *
68b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
69b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
70b515f541SZelalem Aweke 		 *
71b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
72b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
73b515f541SZelalem Aweke 		 */
74b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
75b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
76b515f541SZelalem Aweke 	}
77b515f541SZelalem Aweke 
78b515f541SZelalem Aweke #if ERRATA_A75_764081
79b515f541SZelalem Aweke 	/*
80b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
81b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
82b515f541SZelalem Aweke 	 */
83b515f541SZelalem Aweke 	sctlr_elx |= SCTLR_IESB_BIT;
84b515f541SZelalem Aweke #endif
85b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
86b515f541SZelalem Aweke 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
87b515f541SZelalem Aweke 
88b515f541SZelalem Aweke 	/*
89b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
90b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
91b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
92b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
93b515f541SZelalem Aweke 	 * be zero.
94b515f541SZelalem Aweke 	 */
95b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
96b515f541SZelalem Aweke 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
97b515f541SZelalem Aweke }
98b515f541SZelalem Aweke 
992bbad1d1SZelalem Aweke /******************************************************************************
1002bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1012bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1022bbad1d1SZelalem Aweke  *****************************************************************************/
1032bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
104532ed618SSoby Mathew {
1052bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1062bbad1d1SZelalem Aweke 	el3_state_t *state;
1072bbad1d1SZelalem Aweke 
1082bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1092bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1102bbad1d1SZelalem Aweke 
1112bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
112532ed618SSoby Mathew 	/*
1132bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1142bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
115532ed618SSoby Mathew 	 */
1162bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1172bbad1d1SZelalem Aweke #endif
1182bbad1d1SZelalem Aweke 
1192bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
1202bbad1d1SZelalem Aweke 	/* Get Memory Tagging Extension support level */
1212bbad1d1SZelalem Aweke 	unsigned int mte = get_armv8_5_mte_support();
1222bbad1d1SZelalem Aweke #endif
1232bbad1d1SZelalem Aweke 	/*
1242bbad1d1SZelalem Aweke 	 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
1252bbad1d1SZelalem Aweke 	 * is set, or when MTE is only implemented at EL0.
1262bbad1d1SZelalem Aweke 	 */
1272bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1282bbad1d1SZelalem Aweke 	assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
1292bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
1302bbad1d1SZelalem Aweke #else
1312bbad1d1SZelalem Aweke 	if (mte == MTE_IMPLEMENTED_EL0) {
1322bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1332bbad1d1SZelalem Aweke 	}
1342bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */
1352bbad1d1SZelalem Aweke 
1362bbad1d1SZelalem Aweke 	/* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
1372bbad1d1SZelalem Aweke 	if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) {
1382bbad1d1SZelalem Aweke 		if (GET_RW(ep->spsr) != MODE_RW_64) {
1392bbad1d1SZelalem Aweke 			ERROR("S-EL2 can not be used in AArch32\n.");
1402bbad1d1SZelalem Aweke 			panic();
1412bbad1d1SZelalem Aweke 		}
1422bbad1d1SZelalem Aweke 
1432bbad1d1SZelalem Aweke 		scr_el3 |= SCR_EEL2_BIT;
1442bbad1d1SZelalem Aweke 	}
1452bbad1d1SZelalem Aweke 
1462bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1472bbad1d1SZelalem Aweke 
148b515f541SZelalem Aweke 	/*
149b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
150b515f541SZelalem Aweke 	 * at S-EL2.
151b515f541SZelalem Aweke 	 */
152b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2
153b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
154b515f541SZelalem Aweke #endif
155b515f541SZelalem Aweke 
1562bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
1572bbad1d1SZelalem Aweke }
1582bbad1d1SZelalem Aweke 
1592bbad1d1SZelalem Aweke #if ENABLE_RME
1602bbad1d1SZelalem Aweke /******************************************************************************
1612bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1622bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1632bbad1d1SZelalem Aweke  *****************************************************************************/
1642bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1652bbad1d1SZelalem Aweke {
1662bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1672bbad1d1SZelalem Aweke 	el3_state_t *state;
1682bbad1d1SZelalem Aweke 
1692bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1702bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1712bbad1d1SZelalem Aweke 
1722bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT;
1732bbad1d1SZelalem Aweke 
1742bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1752bbad1d1SZelalem Aweke }
1762bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1772bbad1d1SZelalem Aweke 
1782bbad1d1SZelalem Aweke /******************************************************************************
1792bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1802bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1812bbad1d1SZelalem Aweke  *****************************************************************************/
1822bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1832bbad1d1SZelalem Aweke {
1842bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1852bbad1d1SZelalem Aweke 	el3_state_t *state;
1862bbad1d1SZelalem Aweke 
1872bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1882bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1892bbad1d1SZelalem Aweke 
1902bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
1912bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
1922bbad1d1SZelalem Aweke 
1932bbad1d1SZelalem Aweke #if !CTX_INCLUDE_PAUTH_REGS
1942bbad1d1SZelalem Aweke 	/*
1952bbad1d1SZelalem Aweke 	 * If the pointer authentication registers aren't saved during world
1962bbad1d1SZelalem Aweke 	 * switches the value of the registers can be leaked from the Secure to
1972bbad1d1SZelalem Aweke 	 * the Non-secure world. To prevent this, rather than enabling pointer
1982bbad1d1SZelalem Aweke 	 * authentication everywhere, we only enable it in the Non-secure world.
1992bbad1d1SZelalem Aweke 	 *
2002bbad1d1SZelalem Aweke 	 * If the Secure world wants to use pointer authentication,
2012bbad1d1SZelalem Aweke 	 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
2022bbad1d1SZelalem Aweke 	 */
2032bbad1d1SZelalem Aweke 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
2042bbad1d1SZelalem Aweke #endif /* !CTX_INCLUDE_PAUTH_REGS */
2052bbad1d1SZelalem Aweke 
2062bbad1d1SZelalem Aweke 	/* Allow access to Allocation Tags when MTE is implemented. */
2072bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
2082bbad1d1SZelalem Aweke 
20946cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
21046cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
21146cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
21246cc41d5SManish Pandey #endif
21346cc41d5SManish Pandey 
21400e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
21500e8f79cSManish Pandey 	/*
21600e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
21700e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
21800e8f79cSManish Pandey 	 * are trapped to EL3.
21900e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
22000e8f79cSManish Pandey 	 *
22100e8f79cSManish Pandey 	 */
22200e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
22300e8f79cSManish Pandey #endif
22400e8f79cSManish Pandey 
2252bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2262bbad1d1SZelalem Aweke 	/*
2272bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2282bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2292bbad1d1SZelalem Aweke 	 */
2302bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2312bbad1d1SZelalem Aweke #endif
2322bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2338b95e848SZelalem Aweke 
234b515f541SZelalem Aweke 	/* Initialize EL1 context registers */
235b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
236b515f541SZelalem Aweke 
2378b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
2388b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
2398b95e848SZelalem Aweke 
2408b95e848SZelalem Aweke 	/*
2418b95e848SZelalem Aweke 	 * Initialize SCTLR_EL2 context register using Endianness value
2428b95e848SZelalem Aweke 	 * taken from the entrypoint attribute.
2438b95e848SZelalem Aweke 	 */
2448b95e848SZelalem Aweke 	u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
2458b95e848SZelalem Aweke 	sctlr_el2 |= SCTLR_EL2_RES1;
2468b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
2478b95e848SZelalem Aweke 			sctlr_el2);
2488b95e848SZelalem Aweke 
2498b95e848SZelalem Aweke 	/*
2502b28727eSVarun Wadekar 	 * Program the ICC_SRE_EL2 to make sure the correct bits are set
2512b28727eSVarun Wadekar 	 * when restoring NS context.
2528b95e848SZelalem Aweke 	 */
2532b28727eSVarun Wadekar 	u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
2542b28727eSVarun Wadekar 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
2558b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
2568b95e848SZelalem Aweke 			icc_sre_el2);
2577f856198SBoyan Karatotev 
2587f856198SBoyan Karatotev 	/*
2597f856198SBoyan Karatotev 	 * Initialize MDCR_EL2.HPMN to its hardware reset value so we don't
2607f856198SBoyan Karatotev 	 * throw anyone off who expects this to be sensible.
2617f856198SBoyan Karatotev 	 * TODO: A similar thing happens in cm_prepare_el3_exit. They should be
2627f856198SBoyan Karatotev 	 * unified with the proper PMU implementation
2637f856198SBoyan Karatotev 	 */
2647f856198SBoyan Karatotev 	u_register_t mdcr_el2 = ((read_pmcr_el0() >> PMCR_EL0_N_SHIFT) &
2657f856198SBoyan Karatotev 			PMCR_EL0_N_MASK);
2667f856198SBoyan Karatotev 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_MDCR_EL2, mdcr_el2);
2678b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
268532ed618SSoby Mathew }
269532ed618SSoby Mathew 
270532ed618SSoby Mathew /*******************************************************************************
2712bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
2722bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
2732bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
274532ed618SSoby Mathew  *
2758aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
276532ed618SSoby Mathew  * timer availability for the new execution context.
277532ed618SSoby Mathew  ******************************************************************************/
2782bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
279532ed618SSoby Mathew {
280f1be00daSLouis Mayencourt 	u_register_t scr_el3;
281532ed618SSoby Mathew 	el3_state_t *state;
282532ed618SSoby Mathew 	gp_regs_t *gp_regs;
283532ed618SSoby Mathew 
284532ed618SSoby Mathew 	/* Clear any residual register values from the context */
28532f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
286532ed618SSoby Mathew 
287532ed618SSoby Mathew 	/*
28818f2efd6SDavid Cunado 	 * SCR_EL3 was initialised during reset sequence in macro
28918f2efd6SDavid Cunado 	 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
29018f2efd6SDavid Cunado 	 * affect the next EL.
29118f2efd6SDavid Cunado 	 *
29218f2efd6SDavid Cunado 	 * The following fields are initially set to zero and then updated to
29318f2efd6SDavid Cunado 	 * the required value depending on the state of the SPSR_EL3 and the
29418f2efd6SDavid Cunado 	 * Security state and entrypoint attributes of the next EL.
295532ed618SSoby Mathew 	 */
296f1be00daSLouis Mayencourt 	scr_el3 = read_scr();
29746cc41d5SManish Pandey 	scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
2982bbad1d1SZelalem Aweke 			SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
299c5ea4f8aSZelalem Aweke 
30018f2efd6SDavid Cunado 	/*
30118f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
30218f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
30318f2efd6SDavid Cunado 	 */
304c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
305532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
306c5ea4f8aSZelalem Aweke 	}
3072bbad1d1SZelalem Aweke 
30818f2efd6SDavid Cunado 	/*
30918f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
31018f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
311b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
312b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
313b515f541SZelalem Aweke 	 * is not trapped)
31418f2efd6SDavid Cunado 	 */
315c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
316532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
317c5ea4f8aSZelalem Aweke 	}
318532ed618SSoby Mathew 
319cb4ec47bSjohpow01 	/*
320cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
321cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
322cb4ec47bSjohpow01 	 */
323cb4ec47bSjohpow01 #if ENABLE_FEAT_HCX
324cb4ec47bSjohpow01 	scr_el3 |= SCR_HXEn_BIT;
325cb4ec47bSjohpow01 #endif
326cb4ec47bSjohpow01 
327ff86e0b4SJuan Pablo Conde 	/*
328ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
329ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
330ff86e0b4SJuan Pablo Conde 	 */
331ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP
332ff86e0b4SJuan Pablo Conde 	scr_el3 |= SCR_TRNDR_BIT;
333ff86e0b4SJuan Pablo Conde #endif
334ff86e0b4SJuan Pablo Conde 
3351a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
3361a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
3371a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
3381a7c1cfeSJeenu Viswambharan #endif
3391a7c1cfeSJeenu Viswambharan 
3405283962eSAntonio Nino Diaz 	/*
3412bbad1d1SZelalem Aweke 	 * CPTR_EL3 was initialized out of reset, copy that value to the
3422bbad1d1SZelalem Aweke 	 * context register.
3435283962eSAntonio Nino Diaz 	 */
34468ac5ed0SArunachalam Ganapathy 	write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
345532ed618SSoby Mathew 
346532ed618SSoby Mathew 	/*
34718f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
34818f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
34918f2efd6SDavid Cunado 	 * next mode is Hyp.
350110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
351110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
352110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
35329d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
35429d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
35529d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
356532ed618SSoby Mathew 	 */
357a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
358a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
359a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
360532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
361110ee433SJimmy Brisson 
362ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
363110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
364110ee433SJimmy Brisson 		}
36529d0ee54SJimmy Brisson 
36629d0ee54SJimmy Brisson 		if (get_armv8_6_ecv_support()
36729d0ee54SJimmy Brisson 		    == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
36829d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
36929d0ee54SJimmy Brisson 		}
370532ed618SSoby Mathew 	}
371532ed618SSoby Mathew 
372781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
3736cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
3746cac724dSjohpow01 	/* Set delay in SCR_EL3 */
3756cac724dSjohpow01 	scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
376781d07a4SJayanth Dodderi Chidanand 	scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
3776cac724dSjohpow01 			<< SCR_TWEDEL_SHIFT);
3786cac724dSjohpow01 
3796cac724dSjohpow01 	/* Enable WFE delay */
3806cac724dSjohpow01 	scr_el3 |= SCR_TWEDEn_BIT;
381781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
3826cac724dSjohpow01 
38318f2efd6SDavid Cunado 	/*
384e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
385e290a8fcSAlexei Fedorov 	 * before doing ERET
3863e61b2b5SDavid Cunado 	 */
387532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
388532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
389532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
390532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
391532ed618SSoby Mathew 
392532ed618SSoby Mathew 	/*
393532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
394532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
395532ed618SSoby Mathew 	 */
396532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
397532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
398532ed618SSoby Mathew }
399532ed618SSoby Mathew 
400532ed618SSoby Mathew /*******************************************************************************
4012bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
4022bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
4032bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
4042bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
4052bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
4062bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
4072bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
4082bbad1d1SZelalem Aweke  * state cpu context pointers.
4092bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
4102bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
4112bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
4122bbad1d1SZelalem Aweke  ******************************************************************************/
4132bbad1d1SZelalem Aweke void __init cm_init(void)
4142bbad1d1SZelalem Aweke {
4152bbad1d1SZelalem Aweke 	/*
4162bbad1d1SZelalem Aweke 	 * The context management library has only global data to intialize, but
4172bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
4182bbad1d1SZelalem Aweke 	 */
4192bbad1d1SZelalem Aweke }
4202bbad1d1SZelalem Aweke 
4212bbad1d1SZelalem Aweke /*******************************************************************************
4222bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
4232bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
4242bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
4252bbad1d1SZelalem Aweke  ******************************************************************************/
4262bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
4272bbad1d1SZelalem Aweke {
4282bbad1d1SZelalem Aweke 	unsigned int security_state;
4292bbad1d1SZelalem Aweke 
4302bbad1d1SZelalem Aweke 	assert(ctx != NULL);
4312bbad1d1SZelalem Aweke 
4322bbad1d1SZelalem Aweke 	/*
4332bbad1d1SZelalem Aweke 	 * Perform initializations that are common
4342bbad1d1SZelalem Aweke 	 * to all security states
4352bbad1d1SZelalem Aweke 	 */
4362bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
4372bbad1d1SZelalem Aweke 
4382bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
4392bbad1d1SZelalem Aweke 
4402bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
4412bbad1d1SZelalem Aweke 	switch (security_state) {
4422bbad1d1SZelalem Aweke 	case SECURE:
4432bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
4442bbad1d1SZelalem Aweke 		break;
4452bbad1d1SZelalem Aweke #if ENABLE_RME
4462bbad1d1SZelalem Aweke 	case REALM:
4472bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
4482bbad1d1SZelalem Aweke 		break;
4492bbad1d1SZelalem Aweke #endif
4502bbad1d1SZelalem Aweke 	case NON_SECURE:
4512bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
4522bbad1d1SZelalem Aweke 		break;
4532bbad1d1SZelalem Aweke 	default:
4542bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
4552bbad1d1SZelalem Aweke 		panic();
4562bbad1d1SZelalem Aweke 		break;
4572bbad1d1SZelalem Aweke 	}
4582bbad1d1SZelalem Aweke }
4592bbad1d1SZelalem Aweke 
4602bbad1d1SZelalem Aweke /*******************************************************************************
4610fd0f222SDimitris Papastamos  * Enable architecture extensions on first entry to Non-secure world.
4620fd0f222SDimitris Papastamos  * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
4630fd0f222SDimitris Papastamos  * it is zero.
4640fd0f222SDimitris Papastamos  ******************************************************************************/
465dc78e62dSjohpow01 static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
4660fd0f222SDimitris Papastamos {
4670fd0f222SDimitris Papastamos #if IMAGE_BL31
468281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS
469281a08ccSDimitris Papastamos 	spe_enable(el2_unused);
470281a08ccSDimitris Papastamos #endif
471380559c1SDimitris Papastamos 
472380559c1SDimitris Papastamos #if ENABLE_AMU
47368ac5ed0SArunachalam Ganapathy 	amu_enable(el2_unused, ctx);
47468ac5ed0SArunachalam Ganapathy #endif
47568ac5ed0SArunachalam Ganapathy 
476dc78e62dSjohpow01 #if ENABLE_SME_FOR_NS
477dc78e62dSjohpow01 	/* Enable SME, SVE, and FPU/SIMD for non-secure world. */
478dc78e62dSjohpow01 	sme_enable(ctx);
479dc78e62dSjohpow01 #elif ENABLE_SVE_FOR_NS
480dc78e62dSjohpow01 	/* Enable SVE and FPU/SIMD for non-secure world. */
48168ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
482380559c1SDimitris Papastamos #endif
4831a853370SDavid Cunado 
4845f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS
4855f835918SJeenu Viswambharan 	mpam_enable(el2_unused);
4865f835918SJeenu Viswambharan #endif
487813524eaSManish V Badarkhe 
488813524eaSManish V Badarkhe #if ENABLE_TRBE_FOR_NS
489813524eaSManish V Badarkhe 	trbe_enable();
490813524eaSManish V Badarkhe #endif /* ENABLE_TRBE_FOR_NS */
491813524eaSManish V Badarkhe 
492744ad974Sjohpow01 #if ENABLE_BRBE_FOR_NS
493744ad974Sjohpow01 	brbe_enable();
494744ad974Sjohpow01 #endif /* ENABLE_BRBE_FOR_NS */
495744ad974Sjohpow01 
496d4582d30SManish V Badarkhe #if ENABLE_SYS_REG_TRACE_FOR_NS
497d4582d30SManish V Badarkhe 	sys_reg_trace_enable(ctx);
498d4582d30SManish V Badarkhe #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
499d4582d30SManish V Badarkhe 
5008fcd3d96SManish V Badarkhe #if ENABLE_TRF_FOR_NS
5018fcd3d96SManish V Badarkhe 	trf_enable();
5028fcd3d96SManish V Badarkhe #endif /* ENABLE_TRF_FOR_NS */
5030fd0f222SDimitris Papastamos #endif
5040fd0f222SDimitris Papastamos }
5050fd0f222SDimitris Papastamos 
5060fd0f222SDimitris Papastamos /*******************************************************************************
50768ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
50868ac5ed0SArunachalam Ganapathy  ******************************************************************************/
509dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
51068ac5ed0SArunachalam Ganapathy {
51168ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
512dc78e62dSjohpow01  #if ENABLE_SME_FOR_NS
513dc78e62dSjohpow01   #if ENABLE_SME_FOR_SWD
514dc78e62dSjohpow01 	/*
515dc78e62dSjohpow01 	 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
516dc78e62dSjohpow01 	 * ensure SME, SVE, and FPU/SIMD context properly managed.
517dc78e62dSjohpow01 	 */
518dc78e62dSjohpow01 	sme_enable(ctx);
519dc78e62dSjohpow01   #else /* ENABLE_SME_FOR_SWD */
520dc78e62dSjohpow01 	/*
521dc78e62dSjohpow01 	 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
522dc78e62dSjohpow01 	 * safely use the associated registers.
523dc78e62dSjohpow01 	 */
524dc78e62dSjohpow01 	sme_disable(ctx);
525dc78e62dSjohpow01   #endif /* ENABLE_SME_FOR_SWD */
526dc78e62dSjohpow01  #elif ENABLE_SVE_FOR_NS
52768ac5ed0SArunachalam Ganapathy   #if ENABLE_SVE_FOR_SWD
528dc78e62dSjohpow01 	/*
529dc78e62dSjohpow01 	 * Enable SVE and FPU in secure context, secure manager must ensure that
530dc78e62dSjohpow01 	 * the SVE and FPU register contexts are properly managed.
531dc78e62dSjohpow01 	 */
53268ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
533dc78e62dSjohpow01  #else /* ENABLE_SVE_FOR_SWD */
534dc78e62dSjohpow01 	/*
535dc78e62dSjohpow01 	 * Disable SVE and FPU in secure context so non-secure world can safely
536dc78e62dSjohpow01 	 * use them.
537dc78e62dSjohpow01 	 */
538dc78e62dSjohpow01 	sve_disable(ctx);
539dc78e62dSjohpow01   #endif /* ENABLE_SVE_FOR_SWD */
540dc78e62dSjohpow01  #endif /* ENABLE_SVE_FOR_NS */
541dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
54268ac5ed0SArunachalam Ganapathy }
54368ac5ed0SArunachalam Ganapathy 
54468ac5ed0SArunachalam Ganapathy /*******************************************************************************
545532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
546532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
547532ed618SSoby Mathew  * specified by the entry_point_info structure.
548532ed618SSoby Mathew  ******************************************************************************/
549532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
550532ed618SSoby Mathew 			      const entry_point_info_t *ep)
551532ed618SSoby Mathew {
552532ed618SSoby Mathew 	cpu_context_t *ctx;
553532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
5541634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
555532ed618SSoby Mathew }
556532ed618SSoby Mathew 
557532ed618SSoby Mathew /*******************************************************************************
558532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
559532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
560532ed618SSoby Mathew  * entry_point_info structure.
561532ed618SSoby Mathew  ******************************************************************************/
562532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
563532ed618SSoby Mathew {
564532ed618SSoby Mathew 	cpu_context_t *ctx;
565532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
5661634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
567532ed618SSoby Mathew }
568532ed618SSoby Mathew 
569532ed618SSoby Mathew /*******************************************************************************
570c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
571c5ea4f8aSZelalem Aweke  * normal world.
572532ed618SSoby Mathew  *
573532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
574532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
575532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
576532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
577532ed618SSoby Mathew  ******************************************************************************/
578532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
579532ed618SSoby Mathew {
580f1be00daSLouis Mayencourt 	u_register_t sctlr_elx, scr_el3, mdcr_el2;
581532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
58240daecc1SAntonio Nino Diaz 	bool el2_unused = false;
583a0fee747SAntonio Nino Diaz 	uint64_t hcr_el2 = 0U;
584532ed618SSoby Mathew 
585a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
586532ed618SSoby Mathew 
587532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
588f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
589a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
590a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
591532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
5922825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
593532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
5942e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
595532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
5965f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
5975f5d1ed7SLouis Mayencourt 			/*
5985f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
5995f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
6005f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
6015f5d1ed7SLouis Mayencourt 			 */
6025f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
6035f5d1ed7SLouis Mayencourt #endif
604532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
605a0fee747SAntonio Nino Diaz 		} else if (el_implemented(2) != EL_IMPL_NONE) {
60640daecc1SAntonio Nino Diaz 			el2_unused = true;
6070fd0f222SDimitris Papastamos 
60818f2efd6SDavid Cunado 			/*
60918f2efd6SDavid Cunado 			 * EL2 present but unused, need to disable safely.
61018f2efd6SDavid Cunado 			 * SCTLR_EL2 can be ignored in this case.
61118f2efd6SDavid Cunado 			 *
6123ff4aaacSJeenu Viswambharan 			 * Set EL2 register width appropriately: Set HCR_EL2
6133ff4aaacSJeenu Viswambharan 			 * field to match SCR_EL3.RW.
61418f2efd6SDavid Cunado 			 */
615a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_RW_BIT) != 0U)
6163ff4aaacSJeenu Viswambharan 				hcr_el2 |= HCR_RW_BIT;
6173ff4aaacSJeenu Viswambharan 
6183ff4aaacSJeenu Viswambharan 			/*
6193ff4aaacSJeenu Viswambharan 			 * For Armv8.3 pointer authentication feature, disable
6203ff4aaacSJeenu Viswambharan 			 * traps to EL2 when accessing key registers or using
6213ff4aaacSJeenu Viswambharan 			 * pointer authentication instructions from lower ELs.
6223ff4aaacSJeenu Viswambharan 			 */
6233ff4aaacSJeenu Viswambharan 			hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
6243ff4aaacSJeenu Viswambharan 
6253ff4aaacSJeenu Viswambharan 			write_hcr_el2(hcr_el2);
626532ed618SSoby Mathew 
62718f2efd6SDavid Cunado 			/*
62818f2efd6SDavid Cunado 			 * Initialise CPTR_EL2 setting all fields rather than
62918f2efd6SDavid Cunado 			 * relying on the hw. All fields have architecturally
63018f2efd6SDavid Cunado 			 * UNKNOWN reset values.
63118f2efd6SDavid Cunado 			 *
63218f2efd6SDavid Cunado 			 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
63318f2efd6SDavid Cunado 			 *  accesses to the CPACR_EL1 or CPACR from both
63418f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
63518f2efd6SDavid Cunado 			 *
63618f2efd6SDavid Cunado 			 * CPTR_EL2.TTA: Set to zero so that Non-secure System
63718f2efd6SDavid Cunado 			 *  register accesses to the trace registers from both
63818f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
639d4582d30SManish V Badarkhe 			 *  If PE trace unit System registers are not implemented
640d4582d30SManish V Badarkhe 			 *  then this bit is reserved, and must be set to zero.
64118f2efd6SDavid Cunado 			 *
64218f2efd6SDavid Cunado 			 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
64318f2efd6SDavid Cunado 			 *  to SIMD and floating-point functionality from both
64418f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
64518f2efd6SDavid Cunado 			 */
64618f2efd6SDavid Cunado 			write_cptr_el2(CPTR_EL2_RESET_VAL &
64718f2efd6SDavid Cunado 					~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
64818f2efd6SDavid Cunado 					| CPTR_EL2_TFP_BIT));
649532ed618SSoby Mathew 
65018f2efd6SDavid Cunado 			/*
6518aabea33SPaul Beesley 			 * Initialise CNTHCTL_EL2. All fields are
65218f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset and are set to zero
65318f2efd6SDavid Cunado 			 * except for field(s) listed below.
65418f2efd6SDavid Cunado 			 *
655c5ea4f8aSZelalem Aweke 			 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
65618f2efd6SDavid Cunado 			 *  Hyp mode of Non-secure EL0 and EL1 accesses to the
65718f2efd6SDavid Cunado 			 *  physical timer registers.
65818f2efd6SDavid Cunado 			 *
65918f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
66018f2efd6SDavid Cunado 			 *  Hyp mode of  Non-secure EL0 and EL1 accesses to the
66118f2efd6SDavid Cunado 			 *  physical counter registers.
66218f2efd6SDavid Cunado 			 */
66318f2efd6SDavid Cunado 			write_cnthctl_el2(CNTHCTL_RESET_VAL |
66418f2efd6SDavid Cunado 						EL1PCEN_BIT | EL1PCTEN_BIT);
665532ed618SSoby Mathew 
66618f2efd6SDavid Cunado 			/*
66718f2efd6SDavid Cunado 			 * Initialise CNTVOFF_EL2 to zero as it resets to an
66818f2efd6SDavid Cunado 			 * architecturally UNKNOWN value.
66918f2efd6SDavid Cunado 			 */
670532ed618SSoby Mathew 			write_cntvoff_el2(0);
671532ed618SSoby Mathew 
67218f2efd6SDavid Cunado 			/*
67318f2efd6SDavid Cunado 			 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
67418f2efd6SDavid Cunado 			 * MPIDR_EL1 respectively.
67518f2efd6SDavid Cunado 			 */
676532ed618SSoby Mathew 			write_vpidr_el2(read_midr_el1());
677532ed618SSoby Mathew 			write_vmpidr_el2(read_mpidr_el1());
678532ed618SSoby Mathew 
679532ed618SSoby Mathew 			/*
68018f2efd6SDavid Cunado 			 * Initialise VTTBR_EL2. All fields are architecturally
68118f2efd6SDavid Cunado 			 * UNKNOWN on reset.
68218f2efd6SDavid Cunado 			 *
68318f2efd6SDavid Cunado 			 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
68418f2efd6SDavid Cunado 			 *  2 address translation is disabled, cache maintenance
68518f2efd6SDavid Cunado 			 *  operations depend on the VMID.
68618f2efd6SDavid Cunado 			 *
68718f2efd6SDavid Cunado 			 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
68818f2efd6SDavid Cunado 			 *  translation is disabled.
689532ed618SSoby Mathew 			 */
69018f2efd6SDavid Cunado 			write_vttbr_el2(VTTBR_RESET_VAL &
69118f2efd6SDavid Cunado 				~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
69218f2efd6SDavid Cunado 				| (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
69318f2efd6SDavid Cunado 
694495f3d3cSDavid Cunado 			/*
69518f2efd6SDavid Cunado 			 * Initialise MDCR_EL2, setting all fields rather than
69618f2efd6SDavid Cunado 			 * relying on hw. Some fields are architecturally
69718f2efd6SDavid Cunado 			 * UNKNOWN on reset.
69818f2efd6SDavid Cunado 			 *
699e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HLP: Set to one so that event counter
700e290a8fcSAlexei Fedorov 			 *  overflow, that is recorded in PMOVSCLR_EL0[0-30],
701e290a8fcSAlexei Fedorov 			 *  occurs on the increment that changes
702e290a8fcSAlexei Fedorov 			 *  PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
703e290a8fcSAlexei Fedorov 			 *  implemented. This bit is RES0 in versions of the
704e290a8fcSAlexei Fedorov 			 *  architecture earlier than ARMv8.5, setting it to 1
705e290a8fcSAlexei Fedorov 			 *  doesn't have any effect on them.
706e290a8fcSAlexei Fedorov 			 *
707e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TTRF: Set to zero so that access to Trace
708e290a8fcSAlexei Fedorov 			 *  Filter Control register TRFCR_EL1 at EL1 is not
709e290a8fcSAlexei Fedorov 			 *  trapped to EL2. This bit is RES0 in versions of
710e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.4.
711e290a8fcSAlexei Fedorov 			 *
712e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HPMD: Set to one so that event counting is
713e290a8fcSAlexei Fedorov 			 *  prohibited at EL2. This bit is RES0 in versions of
714e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.1, setting it
715e290a8fcSAlexei Fedorov 			 *  to 1 doesn't have any effect on them.
716e290a8fcSAlexei Fedorov 			 *
717e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TPMS: Set to zero so that accesses to
718e290a8fcSAlexei Fedorov 			 *  Statistical Profiling control registers from EL1
719e290a8fcSAlexei Fedorov 			 *  do not trap to EL2. This bit is RES0 when SPE is
720e290a8fcSAlexei Fedorov 			 *  not implemented.
721e290a8fcSAlexei Fedorov 			 *
72218f2efd6SDavid Cunado 			 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
72318f2efd6SDavid Cunado 			 *  EL1 System register accesses to the Debug ROM
72418f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
72518f2efd6SDavid Cunado 			 *
72618f2efd6SDavid Cunado 			 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
72718f2efd6SDavid Cunado 			 *  System register accesses to the powerdown debug
72818f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
72918f2efd6SDavid Cunado 			 *
73018f2efd6SDavid Cunado 			 * MDCR_EL2.TDA: Set to zero so that System register
73118f2efd6SDavid Cunado 			 *  accesses to the debug registers do not trap to EL2.
73218f2efd6SDavid Cunado 			 *
73318f2efd6SDavid Cunado 			 * MDCR_EL2.TDE: Set to zero so that debug exceptions
73418f2efd6SDavid Cunado 			 *  are not routed to EL2.
73518f2efd6SDavid Cunado 			 *
73618f2efd6SDavid Cunado 			 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
73718f2efd6SDavid Cunado 			 *  Monitors.
73818f2efd6SDavid Cunado 			 *
73918f2efd6SDavid Cunado 			 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
74018f2efd6SDavid Cunado 			 *  EL1 accesses to all Performance Monitors registers
74118f2efd6SDavid Cunado 			 *  are not trapped to EL2.
74218f2efd6SDavid Cunado 			 *
74318f2efd6SDavid Cunado 			 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
74418f2efd6SDavid Cunado 			 *  and EL1 accesses to the PMCR_EL0 or PMCR are not
74518f2efd6SDavid Cunado 			 *  trapped to EL2.
74618f2efd6SDavid Cunado 			 *
74718f2efd6SDavid Cunado 			 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
74818f2efd6SDavid Cunado 			 *  architecturally-defined reset value.
74940ff9074SManish V Badarkhe 			 *
75040ff9074SManish V Badarkhe 			 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
75140ff9074SManish V Badarkhe 			 *  owning exception level is NS-EL1 and, tracing is
75240ff9074SManish V Badarkhe 			 *  prohibited at NS-EL2. These bits are RES0 when
75340ff9074SManish V Badarkhe 			 *  FEAT_TRBE is not implemented.
754495f3d3cSDavid Cunado 			 */
755e290a8fcSAlexei Fedorov 			mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
756e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPMD) |
75718f2efd6SDavid Cunado 				   ((read_pmcr_el0() & PMCR_EL0_N_BITS)
75818f2efd6SDavid Cunado 				   >> PMCR_EL0_N_SHIFT)) &
759e290a8fcSAlexei Fedorov 				   ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
760e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
761e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
762e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
76340ff9074SManish V Badarkhe 				     MDCR_EL2_TPMCR_BIT |
76440ff9074SManish V Badarkhe 				     MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
765d832aee9Sdp-arm 
766d832aee9Sdp-arm 			write_mdcr_el2(mdcr_el2);
767d832aee9Sdp-arm 
768939f66d6SDavid Cunado 			/*
76918f2efd6SDavid Cunado 			 * Initialise HSTR_EL2. All fields are architecturally
77018f2efd6SDavid Cunado 			 * UNKNOWN on reset.
77118f2efd6SDavid Cunado 			 *
77218f2efd6SDavid Cunado 			 * HSTR_EL2.T<n>: Set all these fields to zero so that
77318f2efd6SDavid Cunado 			 *  Non-secure EL0 or EL1 accesses to System registers
77418f2efd6SDavid Cunado 			 *  do not trap to EL2.
775939f66d6SDavid Cunado 			 */
77618f2efd6SDavid Cunado 			write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
777939f66d6SDavid Cunado 			/*
77818f2efd6SDavid Cunado 			 * Initialise CNTHP_CTL_EL2. All fields are
77918f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset.
78018f2efd6SDavid Cunado 			 *
78118f2efd6SDavid Cunado 			 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
78218f2efd6SDavid Cunado 			 *  physical timer and prevent timer interrupts.
783939f66d6SDavid Cunado 			 */
78418f2efd6SDavid Cunado 			write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
78518f2efd6SDavid Cunado 						~(CNTHP_CTL_ENABLE_BIT));
786532ed618SSoby Mathew 		}
787dc78e62dSjohpow01 		manage_extensions_nonsecure(el2_unused, ctx);
788532ed618SSoby Mathew 	}
789532ed618SSoby Mathew 
79017b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
79117b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
792532ed618SSoby Mathew }
793532ed618SSoby Mathew 
79428f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
795*bb7b85a3SAndre Przywara 
796*bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
797*bb7b85a3SAndre Przywara {
798*bb7b85a3SAndre Przywara 	if (is_feat_fgt_supported()) {
799*bb7b85a3SAndre Przywara 		write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2());
800*bb7b85a3SAndre Przywara 		if (is_feat_amu_supported()) {
801*bb7b85a3SAndre Przywara 			write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2());
802*bb7b85a3SAndre Przywara 		}
803*bb7b85a3SAndre Przywara 		write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2());
804*bb7b85a3SAndre Przywara 		write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2());
805*bb7b85a3SAndre Przywara 		write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2());
806*bb7b85a3SAndre Przywara 		write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2());
807*bb7b85a3SAndre Przywara 	}
808*bb7b85a3SAndre Przywara }
809*bb7b85a3SAndre Przywara 
810*bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
811*bb7b85a3SAndre Przywara {
812*bb7b85a3SAndre Przywara 	if (is_feat_fgt_supported()) {
813*bb7b85a3SAndre Przywara 		write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2));
814*bb7b85a3SAndre Przywara 		if (is_feat_amu_supported()) {
815*bb7b85a3SAndre Przywara 			write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2));
816*bb7b85a3SAndre Przywara 		}
817*bb7b85a3SAndre Przywara 		write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2));
818*bb7b85a3SAndre Przywara 		write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2));
819*bb7b85a3SAndre Przywara 		write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2));
820*bb7b85a3SAndre Przywara 		write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2));
821*bb7b85a3SAndre Przywara 	}
822*bb7b85a3SAndre Przywara }
823*bb7b85a3SAndre Przywara 
82428f39f02SMax Shvetsov /*******************************************************************************
82528f39f02SMax Shvetsov  * Save EL2 sysreg context
82628f39f02SMax Shvetsov  ******************************************************************************/
82728f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
82828f39f02SMax Shvetsov {
82928f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
83028f39f02SMax Shvetsov 
83128f39f02SMax Shvetsov 	/*
832c5ea4f8aSZelalem Aweke 	 * Always save the non-secure and realm EL2 context, only save the
83328f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
83428f39f02SMax Shvetsov 	 */
835c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
8366b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
83728f39f02SMax Shvetsov 		cpu_context_t *ctx;
838d20052f3SZelalem Aweke 		el2_sysregs_t *el2_sysregs_ctx;
83928f39f02SMax Shvetsov 
84028f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
84128f39f02SMax Shvetsov 		assert(ctx != NULL);
84228f39f02SMax Shvetsov 
843d20052f3SZelalem Aweke 		el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
844d20052f3SZelalem Aweke 
845d20052f3SZelalem Aweke 		el2_sysregs_context_save_common(el2_sysregs_ctx);
846d20052f3SZelalem Aweke #if ENABLE_SPE_FOR_LOWER_ELS
847d20052f3SZelalem Aweke 		el2_sysregs_context_save_spe(el2_sysregs_ctx);
848d20052f3SZelalem Aweke #endif
849d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
850d20052f3SZelalem Aweke 		el2_sysregs_context_save_mte(el2_sysregs_ctx);
851d20052f3SZelalem Aweke #endif
852d20052f3SZelalem Aweke #if ENABLE_MPAM_FOR_LOWER_ELS
853d20052f3SZelalem Aweke 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
854d20052f3SZelalem Aweke #endif
855*bb7b85a3SAndre Przywara 
856d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
857*bb7b85a3SAndre Przywara 
858d20052f3SZelalem Aweke #if ENABLE_FEAT_ECV
859d20052f3SZelalem Aweke 		el2_sysregs_context_save_ecv(el2_sysregs_ctx);
860d20052f3SZelalem Aweke #endif
861d20052f3SZelalem Aweke #if ENABLE_FEAT_VHE
862d20052f3SZelalem Aweke 		el2_sysregs_context_save_vhe(el2_sysregs_ctx);
863d20052f3SZelalem Aweke #endif
864d20052f3SZelalem Aweke #if RAS_EXTENSION
865d20052f3SZelalem Aweke 		el2_sysregs_context_save_ras(el2_sysregs_ctx);
866d20052f3SZelalem Aweke #endif
867d20052f3SZelalem Aweke #if CTX_INCLUDE_NEVE_REGS
868d20052f3SZelalem Aweke 		el2_sysregs_context_save_nv2(el2_sysregs_ctx);
869d20052f3SZelalem Aweke #endif
870d20052f3SZelalem Aweke #if ENABLE_TRF_FOR_NS
871d20052f3SZelalem Aweke 		el2_sysregs_context_save_trf(el2_sysregs_ctx);
872d20052f3SZelalem Aweke #endif
873d20052f3SZelalem Aweke #if ENABLE_FEAT_CSV2_2
874d20052f3SZelalem Aweke 		el2_sysregs_context_save_csv2(el2_sysregs_ctx);
875d20052f3SZelalem Aweke #endif
876d20052f3SZelalem Aweke #if ENABLE_FEAT_HCX
877d20052f3SZelalem Aweke 		el2_sysregs_context_save_hcx(el2_sysregs_ctx);
878d20052f3SZelalem Aweke #endif
87928f39f02SMax Shvetsov 	}
88028f39f02SMax Shvetsov }
88128f39f02SMax Shvetsov 
88228f39f02SMax Shvetsov /*******************************************************************************
88328f39f02SMax Shvetsov  * Restore EL2 sysreg context
88428f39f02SMax Shvetsov  ******************************************************************************/
88528f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
88628f39f02SMax Shvetsov {
88728f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
88828f39f02SMax Shvetsov 
88928f39f02SMax Shvetsov 	/*
890c5ea4f8aSZelalem Aweke 	 * Always restore the non-secure and realm EL2 context, only restore the
89128f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
89228f39f02SMax Shvetsov 	 */
893c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
8946b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
89528f39f02SMax Shvetsov 		cpu_context_t *ctx;
896d20052f3SZelalem Aweke 		el2_sysregs_t *el2_sysregs_ctx;
89728f39f02SMax Shvetsov 
89828f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
89928f39f02SMax Shvetsov 		assert(ctx != NULL);
90028f39f02SMax Shvetsov 
901d20052f3SZelalem Aweke 		el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
902d20052f3SZelalem Aweke 
903d20052f3SZelalem Aweke 		el2_sysregs_context_restore_common(el2_sysregs_ctx);
904d20052f3SZelalem Aweke #if ENABLE_SPE_FOR_LOWER_ELS
905d20052f3SZelalem Aweke 		el2_sysregs_context_restore_spe(el2_sysregs_ctx);
906d20052f3SZelalem Aweke #endif
907d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
908d20052f3SZelalem Aweke 		el2_sysregs_context_restore_mte(el2_sysregs_ctx);
909d20052f3SZelalem Aweke #endif
910d20052f3SZelalem Aweke #if ENABLE_MPAM_FOR_LOWER_ELS
911d20052f3SZelalem Aweke 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
912d20052f3SZelalem Aweke #endif
913*bb7b85a3SAndre Przywara 
914d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
915*bb7b85a3SAndre Przywara 
916d20052f3SZelalem Aweke #if ENABLE_FEAT_ECV
917d20052f3SZelalem Aweke 		el2_sysregs_context_restore_ecv(el2_sysregs_ctx);
918d20052f3SZelalem Aweke #endif
919d20052f3SZelalem Aweke #if ENABLE_FEAT_VHE
920d20052f3SZelalem Aweke 		el2_sysregs_context_restore_vhe(el2_sysregs_ctx);
921d20052f3SZelalem Aweke #endif
922d20052f3SZelalem Aweke #if RAS_EXTENSION
923d20052f3SZelalem Aweke 		el2_sysregs_context_restore_ras(el2_sysregs_ctx);
924d20052f3SZelalem Aweke #endif
925d20052f3SZelalem Aweke #if CTX_INCLUDE_NEVE_REGS
926d20052f3SZelalem Aweke 		el2_sysregs_context_restore_nv2(el2_sysregs_ctx);
927d20052f3SZelalem Aweke #endif
928d20052f3SZelalem Aweke #if ENABLE_TRF_FOR_NS
929d20052f3SZelalem Aweke 		el2_sysregs_context_restore_trf(el2_sysregs_ctx);
930d20052f3SZelalem Aweke #endif
931d20052f3SZelalem Aweke #if ENABLE_FEAT_CSV2_2
932d20052f3SZelalem Aweke 		el2_sysregs_context_restore_csv2(el2_sysregs_ctx);
933d20052f3SZelalem Aweke #endif
934d20052f3SZelalem Aweke #if ENABLE_FEAT_HCX
935d20052f3SZelalem Aweke 		el2_sysregs_context_restore_hcx(el2_sysregs_ctx);
936d20052f3SZelalem Aweke #endif
93728f39f02SMax Shvetsov 	}
93828f39f02SMax Shvetsov }
93928f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
94028f39f02SMax Shvetsov 
941532ed618SSoby Mathew /*******************************************************************************
9428b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
9438b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
9448b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
9458b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
9468b95e848SZelalem Aweke  ******************************************************************************/
9478b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
9488b95e848SZelalem Aweke {
9498b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
9508b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
9518b95e848SZelalem Aweke 	assert(ctx != NULL);
9528b95e848SZelalem Aweke 
953b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
954b515f541SZelalem Aweke #if ENABLE_ASSERTIONS
955b515f541SZelalem Aweke 	el3_state_t *state = get_el3state_ctx(ctx);
956b515f541SZelalem Aweke 	u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
957b515f541SZelalem Aweke #endif
958b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
959b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
960b515f541SZelalem Aweke 
9618b95e848SZelalem Aweke 	/*
9628b95e848SZelalem Aweke 	 * Currently some extensions are configured using
9638b95e848SZelalem Aweke 	 * direct register updates. Therefore, do this here
9648b95e848SZelalem Aweke 	 * instead of when setting up context.
9658b95e848SZelalem Aweke 	 */
9668b95e848SZelalem Aweke 	manage_extensions_nonsecure(0, ctx);
9678b95e848SZelalem Aweke 
9688b95e848SZelalem Aweke 	/*
9698b95e848SZelalem Aweke 	 * Set the NS bit to be able to access the ICC_SRE_EL2
9708b95e848SZelalem Aweke 	 * register when restoring context.
9718b95e848SZelalem Aweke 	 */
9728b95e848SZelalem Aweke 	write_scr_el3(read_scr_el3() | SCR_NS_BIT);
9738b95e848SZelalem Aweke 
97404825031SOlivier Deprez 	/*
97504825031SOlivier Deprez 	 * Ensure the NS bit change is committed before the EL2/EL1
97604825031SOlivier Deprez 	 * state restoration.
97704825031SOlivier Deprez 	 */
97804825031SOlivier Deprez 	isb();
97904825031SOlivier Deprez 
9808b95e848SZelalem Aweke 	/* Restore EL2 and EL1 sysreg contexts */
9818b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
9828b95e848SZelalem Aweke 	cm_el1_sysregs_context_restore(NON_SECURE);
9838b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
9848b95e848SZelalem Aweke #else
9858b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
9868b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
9878b95e848SZelalem Aweke }
9888b95e848SZelalem Aweke 
9898b95e848SZelalem Aweke /*******************************************************************************
990532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
991532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
992532ed618SSoby Mathew  * state.
993532ed618SSoby Mathew  ******************************************************************************/
994532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
995532ed618SSoby Mathew {
996532ed618SSoby Mathew 	cpu_context_t *ctx;
997532ed618SSoby Mathew 
998532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
999a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1000532ed618SSoby Mathew 
10012825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
100217b4c0ddSDimitris Papastamos 
100317b4c0ddSDimitris Papastamos #if IMAGE_BL31
100417b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
100517b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
100617b4c0ddSDimitris Papastamos 	else
100717b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
100817b4c0ddSDimitris Papastamos #endif
1009532ed618SSoby Mathew }
1010532ed618SSoby Mathew 
1011532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1012532ed618SSoby Mathew {
1013532ed618SSoby Mathew 	cpu_context_t *ctx;
1014532ed618SSoby Mathew 
1015532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1016a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1017532ed618SSoby Mathew 
10182825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
101917b4c0ddSDimitris Papastamos 
102017b4c0ddSDimitris Papastamos #if IMAGE_BL31
102117b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
102217b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
102317b4c0ddSDimitris Papastamos 	else
102417b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
102517b4c0ddSDimitris Papastamos #endif
1026532ed618SSoby Mathew }
1027532ed618SSoby Mathew 
1028532ed618SSoby Mathew /*******************************************************************************
1029532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1030532ed618SSoby Mathew  * given security state with the given entrypoint
1031532ed618SSoby Mathew  ******************************************************************************/
1032532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1033532ed618SSoby Mathew {
1034532ed618SSoby Mathew 	cpu_context_t *ctx;
1035532ed618SSoby Mathew 	el3_state_t *state;
1036532ed618SSoby Mathew 
1037532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1038a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1039532ed618SSoby Mathew 
1040532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1041532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1042532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1043532ed618SSoby Mathew }
1044532ed618SSoby Mathew 
1045532ed618SSoby Mathew /*******************************************************************************
1046532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1047532ed618SSoby Mathew  * pertaining to the given security state
1048532ed618SSoby Mathew  ******************************************************************************/
1049532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1050532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1051532ed618SSoby Mathew {
1052532ed618SSoby Mathew 	cpu_context_t *ctx;
1053532ed618SSoby Mathew 	el3_state_t *state;
1054532ed618SSoby Mathew 
1055532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1056a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1057532ed618SSoby Mathew 
1058532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1059532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1060532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1061532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1062532ed618SSoby Mathew }
1063532ed618SSoby Mathew 
1064532ed618SSoby Mathew /*******************************************************************************
1065532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1066532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1067532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1068532ed618SSoby Mathew  ******************************************************************************/
1069532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1070532ed618SSoby Mathew 			  uint32_t bit_pos,
1071532ed618SSoby Mathew 			  uint32_t value)
1072532ed618SSoby Mathew {
1073532ed618SSoby Mathew 	cpu_context_t *ctx;
1074532ed618SSoby Mathew 	el3_state_t *state;
1075f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1076532ed618SSoby Mathew 
1077532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1078a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1079532ed618SSoby Mathew 
1080532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1081d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1082532ed618SSoby Mathew 
1083532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1084a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1085532ed618SSoby Mathew 
1086532ed618SSoby Mathew 	/*
1087532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1088532ed618SSoby Mathew 	 * and set it to its new value.
1089532ed618SSoby Mathew 	 */
1090532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1091f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1092d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1093f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1094532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1095532ed618SSoby Mathew }
1096532ed618SSoby Mathew 
1097532ed618SSoby Mathew /*******************************************************************************
1098532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1099532ed618SSoby Mathew  * given security state.
1100532ed618SSoby Mathew  ******************************************************************************/
1101f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1102532ed618SSoby Mathew {
1103532ed618SSoby Mathew 	cpu_context_t *ctx;
1104532ed618SSoby Mathew 	el3_state_t *state;
1105532ed618SSoby Mathew 
1106532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1107a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1108532ed618SSoby Mathew 
1109532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1110532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1111f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
1112532ed618SSoby Mathew }
1113532ed618SSoby Mathew 
1114532ed618SSoby Mathew /*******************************************************************************
1115532ed618SSoby Mathew  * This function is used to program the context that's used for exception
1116532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1117532ed618SSoby Mathew  * the required security state
1118532ed618SSoby Mathew  ******************************************************************************/
1119532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
1120532ed618SSoby Mathew {
1121532ed618SSoby Mathew 	cpu_context_t *ctx;
1122532ed618SSoby Mathew 
1123532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1124a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1125532ed618SSoby Mathew 
1126532ed618SSoby Mathew 	cm_set_next_context(ctx);
1127532ed618SSoby Mathew }
1128