xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision b3bcfd12c8469df79b212647b9eb2743d7dbb070)
1532ed618SSoby Mathew /*
27455cd17SGovindraj Raja  * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h>
23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
28744ad974Sjohpow01 #include <lib/extensions/brbe.h>
29a1032bebSJohn Powell #include <lib/extensions/cpa2.h>
3083271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h>
3133e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h>
32a57e18e4SArvind Ram Prakash #include <lib/extensions/fpmr.h>
3309d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
34f8138056SBoyan Karatotev #include <lib/extensions/pauth.h>
35c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
36dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3709d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3809d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
3930655136SGovindraj Raja #include <lib/extensions/sysreg128.h>
40d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
41f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h>
42813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
438fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
4409d40e0eSAntonio Nino Diaz #include <lib/utils.h>
45532ed618SSoby Mathew 
46781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
47781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
48781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
49781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
50532ed618SSoby Mathew 
5134a22a02SBoyan Karatotev per_world_context_t per_world_context[CPU_CONTEXT_NUM];
52461c0a5dSElizabeth Ho 
5324a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
54781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
55b515f541SZelalem Aweke 
56a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
57b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58b515f541SZelalem Aweke {
59b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
60b515f541SZelalem Aweke 
61b515f541SZelalem Aweke 	/*
62b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
63b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
64b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
65b515f541SZelalem Aweke 	 * set to zero.
66b515f541SZelalem Aweke 	 *
67b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68b515f541SZelalem Aweke 	 *
69b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70b515f541SZelalem Aweke 	 * required by PSCI specification)
71b515f541SZelalem Aweke 	 */
72b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
74b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
75b515f541SZelalem Aweke 	} else {
76b515f541SZelalem Aweke 		/*
77b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
78b515f541SZelalem Aweke 		 * fields need to be set.
79b515f541SZelalem Aweke 		 *
80b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
82b515f541SZelalem Aweke 		 *
83b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
85b515f541SZelalem Aweke 		 *
86b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
88b515f541SZelalem Aweke 		 */
89b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91b515f541SZelalem Aweke 	}
92b515f541SZelalem Aweke 
93b515f541SZelalem Aweke 	/*
94b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
95b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96b515f541SZelalem Aweke 	 */
977f152ea6SSona Mathew 	if (errata_a75_764081_applies()) {
98b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_IESB_BIT;
997f152ea6SSona Mathew 	}
10059b7c0a0SJayanth Dodderi Chidanand 
101b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
102a0d9a973SJayanth Dodderi Chidanand 	write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
103b515f541SZelalem Aweke 
104b515f541SZelalem Aweke 	/*
105b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
106b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
107b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
108b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
109b515f541SZelalem Aweke 	 * be zero.
110b515f541SZelalem Aweke 	 */
111b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
11242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
113b515f541SZelalem Aweke }
114a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
115b515f541SZelalem Aweke 
1162bbad1d1SZelalem Aweke /******************************************************************************
1172bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1182bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1192bbad1d1SZelalem Aweke  *****************************************************************************/
1202bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
121532ed618SSoby Mathew {
1222bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1232bbad1d1SZelalem Aweke 	el3_state_t *state;
1242bbad1d1SZelalem Aweke 
1252bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1262bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1272bbad1d1SZelalem Aweke 
1282bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
129532ed618SSoby Mathew 	/*
1302bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1312bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
132532ed618SSoby Mathew 	 */
1332bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1342bbad1d1SZelalem Aweke #endif
1352bbad1d1SZelalem Aweke 
136ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1382bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1392bbad1d1SZelalem Aweke 	}
1402bbad1d1SZelalem Aweke 
1412bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1422bbad1d1SZelalem Aweke 
143b515f541SZelalem Aweke 	/*
144b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
145b515f541SZelalem Aweke 	 * at S-EL2.
146b515f541SZelalem Aweke 	 */
147a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2)
148b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
149b515f541SZelalem Aweke #endif
150b515f541SZelalem Aweke 
1512bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
1522bbad1d1SZelalem Aweke }
1532bbad1d1SZelalem Aweke 
154284c01c6SBoyan Karatotev #if ENABLE_RME && IMAGE_BL31
1552bbad1d1SZelalem Aweke /******************************************************************************
1562bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1572bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
158284c01c6SBoyan Karatotev  *
159284c01c6SBoyan Karatotev  * NOTE: any changes to this function must be verified by an RMMD maintainer.
1602bbad1d1SZelalem Aweke  *****************************************************************************/
1612bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1622bbad1d1SZelalem Aweke {
1632bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1642bbad1d1SZelalem Aweke 	el3_state_t *state;
165284c01c6SBoyan Karatotev 	el2_sysregs_t *el2_ctx;
1662bbad1d1SZelalem Aweke 
1672bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1682bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
169284c01c6SBoyan Karatotev 	el2_ctx = get_el2_sysregs_ctx(ctx);
1702bbad1d1SZelalem Aweke 
17101cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
17201cf14ddSMaksims Svecovs 
173284c01c6SBoyan Karatotev 	write_el2_ctx_common(el2_ctx, spsr_el2, SPSR_EL2_REALM);
174284c01c6SBoyan Karatotev 
17530019d86SSona Mathew 	/* CSV2 version 2 and above */
1767db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
17701cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
17801cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1797db710f0SAndre Przywara 	}
1802bbad1d1SZelalem Aweke 
181b17fecd6SJavier Almansa Sobrino 	if (is_feat_sctlr2_supported()) {
182b17fecd6SJavier Almansa Sobrino 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
183b17fecd6SJavier Almansa Sobrino 		 * SCTLR2_ELx registers.
184b17fecd6SJavier Almansa Sobrino 		 */
185b17fecd6SJavier Almansa Sobrino 		scr_el3 |= SCR_SCTLR2En_BIT;
186b17fecd6SJavier Almansa Sobrino 	}
187b17fecd6SJavier Almansa Sobrino 
188a3effe0aSJavier Almansa Sobrino 	if (is_feat_d128_supported()) {
189a3effe0aSJavier Almansa Sobrino 		/*
190a3effe0aSJavier Almansa Sobrino 		 * Set the D128En bit in SCR_EL3 to enable access to 128-bit
191a3effe0aSJavier Almansa Sobrino 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
192a3effe0aSJavier Almansa Sobrino 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
193a3effe0aSJavier Almansa Sobrino 		 */
194a3effe0aSJavier Almansa Sobrino 		scr_el3 |= SCR_D128En_BIT;
195a3effe0aSJavier Almansa Sobrino 	}
196a3effe0aSJavier Almansa Sobrino 
1972bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1988c52ca8cSSona Mathew 
1998c52ca8cSSona Mathew 	if (is_feat_fgt2_supported()) {
2008c52ca8cSSona Mathew 		fgt2_enable(ctx);
2018c52ca8cSSona Mathew 	}
2028c52ca8cSSona Mathew 
2038c52ca8cSSona Mathew 	if (is_feat_debugv8p9_supported()) {
2048c52ca8cSSona Mathew 		debugv8p9_extended_bp_wp_enable(ctx);
2058c52ca8cSSona Mathew 	}
2068c52ca8cSSona Mathew 
20741ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
20841ae0473SSona Mathew 		brbe_enable(ctx);
20941ae0473SSona Mathew 	}
2108c52ca8cSSona Mathew 
211284c01c6SBoyan Karatotev 	/*
212284c01c6SBoyan Karatotev 	 * Enable access to TPIDR2_EL0 if SME/SME2 is enabled for Non Secure world.
213284c01c6SBoyan Karatotev 	 */
214284c01c6SBoyan Karatotev 	if (is_feat_sme_supported()) {
215284c01c6SBoyan Karatotev 		sme_enable(ctx);
2162bbad1d1SZelalem Aweke 	}
217284c01c6SBoyan Karatotev 
218284c01c6SBoyan Karatotev 	if (is_feat_spe_supported()) {
219985b6a6bSBoyan Karatotev 		spe_disable_realm(ctx);
220284c01c6SBoyan Karatotev 	}
221284c01c6SBoyan Karatotev 
222284c01c6SBoyan Karatotev 	if (is_feat_trbe_supported()) {
223985b6a6bSBoyan Karatotev 		trbe_disable_realm(ctx);
224284c01c6SBoyan Karatotev 	}
225284c01c6SBoyan Karatotev }
226284c01c6SBoyan Karatotev #endif /* ENABLE_RME && IMAGE_BL31 */
2272bbad1d1SZelalem Aweke 
2282bbad1d1SZelalem Aweke /******************************************************************************
2292bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
2302bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
2312bbad1d1SZelalem Aweke  *****************************************************************************/
2322bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
2332bbad1d1SZelalem Aweke {
2342bbad1d1SZelalem Aweke 	u_register_t scr_el3;
2352bbad1d1SZelalem Aweke 	el3_state_t *state;
2362bbad1d1SZelalem Aweke 
2372bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
2382bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2392bbad1d1SZelalem Aweke 
2402bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
2412bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
2422bbad1d1SZelalem Aweke 
243ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
244ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
2452bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
246ef0d0e54SGovindraj Raja 	}
2472bbad1d1SZelalem Aweke 
248f0c96a2eSBoyan Karatotev 	/*
249b0b7609eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by
250b0b7609eSBoyan Karatotev 	 * default for Non secure lower exception levels. We do not have an
251b0b7609eSBoyan Karatotev 	 * explicit flag to set it. To prevent the leakage between the worlds
252b0b7609eSBoyan Karatotev 	 * during world switch, we enable it only for the non-secure world.
253b0b7609eSBoyan Karatotev 	 *
254f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
255f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
256f0c96a2eSBoyan Karatotev 	 *
257f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
258f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
259f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
260f0c96a2eSBoyan Karatotev 	 *
261f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
262f0c96a2eSBoyan Karatotev 	 *  other than EL3
263f0c96a2eSBoyan Karatotev 	 *
264f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
265f0c96a2eSBoyan Karatotev 	 *  than EL3
266f0c96a2eSBoyan Karatotev 	 */
267b0b7609eSBoyan Karatotev 	if (!is_ctx_pauth_supported()) {
268f0c96a2eSBoyan Karatotev 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
26979c0c7faSBoyan Karatotev 	}
270f0c96a2eSBoyan Karatotev 
27146cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
27246cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
27346cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
27446cc41d5SManish Pandey #endif
27546cc41d5SManish Pandey 
27600e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
27700e8f79cSManish Pandey 	/*
27800e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
27900e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
28000e8f79cSManish Pandey 	 * are trapped to EL3.
28100e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
28200e8f79cSManish Pandey 	 */
28300e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
28400e8f79cSManish Pandey #endif
28500e8f79cSManish Pandey 
28630019d86SSona Mathew 	/* CSV2 version 2 and above */
2877db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
28801cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
28901cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2907db710f0SAndre Przywara 	}
29101cf14ddSMaksims Svecovs 
2922bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2932bbad1d1SZelalem Aweke 	/*
2942bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2952bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2962bbad1d1SZelalem Aweke 	 */
2972bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2982bbad1d1SZelalem Aweke #endif
2996d0433f0SJayanth Dodderi Chidanand 
3006d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
3016d0433f0SJayanth Dodderi Chidanand 		/* Set the RCWMASKEn bit in SCR_EL3 to enable access to
3026d0433f0SJayanth Dodderi Chidanand 		 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
3036d0433f0SJayanth Dodderi Chidanand 		 */
3046d0433f0SJayanth Dodderi Chidanand 		scr_el3 |= SCR_RCWMASKEn_BIT;
3056d0433f0SJayanth Dodderi Chidanand 	}
3066d0433f0SJayanth Dodderi Chidanand 
3074ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
3084ec4e545SJayanth Dodderi Chidanand 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
3094ec4e545SJayanth Dodderi Chidanand 		 * SCTLR2_ELx registers.
3104ec4e545SJayanth Dodderi Chidanand 		 */
3114ec4e545SJayanth Dodderi Chidanand 		scr_el3 |= SCR_SCTLR2En_BIT;
3124ec4e545SJayanth Dodderi Chidanand 	}
3134ec4e545SJayanth Dodderi Chidanand 
31430655136SGovindraj Raja 	if (is_feat_d128_supported()) {
31530655136SGovindraj Raja 		/* Set the D128En bit in SCR_EL3 to enable access to 128-bit
31630655136SGovindraj Raja 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
31730655136SGovindraj Raja 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
31830655136SGovindraj Raja 		 */
31930655136SGovindraj Raja 		scr_el3 |= SCR_D128En_BIT;
32030655136SGovindraj Raja 	}
32130655136SGovindraj Raja 
322a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
323a57e18e4SArvind Ram Prakash 		/* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
324a57e18e4SArvind Ram Prakash 		 * register.
325a57e18e4SArvind Ram Prakash 		 */
326a57e18e4SArvind Ram Prakash 		scr_el3 |= SCR_EnFPM_BIT;
327a57e18e4SArvind Ram Prakash 	}
328a57e18e4SArvind Ram Prakash 
329cc2523bbSAndre Przywara 	if (is_feat_aie_supported()) {
330cc2523bbSAndre Przywara 		/* Set the AIEn bit in SCR_EL3 to enable access to (A)MAIR2
331cc2523bbSAndre Przywara 		 * system registers from NS world.
332cc2523bbSAndre Przywara 		 */
333cc2523bbSAndre Przywara 		scr_el3 |= SCR_AIEn_BIT;
334cc2523bbSAndre Przywara 	}
335cc2523bbSAndre Przywara 
336*b3bcfd12SAndre Przywara 	if (is_feat_pfar_supported()) {
337*b3bcfd12SAndre Przywara 		/* Set the PFAREn bit in SCR_EL3 to enable access to the PFAR
338*b3bcfd12SAndre Przywara 		 * system registers from NS world.
339*b3bcfd12SAndre Przywara 		 */
340*b3bcfd12SAndre Przywara 		scr_el3 |= SCR_PFAREn_BIT;
341*b3bcfd12SAndre Przywara 	}
342*b3bcfd12SAndre Przywara 
3432bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
3448b95e848SZelalem Aweke 
3458b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
346a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
347ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
348ddb615b4SJuan Pablo Conde 		/*
349ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
350ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
351ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
352ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
353ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
354ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
355ddb615b4SJuan Pablo Conde 		 */
356d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
357ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
358ddb615b4SJuan Pablo Conde 	}
3594a530b4cSJuan Pablo Conde 
3604a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
3614a530b4cSJuan Pablo Conde 		/*
3624a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
3634a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
3644a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
3654a530b4cSJuan Pablo Conde 		 */
366d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
3674a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
368d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
3694a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
370d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
3714a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
3724a530b4cSJuan Pablo Conde 	}
373a0674ab0SJayanth Dodderi Chidanand #else
374a0674ab0SJayanth Dodderi Chidanand 	/* Initialize EL1 context registers */
375a0674ab0SJayanth Dodderi Chidanand 	setup_el1_context(ctx, ep);
376a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
37724a70738SBoyan Karatotev 
37824a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
379532ed618SSoby Mathew }
380532ed618SSoby Mathew 
381532ed618SSoby Mathew /*******************************************************************************
3822bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3832bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3842bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
385532ed618SSoby Mathew  *
3868aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
387532ed618SSoby Mathew  * timer availability for the new execution context.
388532ed618SSoby Mathew  ******************************************************************************/
3892bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
390532ed618SSoby Mathew {
391f1be00daSLouis Mayencourt 	u_register_t scr_el3;
392123002f9SJayanth Dodderi Chidanand 	u_register_t mdcr_el3;
393532ed618SSoby Mathew 	el3_state_t *state;
394532ed618SSoby Mathew 	gp_regs_t *gp_regs;
395532ed618SSoby Mathew 
396f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
397f0c96a2eSBoyan Karatotev 
398532ed618SSoby Mathew 	/* Clear any residual register values from the context */
39932f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
400532ed618SSoby Mathew 
401532ed618SSoby Mathew 	/*
4025e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
4035e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
4045e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
4055e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
4065e8cc727SBoyan Karatotev 	 */
407a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
4085e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
4095e8cc727SBoyan Karatotev 
4105e8cc727SBoyan Karatotev 	/*
4115e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
4125e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
4135e8cc727SBoyan Karatotev 	 */
414d6af2344SJayanth Dodderi Chidanand 	u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
4155e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
416d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
4170aa3284aSJagdish Gediya 
4180aa3284aSJagdish Gediya 	/*
4190aa3284aSJagdish Gediya 	 * The actlr_el2 register can be initialized in platform's reset handler
4200aa3284aSJagdish Gediya 	 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
4210aa3284aSJagdish Gediya 	 */
4220aa3284aSJagdish Gediya 	write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
423a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
4245e8cc727SBoyan Karatotev 
4255c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
4265c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
427c5ea4f8aSZelalem Aweke 
42818f2efd6SDavid Cunado 	/*
429f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
430f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
431f0c96a2eSBoyan Karatotev 	 *
432f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
433f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
434f0c96a2eSBoyan Karatotev 	 *
435f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
436f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
437f0c96a2eSBoyan Karatotev 	 *
438f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
439f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
440f0c96a2eSBoyan Karatotev 	 */
441f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
442f0c96a2eSBoyan Karatotev 
443f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
444f0c96a2eSBoyan Karatotev 
445f0c96a2eSBoyan Karatotev 	/*
44618f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
44718f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
44818f2efd6SDavid Cunado 	 */
449c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
450532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
451c5ea4f8aSZelalem Aweke 	}
4522bbad1d1SZelalem Aweke 
45318f2efd6SDavid Cunado 	/*
45418f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
45518f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
456b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
457b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
458b515f541SZelalem Aweke 	 * is not trapped)
45918f2efd6SDavid Cunado 	 */
460c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
461532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
462c5ea4f8aSZelalem Aweke 	}
463532ed618SSoby Mathew 
464cb4ec47bSjohpow01 	/*
465cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
466cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
467cb4ec47bSjohpow01 	 */
468c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
469cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
470c5a3ebbdSAndre Przywara 	}
471cb4ec47bSjohpow01 
472ff86e0b4SJuan Pablo Conde 	/*
47319d52a83SAndre Przywara 	 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
47419d52a83SAndre Przywara 	 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
47519d52a83SAndre Przywara 	 * SCR_EL3.EnAS0.
47619d52a83SAndre Przywara 	 */
47719d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
47819d52a83SAndre Przywara 		scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
47919d52a83SAndre Przywara 	}
48019d52a83SAndre Przywara 
48119d52a83SAndre Przywara 	/*
482ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
483ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
484ff86e0b4SJuan Pablo Conde 	 */
48579c0c7faSBoyan Karatotev 	if (is_feat_rng_trap_supported()) {
486ff86e0b4SJuan Pablo Conde 		scr_el3 |= SCR_TRNDR_BIT;
48779c0c7faSBoyan Karatotev 	}
488ff86e0b4SJuan Pablo Conde 
4891a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4901a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4911a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4921a7c1cfeSJeenu Viswambharan #endif
4931a7c1cfeSJeenu Viswambharan 
494f0c96a2eSBoyan Karatotev 	/*
495f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
496f0c96a2eSBoyan Karatotev 	 *
497f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
498f0c96a2eSBoyan Karatotev 	 *  other than EL3
499f0c96a2eSBoyan Karatotev 	 *
500f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
501f0c96a2eSBoyan Karatotev 	 *  than EL3
502f0c96a2eSBoyan Karatotev 	 */
503b0b7609eSBoyan Karatotev 	if (is_ctx_pauth_supported()) {
504f0c96a2eSBoyan Karatotev 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
50579c0c7faSBoyan Karatotev 	}
506f0c96a2eSBoyan Karatotev 
5075283962eSAntonio Nino Diaz 	/*
508062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
509062b6c6bSMark Brown 	 * registers for AArch64 if present.
510062b6c6bSMark Brown 	 */
511062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
512062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
513062b6c6bSMark Brown 	}
514062b6c6bSMark Brown 
515062b6c6bSMark Brown 	/*
516688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
517688ab57bSMark Brown 	 */
518688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
519688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
520688ab57bSMark Brown 	}
521688ab57bSMark Brown 
522688ab57bSMark Brown 	/*
52318f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
52418f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
52518f2efd6SDavid Cunado 	 * next mode is Hyp.
526110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
527110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
528110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
52929d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
53029d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
53129d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
532532ed618SSoby Mathew 	 */
533a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
534a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
535a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
536532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
537110ee433SJimmy Brisson 
538ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
539110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
540110ee433SJimmy Brisson 		}
54129d0ee54SJimmy Brisson 
542b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
54329d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
54429d0ee54SJimmy Brisson 		}
545532ed618SSoby Mathew 	}
546532ed618SSoby Mathew 
5476cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
5481223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
5496cac724dSjohpow01 		/* Set delay in SCR_EL3 */
5506cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
551781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
5526cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
5536cac724dSjohpow01 
5546cac724dSjohpow01 		/* Enable WFE delay */
5556cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
5561223d2a0SAndre Przywara 	}
5576cac724dSjohpow01 
5589f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
5599f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
5609f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
5619f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
5629f4b6259SJayanth Dodderi Chidanand 	}
5639f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
5649f4b6259SJayanth Dodderi Chidanand 
5657e84f3cfSTushar Khandelwal 	if (is_feat_mec_supported()) {
5667e84f3cfSTushar Khandelwal 		scr_el3 |= SCR_MECEn_BIT;
5677e84f3cfSTushar Khandelwal 	}
5687e84f3cfSTushar Khandelwal 
56918f2efd6SDavid Cunado 	/*
570e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
571e290a8fcSAlexei Fedorov 	 * before doing ERET
5723e61b2b5SDavid Cunado 	 */
573532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
574532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
575532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
576532ed618SSoby Mathew 
577123002f9SJayanth Dodderi Chidanand 	/* Start with a clean MDCR_EL3 copy as all relevant values are set */
578123002f9SJayanth Dodderi Chidanand 	mdcr_el3 = MDCR_EL3_RESET_VAL;
579123002f9SJayanth Dodderi Chidanand 
580123002f9SJayanth Dodderi Chidanand 	/* ---------------------------------------------------------------------
581123002f9SJayanth Dodderi Chidanand 	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
582123002f9SJayanth Dodderi Chidanand 	 * Some fields are architecturally UNKNOWN on reset.
583123002f9SJayanth Dodderi Chidanand 	 *
584123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
585123002f9SJayanth Dodderi Chidanand 	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
586123002f9SJayanth Dodderi Chidanand 	 *  disabled from all ELs in Secure state.
587123002f9SJayanth Dodderi Chidanand 	 *
588123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
589123002f9SJayanth Dodderi Chidanand 	 *  privileged debug from S-EL1.
590123002f9SJayanth Dodderi Chidanand 	 *
591123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
592123002f9SJayanth Dodderi Chidanand 	 *  access to the powerdown debug registers do not trap to EL3.
593123002f9SJayanth Dodderi Chidanand 	 *
594123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
595123002f9SJayanth Dodderi Chidanand 	 *  debug registers, other than those registers that are controlled by
596123002f9SJayanth Dodderi Chidanand 	 *  MDCR_EL3.TDOSA.
597123002f9SJayanth Dodderi Chidanand 	 */
598123002f9SJayanth Dodderi Chidanand 	mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
599123002f9SJayanth Dodderi Chidanand 			& ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
600123002f9SJayanth Dodderi Chidanand 	write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
601123002f9SJayanth Dodderi Chidanand 
60279c0c7faSBoyan Karatotev #if IMAGE_BL31
60379c0c7faSBoyan Karatotev 	/* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
60479c0c7faSBoyan Karatotev 	if (is_feat_trf_supported()) {
60579c0c7faSBoyan Karatotev 		trf_enable(ctx);
60679c0c7faSBoyan Karatotev 	}
607c95aa2ebSMateusz Sulimowicz 
608ef738d19SManish Pandey 	if (is_feat_tcr2_supported()) {
609ef738d19SManish Pandey 		tcr2_enable(ctx);
610ef738d19SManish Pandey 	}
611ef738d19SManish Pandey 
612c95aa2ebSMateusz Sulimowicz 	pmuv3_enable(ctx);
613284c01c6SBoyan Karatotev 
614284c01c6SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS
615284c01c6SBoyan Karatotev 	/*
616284c01c6SBoyan Karatotev 	 * Initialize SCTLR_EL2 context register with reset value.
617284c01c6SBoyan Karatotev 	 */
618284c01c6SBoyan Karatotev 	write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
619284c01c6SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */
62079c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */
621123002f9SJayanth Dodderi Chidanand 
622532ed618SSoby Mathew 	/*
623532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
624532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
625532ed618SSoby Mathew 	 */
626532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
627ea5a4e98SSaivardhan Thatikonda 	memcpy((void *)gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
628532ed618SSoby Mathew }
629532ed618SSoby Mathew 
630532ed618SSoby Mathew /*******************************************************************************
6312bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
6322bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
6332bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
6342bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
6352bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
6362bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
6372bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
6382bbad1d1SZelalem Aweke  * state cpu context pointers.
6392bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
6402bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
6412bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
6422bbad1d1SZelalem Aweke  ******************************************************************************/
6432bbad1d1SZelalem Aweke void __init cm_init(void)
6442bbad1d1SZelalem Aweke {
6452bbad1d1SZelalem Aweke 	/*
6461b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
6472bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
6482bbad1d1SZelalem Aweke 	 */
6492bbad1d1SZelalem Aweke }
6502bbad1d1SZelalem Aweke 
6512bbad1d1SZelalem Aweke /*******************************************************************************
6522bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
6532bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
6542bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
6552bbad1d1SZelalem Aweke  ******************************************************************************/
6562bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
6572bbad1d1SZelalem Aweke {
658f05b4894SMaheedhar Bollapalli 	size_t security_state;
6592bbad1d1SZelalem Aweke 
6602bbad1d1SZelalem Aweke 	assert(ctx != NULL);
6612bbad1d1SZelalem Aweke 
6622bbad1d1SZelalem Aweke 	/*
6632bbad1d1SZelalem Aweke 	 * Perform initializations that are common
6642bbad1d1SZelalem Aweke 	 * to all security states
6652bbad1d1SZelalem Aweke 	 */
6662bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
6672bbad1d1SZelalem Aweke 
6682bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
6692bbad1d1SZelalem Aweke 
6702bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
6712bbad1d1SZelalem Aweke 	switch (security_state) {
6722bbad1d1SZelalem Aweke 	case SECURE:
6732bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
6742bbad1d1SZelalem Aweke 		break;
675284c01c6SBoyan Karatotev #if ENABLE_RME && IMAGE_BL31
6762bbad1d1SZelalem Aweke 	case REALM:
6772bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
6782bbad1d1SZelalem Aweke 		break;
6792bbad1d1SZelalem Aweke #endif
6802bbad1d1SZelalem Aweke 	case NON_SECURE:
6812bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
6822bbad1d1SZelalem Aweke 		break;
6832bbad1d1SZelalem Aweke 	default:
6842bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
6852bbad1d1SZelalem Aweke 		panic();
6862bbad1d1SZelalem Aweke 		break;
6872bbad1d1SZelalem Aweke 	}
6882bbad1d1SZelalem Aweke }
6892bbad1d1SZelalem Aweke 
6902bbad1d1SZelalem Aweke /*******************************************************************************
69124a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
69224a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
69383ec7e45SBoyan Karatotev  * overwritten by el3_exit. Expects the core_pos of the current core as argument.
69424a70738SBoyan Karatotev  ******************************************************************************/
69524a70738SBoyan Karatotev #if IMAGE_BL31
69663900851SBoyan Karatotev void __no_pauth cm_manage_extensions_el3(unsigned int my_idx)
69724a70738SBoyan Karatotev {
69863900851SBoyan Karatotev 	if (is_feat_pauth_supported()) {
69963900851SBoyan Karatotev 		pauth_init_enable_el3();
70063900851SBoyan Karatotev 	}
70163900851SBoyan Karatotev 
7020a580b51SBoyan Karatotev 	if (is_feat_sve_supported()) {
7030a580b51SBoyan Karatotev 		sve_init_el3();
7040a580b51SBoyan Karatotev 	}
7050a580b51SBoyan Karatotev 
7064085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
70783ec7e45SBoyan Karatotev 		amu_init_el3(my_idx);
7084085a02cSBoyan Karatotev 	}
7094085a02cSBoyan Karatotev 
71060d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
71160d330dcSBoyan Karatotev 		sme_init_el3();
71260d330dcSBoyan Karatotev 	}
71360d330dcSBoyan Karatotev 
7144274b526SArvind Ram Prakash 	if (is_feat_fgwte3_supported()) {
7154274b526SArvind Ram Prakash 		write_fgwte3_el3(FGWTE3_EL3_EARLY_INIT_VAL);
7164274b526SArvind Ram Prakash 	}
717c42aefd3SArvind Ram Prakash 
718c42aefd3SArvind Ram Prakash 	if (is_feat_mpam_supported()) {
719c42aefd3SArvind Ram Prakash 		mpam_init_el3();
720c42aefd3SArvind Ram Prakash 	}
721c42aefd3SArvind Ram Prakash 
722a1032bebSJohn Powell 	if (is_feat_cpa2_supported()) {
723a1032bebSJohn Powell 		cpa2_enable_el3();
724a1032bebSJohn Powell 	}
725a1032bebSJohn Powell 
72660d330dcSBoyan Karatotev 	pmuv3_init_el3();
72724a70738SBoyan Karatotev }
72824a70738SBoyan Karatotev 
7294087ed6cSJayanth Dodderi Chidanand /******************************************************************************
7304087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
7314087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
7324087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
7336eafc060SBoyan Karatotev static void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
7344087ed6cSJayanth Dodderi Chidanand {
7354087ed6cSJayanth Dodderi Chidanand 	/*
7364087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
7374087ed6cSJayanth Dodderi Chidanand 	 *
7384087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
7394087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
7404087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
7414087ed6cSJayanth Dodderi Chidanand 	 *
7424087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
7434087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
7444087ed6cSJayanth Dodderi Chidanand 	 */
7454087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
746ac4f6aafSArvind Ram Prakash 
7474087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
748ac4f6aafSArvind Ram Prakash 
749ac4f6aafSArvind Ram Prakash 	/*
750ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
751ac4f6aafSArvind Ram Prakash 	 *
752ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
753ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
754ac4f6aafSArvind Ram Prakash 	 */
755ac4f6aafSArvind Ram Prakash 
756ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
7574087ed6cSJayanth Dodderi Chidanand }
7584087ed6cSJayanth Dodderi Chidanand 
75924a70738SBoyan Karatotev /*******************************************************************************
760461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
761461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
762461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
763461c0a5dSElizabeth Ho  ******************************************************************************/
7646eafc060SBoyan Karatotev static void manage_extensions_nonsecure_per_world(void)
765461c0a5dSElizabeth Ho {
7664087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
7674087ed6cSJayanth Dodderi Chidanand 
768461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
769461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
770461c0a5dSElizabeth Ho 	}
771461c0a5dSElizabeth Ho 
772461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
773461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
774461c0a5dSElizabeth Ho 	}
775461c0a5dSElizabeth Ho 
776461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
777461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
778461c0a5dSElizabeth Ho 	}
779461c0a5dSElizabeth Ho 
780461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
781461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
782461c0a5dSElizabeth Ho 	}
783ac4f6aafSArvind Ram Prakash 
784ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
785ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
786ac4f6aafSArvind Ram Prakash 	}
787a57e18e4SArvind Ram Prakash 
788a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
789a57e18e4SArvind Ram Prakash 		fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
790a57e18e4SArvind Ram Prakash 	}
791461c0a5dSElizabeth Ho }
792461c0a5dSElizabeth Ho 
793461c0a5dSElizabeth Ho /*******************************************************************************
794461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
795461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
796461c0a5dSElizabeth Ho  * across the cores for the secure world.
797461c0a5dSElizabeth Ho  ******************************************************************************/
798461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
799461c0a5dSElizabeth Ho {
8004087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
8014087ed6cSJayanth Dodderi Chidanand 
802461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
803461c0a5dSElizabeth Ho 
804461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
805461c0a5dSElizabeth Ho 		/*
806461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
807461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
808461c0a5dSElizabeth Ho 		 */
809461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
810461c0a5dSElizabeth Ho 		} else {
811461c0a5dSElizabeth Ho 		/*
812461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
813461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
814461c0a5dSElizabeth Ho 		 */
815461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
816461c0a5dSElizabeth Ho 		}
817461c0a5dSElizabeth Ho 	}
818461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
819461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
820461c0a5dSElizabeth Ho 		/*
821461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
822461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
823461c0a5dSElizabeth Ho 		 */
824461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
825461c0a5dSElizabeth Ho 		} else {
826461c0a5dSElizabeth Ho 		/*
827461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
828461c0a5dSElizabeth Ho 		 * can safely use them.
829461c0a5dSElizabeth Ho 		 */
830461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
831461c0a5dSElizabeth Ho 		}
832461c0a5dSElizabeth Ho 	}
833461c0a5dSElizabeth Ho 
834461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
835461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
836461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
837461c0a5dSElizabeth Ho 	}
838461c0a5dSElizabeth Ho }
839461c0a5dSElizabeth Ho 
8406eafc060SBoyan Karatotev static void manage_extensions_realm_per_world(void)
8416eafc060SBoyan Karatotev {
8426eafc060SBoyan Karatotev #if ENABLE_RME
8436eafc060SBoyan Karatotev 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8446eafc060SBoyan Karatotev 
8456eafc060SBoyan Karatotev 	if (is_feat_sve_supported()) {
8466eafc060SBoyan Karatotev 	/*
8476eafc060SBoyan Karatotev 	 * Enable SVE and FPU in realm context when it is enabled for NS.
8486eafc060SBoyan Karatotev 	 * Realm manager must ensure that the SVE and FPU register
8496eafc060SBoyan Karatotev 	 * contexts are properly managed.
8506eafc060SBoyan Karatotev 	 */
8516eafc060SBoyan Karatotev 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8526eafc060SBoyan Karatotev 	}
8536eafc060SBoyan Karatotev 
8546eafc060SBoyan Karatotev 	/* NS can access this but Realm shouldn't */
8556eafc060SBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
8566eafc060SBoyan Karatotev 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8576eafc060SBoyan Karatotev 	}
8586eafc060SBoyan Karatotev 
8596eafc060SBoyan Karatotev 	/*
8606eafc060SBoyan Karatotev 	 * If SME/SME2 is supported and enabled for NS world, then disable trapping
8616eafc060SBoyan Karatotev 	 * of SME instructions for Realm world. RMM will save/restore required
8626eafc060SBoyan Karatotev 	 * registers that are shared with SVE/FPU so that Realm can use FPU or SVE.
8636eafc060SBoyan Karatotev 	 */
8646eafc060SBoyan Karatotev 	if (is_feat_sme_supported()) {
8656eafc060SBoyan Karatotev 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8666eafc060SBoyan Karatotev 	}
8676eafc060SBoyan Karatotev 
8686eafc060SBoyan Karatotev 	/*
8696eafc060SBoyan Karatotev 	 * If FEAT_MPAM is supported and enabled, then disable trapping access
8706eafc060SBoyan Karatotev 	 * to the MPAM registers for Realm world. Instead, RMM will configure
8716eafc060SBoyan Karatotev 	 * the access to be trapped by itself so it can inject undefined aborts
8726eafc060SBoyan Karatotev 	 * back to the Realm.
8736eafc060SBoyan Karatotev 	 */
8746eafc060SBoyan Karatotev 	if (is_feat_mpam_supported()) {
8756eafc060SBoyan Karatotev 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8766eafc060SBoyan Karatotev 	}
8776eafc060SBoyan Karatotev #endif /* ENABLE_RME */
8786eafc060SBoyan Karatotev }
8796eafc060SBoyan Karatotev 
8806eafc060SBoyan Karatotev void cm_manage_extensions_per_world(void)
8816eafc060SBoyan Karatotev {
8826eafc060SBoyan Karatotev 	manage_extensions_nonsecure_per_world();
8836eafc060SBoyan Karatotev 	manage_extensions_secure_per_world();
8846eafc060SBoyan Karatotev 	manage_extensions_realm_per_world();
8856eafc060SBoyan Karatotev }
8866eafc060SBoyan Karatotev #endif /* IMAGE_BL31 */
8876eafc060SBoyan Karatotev 
888461c0a5dSElizabeth Ho /*******************************************************************************
88924a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
89024a70738SBoyan Karatotev  ******************************************************************************/
89124a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
89224a70738SBoyan Karatotev {
89324a70738SBoyan Karatotev #if IMAGE_BL31
89483ec7e45SBoyan Karatotev 	/* NOTE: registers are not context switched */
8954085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8964085a02cSBoyan Karatotev 		amu_enable(ctx);
8974085a02cSBoyan Karatotev 	}
8984085a02cSBoyan Karatotev 
89960d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
90060d330dcSBoyan Karatotev 		sme_enable(ctx);
90160d330dcSBoyan Karatotev 	}
90260d330dcSBoyan Karatotev 
90333e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
90433e6aaacSArvind Ram Prakash 		fgt2_enable(ctx);
90533e6aaacSArvind Ram Prakash 	}
90633e6aaacSArvind Ram Prakash 
90783271d5aSArvind Ram Prakash 	if (is_feat_debugv8p9_supported()) {
90883271d5aSArvind Ram Prakash 		debugv8p9_extended_bp_wp_enable(ctx);
90983271d5aSArvind Ram Prakash 	}
91083271d5aSArvind Ram Prakash 
91179c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
912985b6a6bSBoyan Karatotev 		spe_enable_ns(ctx);
91379c0c7faSBoyan Karatotev 	}
91479c0c7faSBoyan Karatotev 
91579c0c7faSBoyan Karatotev 	if (is_feat_trbe_supported()) {
916985b6a6bSBoyan Karatotev 		if (check_if_trbe_disable_affected_core()) {
917985b6a6bSBoyan Karatotev 			trbe_disable_ns(ctx);
918985b6a6bSBoyan Karatotev 		} else {
919985b6a6bSBoyan Karatotev 			trbe_enable_ns(ctx);
92079c0c7faSBoyan Karatotev 		}
921ef738d19SManish Pandey 	}
92279c0c7faSBoyan Karatotev 
9239890eab5SBoyan Karatotev 	if (is_feat_brbe_supported()) {
9249890eab5SBoyan Karatotev 		brbe_enable(ctx);
9259890eab5SBoyan Karatotev 	}
92624a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
92724a70738SBoyan Karatotev }
92824a70738SBoyan Karatotev 
929183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
93024a70738SBoyan Karatotev /*******************************************************************************
93124a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
93224a70738SBoyan Karatotev  * world when EL2 is empty and unused.
93324a70738SBoyan Karatotev  ******************************************************************************/
93424a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
93524a70738SBoyan Karatotev {
93624a70738SBoyan Karatotev #if IMAGE_BL31
93760d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
93860d330dcSBoyan Karatotev 		spe_init_el2_unused();
93960d330dcSBoyan Karatotev 	}
94060d330dcSBoyan Karatotev 
9414085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
9424085a02cSBoyan Karatotev 		amu_init_el2_unused();
9434085a02cSBoyan Karatotev 	}
9444085a02cSBoyan Karatotev 
94560d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
94660d330dcSBoyan Karatotev 		mpam_init_el2_unused();
94760d330dcSBoyan Karatotev 	}
94860d330dcSBoyan Karatotev 
94960d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
95060d330dcSBoyan Karatotev 		trbe_init_el2_unused();
95160d330dcSBoyan Karatotev 	}
95260d330dcSBoyan Karatotev 
95360d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
95460d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
95560d330dcSBoyan Karatotev 	}
95660d330dcSBoyan Karatotev 
95760d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
95860d330dcSBoyan Karatotev 		trf_init_el2_unused();
95960d330dcSBoyan Karatotev 	}
96060d330dcSBoyan Karatotev 
961c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
96260d330dcSBoyan Karatotev 
96360d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
96460d330dcSBoyan Karatotev 		sve_init_el2_unused();
96560d330dcSBoyan Karatotev 	}
96660d330dcSBoyan Karatotev 
96760d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
96860d330dcSBoyan Karatotev 		sme_init_el2_unused();
96960d330dcSBoyan Karatotev 	}
970b48bd790SBoyan Karatotev 
971484befbfSArvind Ram Prakash 	if (is_feat_mops_supported() && is_feat_hcx_supported()) {
9726b8df7b9SArvind Ram Prakash 		write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
9736b8df7b9SArvind Ram Prakash 	}
9746b8df7b9SArvind Ram Prakash 
975f8138056SBoyan Karatotev 	if (is_feat_pauth_supported()) {
976f8138056SBoyan Karatotev 		pauth_enable_el2();
977f8138056SBoyan Karatotev 	}
97824a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
97924a70738SBoyan Karatotev }
980183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
98124a70738SBoyan Karatotev 
98224a70738SBoyan Karatotev /*******************************************************************************
98368ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
98468ac5ed0SArunachalam Ganapathy  ******************************************************************************/
985dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
98668ac5ed0SArunachalam Ganapathy {
98768ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
9880d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
9890d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
9900d122947SBoyan Karatotev 		/*
9910d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
9920d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
9930d122947SBoyan Karatotev 		 */
99460d330dcSBoyan Karatotev 			sme_init_el3();
9950d122947SBoyan Karatotev 			sme_enable(ctx);
9960d122947SBoyan Karatotev 		} else {
9970d122947SBoyan Karatotev 		/*
9980d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
9990d122947SBoyan Karatotev 		 * world can safely use the associated registers.
10000d122947SBoyan Karatotev 		 */
10010d122947SBoyan Karatotev 			sme_disable(ctx);
10020d122947SBoyan Karatotev 		}
10030d122947SBoyan Karatotev 	}
100479c0c7faSBoyan Karatotev 
100579c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
1006985b6a6bSBoyan Karatotev 		spe_disable_secure(ctx);
100779c0c7faSBoyan Karatotev 	}
100879c0c7faSBoyan Karatotev 
100979c0c7faSBoyan Karatotev 	if (is_feat_trbe_supported()) {
1010985b6a6bSBoyan Karatotev 		trbe_disable_secure(ctx);
101179c0c7faSBoyan Karatotev 	}
1012dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
101368ac5ed0SArunachalam Ganapathy }
101468ac5ed0SArunachalam Ganapathy 
1015532ed618SSoby Mathew /*******************************************************************************
1016532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
1017532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
1018532ed618SSoby Mathew  * entry_point_info structure.
1019532ed618SSoby Mathew  ******************************************************************************/
1020532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
1021532ed618SSoby Mathew {
1022532ed618SSoby Mathew 	cpu_context_t *ctx;
1023532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
10241634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
1025532ed618SSoby Mathew }
1026532ed618SSoby Mathew 
1027b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
1028183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
1029b48bd790SBoyan Karatotev {
1030183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
1031b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
1032b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
1033b48bd790SBoyan Karatotev 	u_register_t scr_el3;
1034b48bd790SBoyan Karatotev 
1035b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1036b48bd790SBoyan Karatotev 
1037b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
1038b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
1039b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
1040b48bd790SBoyan Karatotev 	}
1041b48bd790SBoyan Karatotev 
1042b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
1043b48bd790SBoyan Karatotev 
1044b48bd790SBoyan Karatotev 	/*
1045b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
1046b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
1047b48bd790SBoyan Karatotev 	 */
1048b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
1049b48bd790SBoyan Karatotev 
1050b48bd790SBoyan Karatotev 	/*
1051b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
1052b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
1053b48bd790SBoyan Karatotev 	 *
1054b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
1055b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
1056b48bd790SBoyan Karatotev 	 *
1057b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
1058b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
1059b48bd790SBoyan Karatotev 	 */
1060b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
1061b48bd790SBoyan Karatotev 
1062b48bd790SBoyan Karatotev 	/*
1063b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1064b48bd790SBoyan Karatotev 	 * UNKNOWN value.
1065b48bd790SBoyan Karatotev 	 */
1066b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
1067b48bd790SBoyan Karatotev 
1068b48bd790SBoyan Karatotev 	/*
1069b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1070b48bd790SBoyan Karatotev 	 * respectively.
1071b48bd790SBoyan Karatotev 	 */
1072b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
1073b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
1074b48bd790SBoyan Karatotev 
1075b48bd790SBoyan Karatotev 	/*
1076b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1077b48bd790SBoyan Karatotev 	 *
1078b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1079b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
1080b48bd790SBoyan Karatotev 	 * VMID.
1081b48bd790SBoyan Karatotev 	 *
1082b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1083b48bd790SBoyan Karatotev 	 * disabled.
1084b48bd790SBoyan Karatotev 	 */
1085b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
1086b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1087b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1088b48bd790SBoyan Karatotev 
1089b48bd790SBoyan Karatotev 	/*
1090b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1091b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
1092b48bd790SBoyan Karatotev 	 *
1093b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1094b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
1095b48bd790SBoyan Karatotev 	 *
1096b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1097b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
1098b48bd790SBoyan Karatotev 	 *
1099b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1100b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
1101b48bd790SBoyan Karatotev 	 *
1102b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1103b48bd790SBoyan Karatotev 	 * EL2.
1104b48bd790SBoyan Karatotev 	 */
1105b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
1106b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1107b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
1108b48bd790SBoyan Karatotev 
1109b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
1110b48bd790SBoyan Karatotev 
1111b48bd790SBoyan Karatotev 	/*
1112b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1113b48bd790SBoyan Karatotev 	 *
1114b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1115b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
1116b48bd790SBoyan Karatotev 	 */
1117b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1118b48bd790SBoyan Karatotev 
1119b48bd790SBoyan Karatotev 	/*
1120b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1121b48bd790SBoyan Karatotev 	 * reset.
1122b48bd790SBoyan Karatotev 	 *
1123b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1124b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
1125b48bd790SBoyan Karatotev 	 */
1126b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1127b48bd790SBoyan Karatotev 
1128b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
1129183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
1130b48bd790SBoyan Karatotev }
1131b48bd790SBoyan Karatotev 
1132532ed618SSoby Mathew /*******************************************************************************
1133c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
1134c5ea4f8aSZelalem Aweke  * normal world.
1135532ed618SSoby Mathew  *
1136532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1137532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1138532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1139532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
1140532ed618SSoby Mathew  ******************************************************************************/
1141f05b4894SMaheedhar Bollapalli void cm_prepare_el3_exit(size_t security_state)
1142532ed618SSoby Mathew {
1143da1a4591SJayanth Dodderi Chidanand 	u_register_t sctlr_el2, scr_el3;
1144532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
1145532ed618SSoby Mathew 
1146a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1147532ed618SSoby Mathew 
1148532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
1149ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
1150ddb615b4SJuan Pablo Conde 
1151f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1152a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
1153ddb615b4SJuan Pablo Conde 
1154d39b1236SJayanth Dodderi Chidanand 		if (el2_implemented != EL_IMPL_NONE) {
1155d39b1236SJayanth Dodderi Chidanand 
1156ddb615b4SJuan Pablo Conde 			/*
1157ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
1158ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
1159ddb615b4SJuan Pablo Conde 			 */
1160ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
1161ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
1162ddb615b4SJuan Pablo Conde 			}
11634a530b4cSJuan Pablo Conde 
11644a530b4cSJuan Pablo Conde 			/*
11654a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
11664a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
11674a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
11684a530b4cSJuan Pablo Conde 			 * behavior.
11694a530b4cSJuan Pablo Conde 			 */
11704a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
11714a530b4cSJuan Pablo Conde 				/*
11724a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
11734a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
11744a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
11754a530b4cSJuan Pablo Conde 				 * initialization for this feature.
11764a530b4cSJuan Pablo Conde 				 */
11774a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
11784a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
11794a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1180ddb615b4SJuan Pablo Conde 			}
11814a530b4cSJuan Pablo Conde 
1182d39b1236SJayanth Dodderi Chidanand 			/* Condition to ensure EL2 is being used. */
1183a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1184da1a4591SJayanth Dodderi Chidanand 				/* Initialize SCTLR_EL2 register with reset value. */
1185da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 = SCTLR_EL2_RES1;
11867f152ea6SSona Mathew 
11875f5d1ed7SLouis Mayencourt 				/*
1188d39b1236SJayanth Dodderi Chidanand 				 * If workaround of errata 764081 for Cortex-A75
1189d39b1236SJayanth Dodderi Chidanand 				 * is used then set SCTLR_EL2.IESB to enable
1190d39b1236SJayanth Dodderi Chidanand 				 * Implicit Error Synchronization Barrier.
11915f5d1ed7SLouis Mayencourt 				 */
11927f152ea6SSona Mathew 				if (errata_a75_764081_applies()) {
1193da1a4591SJayanth Dodderi Chidanand 					sctlr_el2 |= SCTLR_IESB_BIT;
11947f152ea6SSona Mathew 				}
11957f152ea6SSona Mathew 
1196da1a4591SJayanth Dodderi Chidanand 				write_sctlr_el2(sctlr_el2);
1197d39b1236SJayanth Dodderi Chidanand 			} else {
1198d39b1236SJayanth Dodderi Chidanand 				/*
1199d39b1236SJayanth Dodderi Chidanand 				 * (scr_el3 & SCR_HCE_BIT==0)
1200d39b1236SJayanth Dodderi Chidanand 				 * EL2 implemented but unused.
1201d39b1236SJayanth Dodderi Chidanand 				 */
1202b48bd790SBoyan Karatotev 				init_nonsecure_el2_unused(ctx);
1203532ed618SSoby Mathew 			}
1204532ed618SSoby Mathew 		}
12054274b526SArvind Ram Prakash 
12064274b526SArvind Ram Prakash 		if (is_feat_fgwte3_supported()) {
12074274b526SArvind Ram Prakash 			/*
12084274b526SArvind Ram Prakash 			 * TCR_EL3 and ACTLR_EL3 could be overwritten
12094274b526SArvind Ram Prakash 			 * by platforms and hence is locked a bit late.
12104274b526SArvind Ram Prakash 			 */
12114274b526SArvind Ram Prakash 			write_fgwte3_el3(FGWTE3_EL3_LATE_INIT_VAL);
12124274b526SArvind Ram Prakash 		}
1213d39b1236SJayanth Dodderi Chidanand 	}
1214a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS)
1215a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
121617b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
1217a0674ab0SJayanth Dodderi Chidanand #endif
121817b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1219532ed618SSoby Mathew }
1220532ed618SSoby Mathew 
1221a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
1222bb7b85a3SAndre Przywara 
1223bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1224bb7b85a3SAndre Przywara {
1225d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1226bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1227d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1228bb7b85a3SAndre Przywara 	}
1229d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1230d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1231d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1232d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1233bb7b85a3SAndre Przywara }
1234bb7b85a3SAndre Przywara 
1235bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1236bb7b85a3SAndre Przywara {
1237d6af2344SJayanth Dodderi Chidanand 	write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1238bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1239d6af2344SJayanth Dodderi Chidanand 		write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1240bb7b85a3SAndre Przywara 	}
1241d6af2344SJayanth Dodderi Chidanand 	write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1242d6af2344SJayanth Dodderi Chidanand 	write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1243d6af2344SJayanth Dodderi Chidanand 	write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1244d6af2344SJayanth Dodderi Chidanand 	write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1245bb7b85a3SAndre Przywara }
1246bb7b85a3SAndre Przywara 
124733e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
124833e6aaacSArvind Ram Prakash {
124933e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
125033e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
125133e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
125233e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
125333e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
125433e6aaacSArvind Ram Prakash }
125533e6aaacSArvind Ram Prakash 
125633e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
125733e6aaacSArvind Ram Prakash {
125833e6aaacSArvind Ram Prakash 	write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
125933e6aaacSArvind Ram Prakash 	write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
126033e6aaacSArvind Ram Prakash 	write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
126133e6aaacSArvind Ram Prakash 	write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
126233e6aaacSArvind Ram Prakash 	write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
126333e6aaacSArvind Ram Prakash }
126433e6aaacSArvind Ram Prakash 
12657d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
12669448f2b8SAndre Przywara {
12679448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12689448f2b8SAndre Przywara 
12697d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
12709448f2b8SAndre Przywara 
12719448f2b8SAndre Przywara 	/*
12729448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
12739448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
12749448f2b8SAndre Przywara 	 */
12759448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12769448f2b8SAndre Przywara 		return;
12779448f2b8SAndre Przywara 	}
12789448f2b8SAndre Przywara 
12799448f2b8SAndre Przywara 	/*
12809448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
12819448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
12829448f2b8SAndre Przywara 	 */
12837d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
12847d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
12857d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
12869448f2b8SAndre Przywara 
12879448f2b8SAndre Przywara 	/*
12889448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
12899448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
12909448f2b8SAndre Przywara 	 */
12919448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12929448f2b8SAndre Przywara 	case 7:
12937d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
12949448f2b8SAndre Przywara 		__fallthrough;
12959448f2b8SAndre Przywara 	case 6:
12967d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
12979448f2b8SAndre Przywara 		__fallthrough;
12989448f2b8SAndre Przywara 	case 5:
12997d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
13009448f2b8SAndre Przywara 		__fallthrough;
13019448f2b8SAndre Przywara 	case 4:
13027d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
13039448f2b8SAndre Przywara 		__fallthrough;
13049448f2b8SAndre Przywara 	case 3:
13057d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
13069448f2b8SAndre Przywara 		__fallthrough;
13079448f2b8SAndre Przywara 	case 2:
13087d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
13099448f2b8SAndre Przywara 		__fallthrough;
13109448f2b8SAndre Przywara 	case 1:
13117d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
13129448f2b8SAndre Przywara 		break;
13139448f2b8SAndre Przywara 	}
13149448f2b8SAndre Przywara }
13159448f2b8SAndre Przywara 
13167d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
13179448f2b8SAndre Przywara {
13189448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
13199448f2b8SAndre Przywara 
13207d930c7eSJayanth Dodderi Chidanand 	write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
13219448f2b8SAndre Przywara 
13229448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
13239448f2b8SAndre Przywara 		return;
13249448f2b8SAndre Przywara 	}
13259448f2b8SAndre Przywara 
13267d930c7eSJayanth Dodderi Chidanand 	write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
13277d930c7eSJayanth Dodderi Chidanand 	write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
13287d930c7eSJayanth Dodderi Chidanand 	write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
13299448f2b8SAndre Przywara 
13309448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
13319448f2b8SAndre Przywara 	case 7:
13327d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
13339448f2b8SAndre Przywara 		__fallthrough;
13349448f2b8SAndre Przywara 	case 6:
13357d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
13369448f2b8SAndre Przywara 		__fallthrough;
13379448f2b8SAndre Przywara 	case 5:
13387d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
13399448f2b8SAndre Przywara 		__fallthrough;
13409448f2b8SAndre Przywara 	case 4:
13417d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
13429448f2b8SAndre Przywara 		__fallthrough;
13439448f2b8SAndre Przywara 	case 3:
13447d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
13459448f2b8SAndre Przywara 		__fallthrough;
13469448f2b8SAndre Przywara 	case 2:
13477d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
13489448f2b8SAndre Przywara 		__fallthrough;
13499448f2b8SAndre Przywara 	case 1:
13507d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
13519448f2b8SAndre Przywara 		break;
13529448f2b8SAndre Przywara 	}
13539448f2b8SAndre Przywara }
13549448f2b8SAndre Przywara 
1355937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1356937d6fdbSManish Pandey  * The following registers are not added:
1357937d6fdbSManish Pandey  * ICH_AP0R<n>_EL2
1358937d6fdbSManish Pandey  * ICH_AP1R<n>_EL2
1359937d6fdbSManish Pandey  * ICH_LR<n>_EL2
1360937d6fdbSManish Pandey  *
1361937d6fdbSManish Pandey  * NOTE: For a system with S-EL2 present but not enabled, accessing
1362937d6fdbSManish Pandey  * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1363937d6fdbSManish Pandey  * SCR_EL3.NS = 1 before accessing this register.
1364937d6fdbSManish Pandey  * ---------------------------------------------------------------------------
1365937d6fdbSManish Pandey  */
13667455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
1367937d6fdbSManish Pandey {
13687455cd17SGovindraj Raja 	u_register_t scr_el3 = read_scr_el3();
13697455cd17SGovindraj Raja 
1370937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1371d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1372937d6fdbSManish Pandey #else
1373937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1374937d6fdbSManish Pandey 	isb();
1375937d6fdbSManish Pandey 
1376d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1377937d6fdbSManish Pandey 
1378937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1379937d6fdbSManish Pandey 	isb();
1380937d6fdbSManish Pandey #endif
1381d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
13827455cd17SGovindraj Raja 
13837455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13847455cd17SGovindraj Raja 		if (security_state == SECURE) {
13857455cd17SGovindraj Raja 			write_scr_el3(scr_el3 & ~SCR_NS_BIT);
13867455cd17SGovindraj Raja 		} else {
13877455cd17SGovindraj Raja 			write_scr_el3(scr_el3 | SCR_NS_BIT);
13887455cd17SGovindraj Raja 		}
13897455cd17SGovindraj Raja 		isb();
1390937d6fdbSManish Pandey 	}
1391937d6fdbSManish Pandey 
13927455cd17SGovindraj Raja 	write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
13937455cd17SGovindraj Raja 
13947455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13957455cd17SGovindraj Raja 		write_scr_el3(scr_el3);
13967455cd17SGovindraj Raja 		isb();
13977455cd17SGovindraj Raja 	}
13987455cd17SGovindraj Raja }
13997455cd17SGovindraj Raja 
14007455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
1401937d6fdbSManish Pandey {
14027455cd17SGovindraj Raja 	u_register_t scr_el3 = read_scr_el3();
14037455cd17SGovindraj Raja 
1404937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1405d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1406937d6fdbSManish Pandey #else
1407937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1408937d6fdbSManish Pandey 	isb();
1409937d6fdbSManish Pandey 
1410d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1411937d6fdbSManish Pandey 
1412937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1413937d6fdbSManish Pandey 	isb();
1414937d6fdbSManish Pandey #endif
1415d6af2344SJayanth Dodderi Chidanand 	write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
14167455cd17SGovindraj Raja 
14177455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
14187455cd17SGovindraj Raja 		if (security_state == SECURE) {
14197455cd17SGovindraj Raja 			write_scr_el3(scr_el3 & ~SCR_NS_BIT);
14207455cd17SGovindraj Raja 		} else {
14217455cd17SGovindraj Raja 			write_scr_el3(scr_el3 | SCR_NS_BIT);
14227455cd17SGovindraj Raja 		}
14237455cd17SGovindraj Raja 		isb();
14247455cd17SGovindraj Raja 	}
14257455cd17SGovindraj Raja 
1426d6af2344SJayanth Dodderi Chidanand 	write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
14277455cd17SGovindraj Raja 
14287455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
14297455cd17SGovindraj Raja 		write_scr_el3(scr_el3);
14307455cd17SGovindraj Raja 		isb();
14317455cd17SGovindraj Raja 	}
1432937d6fdbSManish Pandey }
1433937d6fdbSManish Pandey 
1434ac58e574SBoyan Karatotev /* -----------------------------------------------------
1435ac58e574SBoyan Karatotev  * The following registers are not added:
1436ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1437ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1438ac58e574SBoyan Karatotev  * -----------------------------------------------------
1439ac58e574SBoyan Karatotev  */
1440ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1441ac58e574SBoyan Karatotev {
1442d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1443d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1444d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1445d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1446d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1447d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1448d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1449ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1450d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1451ac58e574SBoyan Karatotev 	}
1452d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1453d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1454d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, far_el2, read_far_el2());
1455d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1456d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1457d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1458d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1459d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1460d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1461d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1462d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1463d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1464d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1465d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1466d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1467d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1468d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1469d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
147030655136SGovindraj Raja 
14716595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
14726595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
1473ac58e574SBoyan Karatotev }
1474ac58e574SBoyan Karatotev 
1475ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1476ac58e574SBoyan Karatotev {
1477d6af2344SJayanth Dodderi Chidanand 	write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1478d6af2344SJayanth Dodderi Chidanand 	write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1479d6af2344SJayanth Dodderi Chidanand 	write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1480d6af2344SJayanth Dodderi Chidanand 	write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1481d6af2344SJayanth Dodderi Chidanand 	write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1482d6af2344SJayanth Dodderi Chidanand 	write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1483d6af2344SJayanth Dodderi Chidanand 	write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1484ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1485d6af2344SJayanth Dodderi Chidanand 		write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1486ac58e574SBoyan Karatotev 	}
1487d6af2344SJayanth Dodderi Chidanand 	write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1488d6af2344SJayanth Dodderi Chidanand 	write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1489d6af2344SJayanth Dodderi Chidanand 	write_far_el2(read_el2_ctx_common(ctx, far_el2));
1490d6af2344SJayanth Dodderi Chidanand 	write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1491d6af2344SJayanth Dodderi Chidanand 	write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1492d6af2344SJayanth Dodderi Chidanand 	write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1493d6af2344SJayanth Dodderi Chidanand 	write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1494d6af2344SJayanth Dodderi Chidanand 	write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1495d6af2344SJayanth Dodderi Chidanand 	write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1496d6af2344SJayanth Dodderi Chidanand 	write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1497d6af2344SJayanth Dodderi Chidanand 	write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1498d6af2344SJayanth Dodderi Chidanand 	write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1499d6af2344SJayanth Dodderi Chidanand 	write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1500d6af2344SJayanth Dodderi Chidanand 	write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1501d6af2344SJayanth Dodderi Chidanand 	write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1502d6af2344SJayanth Dodderi Chidanand 	write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1503d6af2344SJayanth Dodderi Chidanand 	write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1504d6af2344SJayanth Dodderi Chidanand 	write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1505d6af2344SJayanth Dodderi Chidanand 	write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1506d6af2344SJayanth Dodderi Chidanand 	write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1507ac58e574SBoyan Karatotev }
1508ac58e574SBoyan Karatotev 
150928f39f02SMax Shvetsov /*******************************************************************************
151028f39f02SMax Shvetsov  * Save EL2 sysreg context
151128f39f02SMax Shvetsov  ******************************************************************************/
151228f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
151328f39f02SMax Shvetsov {
151428f39f02SMax Shvetsov 	cpu_context_t *ctx;
1515d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
151628f39f02SMax Shvetsov 
151728f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
151828f39f02SMax Shvetsov 	assert(ctx != NULL);
151928f39f02SMax Shvetsov 
1520d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1521d20052f3SZelalem Aweke 
1522d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
15237455cd17SGovindraj Raja 	el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
15240a33adc0SGovindraj Raja 
1525c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1526a796d5aaSJayanth Dodderi Chidanand 		write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
15270a33adc0SGovindraj Raja 	}
15289acff28aSArvind Ram Prakash 
15299448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
15307d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
15319448f2b8SAndre Przywara 	}
1532bb7b85a3SAndre Przywara 
1533de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1534d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1535de8c4892SAndre Przywara 	}
1536bb7b85a3SAndre Przywara 
153733e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
153833e6aaacSArvind Ram Prakash 		el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
153933e6aaacSArvind Ram Prakash 	}
154033e6aaacSArvind Ram Prakash 
1541b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1542d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1543b8f03d29SAndre Przywara 	}
1544b8f03d29SAndre Przywara 
1545ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1546d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1547d6af2344SJayanth Dodderi Chidanand 					read_contextidr_el2());
154830655136SGovindraj Raja 		write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1549ea735bf5SAndre Przywara 	}
15506503ff29SAndre Przywara 
15516503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1552d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1553d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
15546503ff29SAndre Przywara 	}
1555d5384b69SAndre Przywara 
1556d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1557d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1558d5384b69SAndre Przywara 	}
1559d5384b69SAndre Przywara 
1560fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1561d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1562fc8d2d39SAndre Przywara 	}
15637db710f0SAndre Przywara 
15647db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1565d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1566d6af2344SJayanth Dodderi Chidanand 					read_scxtnum_el2());
15677db710f0SAndre Przywara 	}
15687db710f0SAndre Przywara 
1569c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1570d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1571c5a3ebbdSAndre Przywara 	}
1572d6af2344SJayanth Dodderi Chidanand 
1573d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1574d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1575d3331603SMark Brown 	}
1576d6af2344SJayanth Dodderi Chidanand 
1577062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1578d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1579d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1580062b6c6bSMark Brown 	}
1581d6af2344SJayanth Dodderi Chidanand 
1582062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1583d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1584062b6c6bSMark Brown 	}
1585d6af2344SJayanth Dodderi Chidanand 
158641ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
158741ae0473SSona Mathew 		write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2());
158841ae0473SSona Mathew 	}
158941ae0473SSona Mathew 
1590d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1591d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1592d6af2344SJayanth Dodderi Chidanand 	}
1593d6af2344SJayanth Dodderi Chidanand 
1594688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
15956aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
15966aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1597688ab57bSMark Brown 	}
15984ec4e545SJayanth Dodderi Chidanand 
15994ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
16004ec4e545SJayanth Dodderi Chidanand 		write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
16014ec4e545SJayanth Dodderi Chidanand 	}
160228f39f02SMax Shvetsov }
160328f39f02SMax Shvetsov 
160428f39f02SMax Shvetsov /*******************************************************************************
160528f39f02SMax Shvetsov  * Restore EL2 sysreg context
160628f39f02SMax Shvetsov  ******************************************************************************/
160728f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
160828f39f02SMax Shvetsov {
160928f39f02SMax Shvetsov 	cpu_context_t *ctx;
1610d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
161128f39f02SMax Shvetsov 
161228f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
161328f39f02SMax Shvetsov 	assert(ctx != NULL);
161428f39f02SMax Shvetsov 
1615d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1616d20052f3SZelalem Aweke 
1617d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
16187455cd17SGovindraj Raja 	el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
161930788a84SGovindraj Raja 
1620c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1621a796d5aaSJayanth Dodderi Chidanand 		write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
162230788a84SGovindraj Raja 	}
16239acff28aSArvind Ram Prakash 
16249448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
16257d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
16269448f2b8SAndre Przywara 	}
1627bb7b85a3SAndre Przywara 
1628de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1629d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1630de8c4892SAndre Przywara 	}
1631bb7b85a3SAndre Przywara 
163233e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
163333e6aaacSArvind Ram Prakash 		el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
163433e6aaacSArvind Ram Prakash 	}
163533e6aaacSArvind Ram Prakash 
1636b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1637d6af2344SJayanth Dodderi Chidanand 		write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1638b8f03d29SAndre Przywara 	}
1639b8f03d29SAndre Przywara 
1640ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1641d6af2344SJayanth Dodderi Chidanand 		write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1642d6af2344SJayanth Dodderi Chidanand 					contextidr_el2));
1643d6af2344SJayanth Dodderi Chidanand 		write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1644ea735bf5SAndre Przywara 	}
16456503ff29SAndre Przywara 
16466503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1647d6af2344SJayanth Dodderi Chidanand 		write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1648d6af2344SJayanth Dodderi Chidanand 		write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
16496503ff29SAndre Przywara 	}
1650d5384b69SAndre Przywara 
1651d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1652d6af2344SJayanth Dodderi Chidanand 		write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1653fc8d2d39SAndre Przywara 	}
16547db710f0SAndre Przywara 
1655d6af2344SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
1656d6af2344SJayanth Dodderi Chidanand 		write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1657d6af2344SJayanth Dodderi Chidanand 	}
1658d6af2344SJayanth Dodderi Chidanand 
16597db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1660d6af2344SJayanth Dodderi Chidanand 		write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1661d6af2344SJayanth Dodderi Chidanand 					scxtnum_el2));
16627db710f0SAndre Przywara 	}
16637db710f0SAndre Przywara 
1664c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1665d6af2344SJayanth Dodderi Chidanand 		write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1666c5a3ebbdSAndre Przywara 	}
1667d6af2344SJayanth Dodderi Chidanand 
1668d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1669d6af2344SJayanth Dodderi Chidanand 		write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1670d3331603SMark Brown 	}
1671d6af2344SJayanth Dodderi Chidanand 
1672062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1673d6af2344SJayanth Dodderi Chidanand 		write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1674d6af2344SJayanth Dodderi Chidanand 		write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1675062b6c6bSMark Brown 	}
1676d6af2344SJayanth Dodderi Chidanand 
1677062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1678d6af2344SJayanth Dodderi Chidanand 		write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1679062b6c6bSMark Brown 	}
1680d6af2344SJayanth Dodderi Chidanand 
1681d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1682d6af2344SJayanth Dodderi Chidanand 		write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1683d6af2344SJayanth Dodderi Chidanand 	}
1684d6af2344SJayanth Dodderi Chidanand 
1685688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1686d6af2344SJayanth Dodderi Chidanand 		write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1687d6af2344SJayanth Dodderi Chidanand 		write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1688688ab57bSMark Brown 	}
16894ec4e545SJayanth Dodderi Chidanand 
16904ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
16914ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
16924ec4e545SJayanth Dodderi Chidanand 	}
169341ae0473SSona Mathew 
169441ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
169541ae0473SSona Mathew 		write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2));
169641ae0473SSona Mathew 	}
169728f39f02SMax Shvetsov }
1698a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
169928f39f02SMax Shvetsov 
1700532ed618SSoby Mathew /*******************************************************************************
17018b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
17028b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
17038b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
17048b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
17058b95e848SZelalem Aweke  ******************************************************************************/
17068b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
17078b95e848SZelalem Aweke {
1708a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
17094085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
17108b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
17118b95e848SZelalem Aweke 	assert(ctx != NULL);
17128b95e848SZelalem Aweke 
1713b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
17144085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1715b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1716b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
17174085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
17188b95e848SZelalem Aweke 
1719a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL2 sysreg contexts */
17208b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
17218b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
17228b95e848SZelalem Aweke #else
17238b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
1724a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
17258b95e848SZelalem Aweke }
17268b95e848SZelalem Aweke 
1727a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1728a0674ab0SJayanth Dodderi Chidanand /*******************************************************************************
1729a0674ab0SJayanth Dodderi Chidanand  * The next set of six functions are used by runtime services to save and restore
1730a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1731a0674ab0SJayanth Dodderi Chidanand  ******************************************************************************/
173259f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
173359f8882bSJayanth Dodderi Chidanand {
173442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
173542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
173659f8882bSJayanth Dodderi Chidanand 
173759b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
173842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
173942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
174059f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
174159f8882bSJayanth Dodderi Chidanand 
174242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
174342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
174442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
174542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
174642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
174742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
174842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
174942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
175042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
175142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
175242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, far_el1, read_far_el1());
175342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
175442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
175542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
175642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
175742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
175842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
175959f8882bSJayanth Dodderi Chidanand 
17606595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
17616595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
17626595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
17636595f4cbSIgor Podgainõi 
176442e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
176542e35d2fSJayanth Dodderi Chidanand 		/* Save Aarch32 registers */
176642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
176742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
176842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
176942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
177042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
177142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
177242e35d2fSJayanth Dodderi Chidanand 	}
177359f8882bSJayanth Dodderi Chidanand 
1774ccf67965SSumit Garg 	/* Save counter-timer kernel control register */
1775ccf67965SSumit Garg 	write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1776ccf67965SSumit Garg #if NS_TIMER_SWITCH
177742e35d2fSJayanth Dodderi Chidanand 	/* Save NS Timer registers */
177842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
177942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
178042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
178142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1782ccf67965SSumit Garg #endif
178359f8882bSJayanth Dodderi Chidanand 
178442e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
178542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
178642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
178742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
178842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
178942e35d2fSJayanth Dodderi Chidanand 	}
179059f8882bSJayanth Dodderi Chidanand 
1791ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
179242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
1793ed9bb824SMadhukar Pappireddy 	}
1794ed9bb824SMadhukar Pappireddy 
1795ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
179642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
179742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
1798ed9bb824SMadhukar Pappireddy 	}
1799ed9bb824SMadhukar Pappireddy 
1800ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
180142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
1802ed9bb824SMadhukar Pappireddy 	}
1803ed9bb824SMadhukar Pappireddy 
1804ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
180542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
1806ed9bb824SMadhukar Pappireddy 	}
1807ed9bb824SMadhukar Pappireddy 
1808ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
180942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
1810ed9bb824SMadhukar Pappireddy 	}
1811d6c76e6cSMadhukar Pappireddy 
1812d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
181342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
1814d6c76e6cSMadhukar Pappireddy 	}
1815d6c76e6cSMadhukar Pappireddy 
1816d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
181742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
181842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
1819d6c76e6cSMadhukar Pappireddy 	}
1820d6c76e6cSMadhukar Pappireddy 
1821d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
182242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
182342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
182442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
182542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
1826d6c76e6cSMadhukar Pappireddy 	}
18276d0433f0SJayanth Dodderi Chidanand 
18286d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
18296595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
18306595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
18316d0433f0SJayanth Dodderi Chidanand 	}
18326d0433f0SJayanth Dodderi Chidanand 
18334ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
18344ec4e545SJayanth Dodderi Chidanand 		write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
18354ec4e545SJayanth Dodderi Chidanand 	}
18364ec4e545SJayanth Dodderi Chidanand 
183719d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
183819d52a83SAndre Przywara 		write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
183919d52a83SAndre Przywara 	}
184059f8882bSJayanth Dodderi Chidanand }
184159f8882bSJayanth Dodderi Chidanand 
184259f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
184359f8882bSJayanth Dodderi Chidanand {
184442e35d2fSJayanth Dodderi Chidanand 	write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
184542e35d2fSJayanth Dodderi Chidanand 	write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
184659f8882bSJayanth Dodderi Chidanand 
184759b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
184842e35d2fSJayanth Dodderi Chidanand 	write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
184942e35d2fSJayanth Dodderi Chidanand 	write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
185059f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
185159f8882bSJayanth Dodderi Chidanand 
185242e35d2fSJayanth Dodderi Chidanand 	write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
185342e35d2fSJayanth Dodderi Chidanand 	write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
185442e35d2fSJayanth Dodderi Chidanand 	write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
185542e35d2fSJayanth Dodderi Chidanand 	write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
185642e35d2fSJayanth Dodderi Chidanand 	write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
185742e35d2fSJayanth Dodderi Chidanand 	write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
185842e35d2fSJayanth Dodderi Chidanand 	write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
185942e35d2fSJayanth Dodderi Chidanand 	write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
186042e35d2fSJayanth Dodderi Chidanand 	write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
186142e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
186242e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
186342e35d2fSJayanth Dodderi Chidanand 	write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
186442e35d2fSJayanth Dodderi Chidanand 	write_par_el1(read_el1_ctx_common(ctx, par_el1));
186542e35d2fSJayanth Dodderi Chidanand 	write_far_el1(read_el1_ctx_common(ctx, far_el1));
186642e35d2fSJayanth Dodderi Chidanand 	write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
186742e35d2fSJayanth Dodderi Chidanand 	write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
186842e35d2fSJayanth Dodderi Chidanand 	write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
186942e35d2fSJayanth Dodderi Chidanand 	write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
187042e35d2fSJayanth Dodderi Chidanand 	write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
187142e35d2fSJayanth Dodderi Chidanand 	write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
187259f8882bSJayanth Dodderi Chidanand 
187342e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
187442e35d2fSJayanth Dodderi Chidanand 		/* Restore Aarch32 registers */
187542e35d2fSJayanth Dodderi Chidanand 		write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
187642e35d2fSJayanth Dodderi Chidanand 		write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
187742e35d2fSJayanth Dodderi Chidanand 		write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
187842e35d2fSJayanth Dodderi Chidanand 		write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
187942e35d2fSJayanth Dodderi Chidanand 		write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
188042e35d2fSJayanth Dodderi Chidanand 		write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
188142e35d2fSJayanth Dodderi Chidanand 	}
188259f8882bSJayanth Dodderi Chidanand 
1883ccf67965SSumit Garg 	/* Restore counter-timer kernel control register */
1884ccf67965SSumit Garg 	write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1885ccf67965SSumit Garg #if NS_TIMER_SWITCH
188642e35d2fSJayanth Dodderi Chidanand 	/* Restore NS Timer registers */
188742e35d2fSJayanth Dodderi Chidanand 	write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
188842e35d2fSJayanth Dodderi Chidanand 	write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
188942e35d2fSJayanth Dodderi Chidanand 	write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
189042e35d2fSJayanth Dodderi Chidanand 	write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1891ccf67965SSumit Garg #endif
189259f8882bSJayanth Dodderi Chidanand 
189342e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
189442e35d2fSJayanth Dodderi Chidanand 		write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
189542e35d2fSJayanth Dodderi Chidanand 		write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
189642e35d2fSJayanth Dodderi Chidanand 		write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
189742e35d2fSJayanth Dodderi Chidanand 		write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
189842e35d2fSJayanth Dodderi Chidanand 	}
189959f8882bSJayanth Dodderi Chidanand 
1900ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
190142e35d2fSJayanth Dodderi Chidanand 		write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
1902ed9bb824SMadhukar Pappireddy 	}
1903ed9bb824SMadhukar Pappireddy 
1904ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
190542e35d2fSJayanth Dodderi Chidanand 		write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
190642e35d2fSJayanth Dodderi Chidanand 		write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
1907ed9bb824SMadhukar Pappireddy 	}
1908ed9bb824SMadhukar Pappireddy 
1909ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
191042e35d2fSJayanth Dodderi Chidanand 		write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
1911ed9bb824SMadhukar Pappireddy 	}
1912ed9bb824SMadhukar Pappireddy 
1913ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
191442e35d2fSJayanth Dodderi Chidanand 		write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
1915ed9bb824SMadhukar Pappireddy 	}
1916ed9bb824SMadhukar Pappireddy 
1917ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
191842e35d2fSJayanth Dodderi Chidanand 		write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
1919ed9bb824SMadhukar Pappireddy 	}
1920d6c76e6cSMadhukar Pappireddy 
1921d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
192242e35d2fSJayanth Dodderi Chidanand 		write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
1923d6c76e6cSMadhukar Pappireddy 	}
1924d6c76e6cSMadhukar Pappireddy 
1925d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
192642e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
192742e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
1928d6c76e6cSMadhukar Pappireddy 	}
1929d6c76e6cSMadhukar Pappireddy 
1930d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
193142e35d2fSJayanth Dodderi Chidanand 		write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
193242e35d2fSJayanth Dodderi Chidanand 		write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
193342e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
193442e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
1935d6c76e6cSMadhukar Pappireddy 	}
19366d0433f0SJayanth Dodderi Chidanand 
19376d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
19386d0433f0SJayanth Dodderi Chidanand 		write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
19396d0433f0SJayanth Dodderi Chidanand 		write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
19406d0433f0SJayanth Dodderi Chidanand 	}
19414ec4e545SJayanth Dodderi Chidanand 
19424ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
19434ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
19444ec4e545SJayanth Dodderi Chidanand 	}
19454ec4e545SJayanth Dodderi Chidanand 
194619d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
194719d52a83SAndre Przywara 		write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
194819d52a83SAndre Przywara 	}
194959f8882bSJayanth Dodderi Chidanand }
195059f8882bSJayanth Dodderi Chidanand 
19518b95e848SZelalem Aweke /*******************************************************************************
1952a0674ab0SJayanth Dodderi Chidanand  * The next couple of functions are used by runtime services to save and restore
1953a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1954532ed618SSoby Mathew  ******************************************************************************/
1955532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1956532ed618SSoby Mathew {
1957532ed618SSoby Mathew 	cpu_context_t *ctx;
1958532ed618SSoby Mathew 
1959532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1960a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1961532ed618SSoby Mathew 
19622825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
196317b4c0ddSDimitris Papastamos 
196417b4c0ddSDimitris Papastamos #if IMAGE_BL31
1965858dc35cSMaheedhar Bollapalli 	if (security_state == SECURE) {
196617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
1967858dc35cSMaheedhar Bollapalli 	} else {
196817b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
1969858dc35cSMaheedhar Bollapalli 	}
197017b4c0ddSDimitris Papastamos #endif
1971532ed618SSoby Mathew }
1972532ed618SSoby Mathew 
1973532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1974532ed618SSoby Mathew {
1975532ed618SSoby Mathew 	cpu_context_t *ctx;
1976532ed618SSoby Mathew 
1977532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1978a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1979532ed618SSoby Mathew 
19802825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
198117b4c0ddSDimitris Papastamos 
198217b4c0ddSDimitris Papastamos #if IMAGE_BL31
1983858dc35cSMaheedhar Bollapalli 	if (security_state == SECURE) {
198417b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
1985858dc35cSMaheedhar Bollapalli 	} else {
198617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
1987858dc35cSMaheedhar Bollapalli 	}
198817b4c0ddSDimitris Papastamos #endif
1989532ed618SSoby Mathew }
1990532ed618SSoby Mathew 
1991a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1992a0674ab0SJayanth Dodderi Chidanand 
1993532ed618SSoby Mathew /*******************************************************************************
1994532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1995532ed618SSoby Mathew  * given security state with the given entrypoint
1996532ed618SSoby Mathew  ******************************************************************************/
1997532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1998532ed618SSoby Mathew {
1999532ed618SSoby Mathew 	cpu_context_t *ctx;
2000532ed618SSoby Mathew 	el3_state_t *state;
2001532ed618SSoby Mathew 
2002532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2003a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2004532ed618SSoby Mathew 
2005532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2006532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2007532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
2008532ed618SSoby Mathew }
2009532ed618SSoby Mathew 
2010532ed618SSoby Mathew /*******************************************************************************
2011532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
2012532ed618SSoby Mathew  * pertaining to the given security state
2013532ed618SSoby Mathew  ******************************************************************************/
2014532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
2015532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
2016532ed618SSoby Mathew {
2017532ed618SSoby Mathew 	cpu_context_t *ctx;
2018532ed618SSoby Mathew 	el3_state_t *state;
2019532ed618SSoby Mathew 
2020532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2021a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2022532ed618SSoby Mathew 
2023532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2024532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2025532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
2026532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
2027532ed618SSoby Mathew }
2028532ed618SSoby Mathew 
2029532ed618SSoby Mathew /*******************************************************************************
2030532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
2031532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
2032532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
2033532ed618SSoby Mathew  ******************************************************************************/
2034532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
2035532ed618SSoby Mathew 			  uint32_t bit_pos,
2036532ed618SSoby Mathew 			  uint32_t value)
2037532ed618SSoby Mathew {
2038532ed618SSoby Mathew 	cpu_context_t *ctx;
2039532ed618SSoby Mathew 	el3_state_t *state;
2040f1be00daSLouis Mayencourt 	u_register_t scr_el3;
2041532ed618SSoby Mathew 
2042532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2043a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2044532ed618SSoby Mathew 
2045532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
2046d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
2047532ed618SSoby Mathew 
2048532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
2049a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
2050532ed618SSoby Mathew 
2051532ed618SSoby Mathew 	/*
2052532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
2053532ed618SSoby Mathew 	 * and set it to its new value.
2054532ed618SSoby Mathew 	 */
2055532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2056f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2057d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
2058f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
2059532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2060532ed618SSoby Mathew }
2061532ed618SSoby Mathew 
2062532ed618SSoby Mathew /*******************************************************************************
2063532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2064532ed618SSoby Mathew  * given security state.
2065532ed618SSoby Mathew  ******************************************************************************/
2066f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
2067532ed618SSoby Mathew {
206854c9c68aSNithin G 	const cpu_context_t *ctx;
206954c9c68aSNithin G 	const el3_state_t *state;
2070532ed618SSoby Mathew 
2071532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2072a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2073532ed618SSoby Mathew 
2074532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2075532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2076f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
2077532ed618SSoby Mathew }
2078532ed618SSoby Mathew 
2079532ed618SSoby Mathew /*******************************************************************************
2080532ed618SSoby Mathew  * This function is used to program the context that's used for exception
2081532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2082532ed618SSoby Mathew  * the required security state
2083532ed618SSoby Mathew  ******************************************************************************/
2084532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
2085532ed618SSoby Mathew {
2086532ed618SSoby Mathew 	cpu_context_t *ctx;
2087532ed618SSoby Mathew 
2088532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2089a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2090532ed618SSoby Mathew 
2091532ed618SSoby Mathew 	cm_set_next_context(ctx);
2092532ed618SSoby Mathew }
2093