1532ed618SSoby Mathew /* 27455cd17SGovindraj Raja * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h> 23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h> 2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 28744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h> 3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h> 31a57e18e4SArvind Ram Prakash #include <lib/extensions/fpmr.h> 3209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 33c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 34dc78e62dSjohpow01 #include <lib/extensions/sme.h> 3509d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3609d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 3730655136SGovindraj Raja #include <lib/extensions/sysreg128.h> 38d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 39f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h> 40813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 418fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 4209d40e0eSAntonio Nino Diaz #include <lib/utils.h> 43532ed618SSoby Mathew 44781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 45781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 46781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 47781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 48532ed618SSoby Mathew 49461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM]; 50461c0a5dSElizabeth Ho static bool has_secure_perworld_init; 51461c0a5dSElizabeth Ho 5224a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 53781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 54461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void); 55b515f541SZelalem Aweke 56a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 57b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 58b515f541SZelalem Aweke { 59b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 60b515f541SZelalem Aweke 61b515f541SZelalem Aweke /* 62b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 63b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 64b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 65b515f541SZelalem Aweke * set to zero. 66b515f541SZelalem Aweke * 67b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 68b515f541SZelalem Aweke * 69b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 70b515f541SZelalem Aweke * required by PSCI specification) 71b515f541SZelalem Aweke */ 72b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 73b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 74b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 75b515f541SZelalem Aweke } else { 76b515f541SZelalem Aweke /* 77b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 78b515f541SZelalem Aweke * fields need to be set. 79b515f541SZelalem Aweke * 80b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 81b515f541SZelalem Aweke * instructions are not trapped to EL1. 82b515f541SZelalem Aweke * 83b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 84b515f541SZelalem Aweke * instructions are not trapped to EL1. 85b515f541SZelalem Aweke * 86b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 87b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 88b515f541SZelalem Aweke */ 89b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 90b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 91b515f541SZelalem Aweke } 92b515f541SZelalem Aweke 93b515f541SZelalem Aweke /* 94b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 95b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 96b515f541SZelalem Aweke */ 977f152ea6SSona Mathew if (errata_a75_764081_applies()) { 98b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 997f152ea6SSona Mathew } 10059b7c0a0SJayanth Dodderi Chidanand 101b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 102a0d9a973SJayanth Dodderi Chidanand write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx); 103b515f541SZelalem Aweke 104b515f541SZelalem Aweke /* 105b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 106b515f541SZelalem Aweke * implementation defined. The context restore process will write 107b515f541SZelalem Aweke * the value from the context to the actual register and can cause 108b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 109b515f541SZelalem Aweke * be zero. 110b515f541SZelalem Aweke */ 111b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 11242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx); 113b515f541SZelalem Aweke } 114a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */ 115b515f541SZelalem Aweke 1162bbad1d1SZelalem Aweke /****************************************************************************** 1172bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1182bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1192bbad1d1SZelalem Aweke *****************************************************************************/ 1202bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 121532ed618SSoby Mathew { 1222bbad1d1SZelalem Aweke u_register_t scr_el3; 1232bbad1d1SZelalem Aweke el3_state_t *state; 1242bbad1d1SZelalem Aweke 1252bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1262bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1272bbad1d1SZelalem Aweke 1282bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 129532ed618SSoby Mathew /* 1302bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1312bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 132532ed618SSoby Mathew */ 1332bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1342bbad1d1SZelalem Aweke #endif 1352bbad1d1SZelalem Aweke 136ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 137ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 1382bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1392bbad1d1SZelalem Aweke } 1402bbad1d1SZelalem Aweke 1412bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1422bbad1d1SZelalem Aweke 143b515f541SZelalem Aweke /* 144b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 145b515f541SZelalem Aweke * at S-EL2. 146b515f541SZelalem Aweke */ 147a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2) 148b515f541SZelalem Aweke setup_el1_context(ctx, ep); 149b515f541SZelalem Aweke #endif 150b515f541SZelalem Aweke 1512bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 152461c0a5dSElizabeth Ho 153461c0a5dSElizabeth Ho /** 154461c0a5dSElizabeth Ho * manage_extensions_secure_per_world api has to be executed once, 155461c0a5dSElizabeth Ho * as the registers getting initialised, maintain constant value across 156461c0a5dSElizabeth Ho * all the cpus for the secure world. 157461c0a5dSElizabeth Ho * Henceforth, this check ensures that the registers are initialised once 158461c0a5dSElizabeth Ho * and avoids re-initialization from multiple cores. 159461c0a5dSElizabeth Ho */ 160461c0a5dSElizabeth Ho if (!has_secure_perworld_init) { 161461c0a5dSElizabeth Ho manage_extensions_secure_per_world(); 162461c0a5dSElizabeth Ho } 1632bbad1d1SZelalem Aweke } 1642bbad1d1SZelalem Aweke 1652bbad1d1SZelalem Aweke #if ENABLE_RME 1662bbad1d1SZelalem Aweke /****************************************************************************** 1672bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1682bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1692bbad1d1SZelalem Aweke *****************************************************************************/ 1702bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1712bbad1d1SZelalem Aweke { 1722bbad1d1SZelalem Aweke u_register_t scr_el3; 1732bbad1d1SZelalem Aweke el3_state_t *state; 1742bbad1d1SZelalem Aweke 1752bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1762bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1772bbad1d1SZelalem Aweke 17801cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17901cf14ddSMaksims Svecovs 18030019d86SSona Mathew /* CSV2 version 2 and above */ 1817db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 18201cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 18301cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1847db710f0SAndre Przywara } 1852bbad1d1SZelalem Aweke 186b17fecd6SJavier Almansa Sobrino if (is_feat_sctlr2_supported()) { 187b17fecd6SJavier Almansa Sobrino /* Set the SCTLR2En bit in SCR_EL3 to enable access to 188b17fecd6SJavier Almansa Sobrino * SCTLR2_ELx registers. 189b17fecd6SJavier Almansa Sobrino */ 190b17fecd6SJavier Almansa Sobrino scr_el3 |= SCR_SCTLR2En_BIT; 191b17fecd6SJavier Almansa Sobrino } 192b17fecd6SJavier Almansa Sobrino 1932bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1948c52ca8cSSona Mathew 1958c52ca8cSSona Mathew if (is_feat_fgt2_supported()) { 1968c52ca8cSSona Mathew fgt2_enable(ctx); 1978c52ca8cSSona Mathew } 1988c52ca8cSSona Mathew 1998c52ca8cSSona Mathew if (is_feat_debugv8p9_supported()) { 2008c52ca8cSSona Mathew debugv8p9_extended_bp_wp_enable(ctx); 2018c52ca8cSSona Mathew } 2028c52ca8cSSona Mathew 20341ae0473SSona Mathew if (is_feat_brbe_supported()) { 20441ae0473SSona Mathew brbe_enable(ctx); 20541ae0473SSona Mathew } 2068c52ca8cSSona Mathew 2072bbad1d1SZelalem Aweke } 2082bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 2092bbad1d1SZelalem Aweke 2102bbad1d1SZelalem Aweke /****************************************************************************** 2112bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 2122bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 2132bbad1d1SZelalem Aweke *****************************************************************************/ 2142bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 2152bbad1d1SZelalem Aweke { 2162bbad1d1SZelalem Aweke u_register_t scr_el3; 2172bbad1d1SZelalem Aweke el3_state_t *state; 2182bbad1d1SZelalem Aweke 2192bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 2202bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2212bbad1d1SZelalem Aweke 2222bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 2232bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 2242bbad1d1SZelalem Aweke 225ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 226ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 2272bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 228ef0d0e54SGovindraj Raja } 2292bbad1d1SZelalem Aweke 230f0c96a2eSBoyan Karatotev /* 231*b0b7609eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by 232*b0b7609eSBoyan Karatotev * default for Non secure lower exception levels. We do not have an 233*b0b7609eSBoyan Karatotev * explicit flag to set it. To prevent the leakage between the worlds 234*b0b7609eSBoyan Karatotev * during world switch, we enable it only for the non-secure world. 235*b0b7609eSBoyan Karatotev * 236f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 237f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 238f0c96a2eSBoyan Karatotev * 239f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 240f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 241f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 242f0c96a2eSBoyan Karatotev * 243f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 244f0c96a2eSBoyan Karatotev * other than EL3 245f0c96a2eSBoyan Karatotev * 246f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 247f0c96a2eSBoyan Karatotev * than EL3 248f0c96a2eSBoyan Karatotev */ 249*b0b7609eSBoyan Karatotev if (!is_ctx_pauth_supported()) { 250f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 25179c0c7faSBoyan Karatotev } 252f0c96a2eSBoyan Karatotev 25346cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 25446cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 25546cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 25646cc41d5SManish Pandey #endif 25746cc41d5SManish Pandey 25800e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 25900e8f79cSManish Pandey /* 26000e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 26100e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 26200e8f79cSManish Pandey * are trapped to EL3. 26300e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 26400e8f79cSManish Pandey */ 26500e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 26600e8f79cSManish Pandey #endif 26700e8f79cSManish Pandey 26830019d86SSona Mathew /* CSV2 version 2 and above */ 2697db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 27001cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 27101cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2727db710f0SAndre Przywara } 27301cf14ddSMaksims Svecovs 2742bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2752bbad1d1SZelalem Aweke /* 2762bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2772bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2782bbad1d1SZelalem Aweke */ 2792bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2802bbad1d1SZelalem Aweke #endif 2816d0433f0SJayanth Dodderi Chidanand 2826d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 2836d0433f0SJayanth Dodderi Chidanand /* Set the RCWMASKEn bit in SCR_EL3 to enable access to 2846d0433f0SJayanth Dodderi Chidanand * RCWMASK_EL1 and RCWSMASK_EL1 registers. 2856d0433f0SJayanth Dodderi Chidanand */ 2866d0433f0SJayanth Dodderi Chidanand scr_el3 |= SCR_RCWMASKEn_BIT; 2876d0433f0SJayanth Dodderi Chidanand } 2886d0433f0SJayanth Dodderi Chidanand 2894ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 2904ec4e545SJayanth Dodderi Chidanand /* Set the SCTLR2En bit in SCR_EL3 to enable access to 2914ec4e545SJayanth Dodderi Chidanand * SCTLR2_ELx registers. 2924ec4e545SJayanth Dodderi Chidanand */ 2934ec4e545SJayanth Dodderi Chidanand scr_el3 |= SCR_SCTLR2En_BIT; 2944ec4e545SJayanth Dodderi Chidanand } 2954ec4e545SJayanth Dodderi Chidanand 29630655136SGovindraj Raja if (is_feat_d128_supported()) { 29730655136SGovindraj Raja /* Set the D128En bit in SCR_EL3 to enable access to 128-bit 29830655136SGovindraj Raja * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1, 29930655136SGovindraj Raja * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers. 30030655136SGovindraj Raja */ 30130655136SGovindraj Raja scr_el3 |= SCR_D128En_BIT; 30230655136SGovindraj Raja } 30330655136SGovindraj Raja 304a57e18e4SArvind Ram Prakash if (is_feat_fpmr_supported()) { 305a57e18e4SArvind Ram Prakash /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR 306a57e18e4SArvind Ram Prakash * register. 307a57e18e4SArvind Ram Prakash */ 308a57e18e4SArvind Ram Prakash scr_el3 |= SCR_EnFPM_BIT; 309a57e18e4SArvind Ram Prakash } 310a57e18e4SArvind Ram Prakash 3112bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 3128b95e848SZelalem Aweke 3138b95e848SZelalem Aweke /* Initialize EL2 context registers */ 314a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 3158b95e848SZelalem Aweke 3168b95e848SZelalem Aweke /* 317da1a4591SJayanth Dodderi Chidanand * Initialize SCTLR_EL2 context register with reset value. 3188b95e848SZelalem Aweke */ 319da1a4591SJayanth Dodderi Chidanand write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1); 3208b95e848SZelalem Aweke 321ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 322ddb615b4SJuan Pablo Conde /* 323ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 324ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 325ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 326ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 327ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 328ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 329ddb615b4SJuan Pablo Conde */ 330d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2, 331ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 332ddb615b4SJuan Pablo Conde } 3334a530b4cSJuan Pablo Conde 3344a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 3354a530b4cSJuan Pablo Conde /* 3364a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 3374a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 3384a530b4cSJuan Pablo Conde * of initialization for this feature. 3394a530b4cSJuan Pablo Conde */ 340d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2, 3414a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 342d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2, 3434a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 344d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2, 3454a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 3464a530b4cSJuan Pablo Conde } 347a0674ab0SJayanth Dodderi Chidanand #else 348a0674ab0SJayanth Dodderi Chidanand /* Initialize EL1 context registers */ 349a0674ab0SJayanth Dodderi Chidanand setup_el1_context(ctx, ep); 350a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 35124a70738SBoyan Karatotev 35224a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 353532ed618SSoby Mathew } 354532ed618SSoby Mathew 355532ed618SSoby Mathew /******************************************************************************* 3562bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3572bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3582bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 359532ed618SSoby Mathew * 3608aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 361532ed618SSoby Mathew * timer availability for the new execution context. 362532ed618SSoby Mathew ******************************************************************************/ 3632bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 364532ed618SSoby Mathew { 365f1be00daSLouis Mayencourt u_register_t scr_el3; 366123002f9SJayanth Dodderi Chidanand u_register_t mdcr_el3; 367532ed618SSoby Mathew el3_state_t *state; 368532ed618SSoby Mathew gp_regs_t *gp_regs; 369532ed618SSoby Mathew 370f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 371f0c96a2eSBoyan Karatotev 372532ed618SSoby Mathew /* Clear any residual register values from the context */ 37332f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 374532ed618SSoby Mathew 375532ed618SSoby Mathew /* 3765e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 3775e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 3785e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 3795e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 3805e8cc727SBoyan Karatotev */ 381a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 3825e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 3835e8cc727SBoyan Karatotev 3845e8cc727SBoyan Karatotev /* 3855e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 3865e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 3875e8cc727SBoyan Karatotev */ 388d6af2344SJayanth Dodderi Chidanand u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 3895e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 390d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val); 3910aa3284aSJagdish Gediya 3920aa3284aSJagdish Gediya /* 3930aa3284aSJagdish Gediya * The actlr_el2 register can be initialized in platform's reset handler 3940aa3284aSJagdish Gediya * and it may contain access control bits (e.g. CLUSTERPMUEN bit). 3950aa3284aSJagdish Gediya */ 3960aa3284aSJagdish Gediya write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2()); 397a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 3985e8cc727SBoyan Karatotev 3995c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 4005c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 401c5ea4f8aSZelalem Aweke 40218f2efd6SDavid Cunado /* 403f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 404f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 405f0c96a2eSBoyan Karatotev * 406f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 407f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 408f0c96a2eSBoyan Karatotev * 409f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 410f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 411f0c96a2eSBoyan Karatotev * 412f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 413f0c96a2eSBoyan Karatotev * Non-secure memory. 414f0c96a2eSBoyan Karatotev */ 415f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 416f0c96a2eSBoyan Karatotev 417f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 418f0c96a2eSBoyan Karatotev 419f0c96a2eSBoyan Karatotev /* 42018f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 42118f2efd6SDavid Cunado * Exception level as specified by SPSR. 42218f2efd6SDavid Cunado */ 423c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 424532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 425c5ea4f8aSZelalem Aweke } 4262bbad1d1SZelalem Aweke 42718f2efd6SDavid Cunado /* 42818f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 42918f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 430b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 431b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 432b515f541SZelalem Aweke * is not trapped) 43318f2efd6SDavid Cunado */ 434c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 435532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 436c5ea4f8aSZelalem Aweke } 437532ed618SSoby Mathew 438cb4ec47bSjohpow01 /* 439cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 440cb4ec47bSjohpow01 * SCR_EL3.HXEn. 441cb4ec47bSjohpow01 */ 442c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 443cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 444c5a3ebbdSAndre Przywara } 445cb4ec47bSjohpow01 446ff86e0b4SJuan Pablo Conde /* 44719d52a83SAndre Przywara * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by 44819d52a83SAndre Przywara * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting 44919d52a83SAndre Przywara * SCR_EL3.EnAS0. 45019d52a83SAndre Przywara */ 45119d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 45219d52a83SAndre Przywara scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT; 45319d52a83SAndre Przywara } 45419d52a83SAndre Przywara 45519d52a83SAndre Przywara /* 456ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 457ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 458ff86e0b4SJuan Pablo Conde */ 45979c0c7faSBoyan Karatotev if (is_feat_rng_trap_supported()) { 460ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 46179c0c7faSBoyan Karatotev } 462ff86e0b4SJuan Pablo Conde 4631a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 4641a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 4651a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 4661a7c1cfeSJeenu Viswambharan #endif 4671a7c1cfeSJeenu Viswambharan 468f0c96a2eSBoyan Karatotev /* 469f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 470f0c96a2eSBoyan Karatotev * 471f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 472f0c96a2eSBoyan Karatotev * other than EL3 473f0c96a2eSBoyan Karatotev * 474f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 475f0c96a2eSBoyan Karatotev * than EL3 476f0c96a2eSBoyan Karatotev */ 477*b0b7609eSBoyan Karatotev if (is_ctx_pauth_supported()) { 478f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 47979c0c7faSBoyan Karatotev } 480f0c96a2eSBoyan Karatotev 4815283962eSAntonio Nino Diaz /* 482d3331603SMark Brown * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present. 483d3331603SMark Brown */ 484d3331603SMark Brown if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) { 485d3331603SMark Brown scr_el3 |= SCR_TCR2EN_BIT; 486d3331603SMark Brown } 487d3331603SMark Brown 488d3331603SMark Brown /* 489062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 490062b6c6bSMark Brown * registers for AArch64 if present. 491062b6c6bSMark Brown */ 492062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 493062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 494062b6c6bSMark Brown } 495062b6c6bSMark Brown 496062b6c6bSMark Brown /* 497688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 498688ab57bSMark Brown */ 499688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 500688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 501688ab57bSMark Brown } 502688ab57bSMark Brown 503688ab57bSMark Brown /* 50418f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 50518f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 50618f2efd6SDavid Cunado * next mode is Hyp. 507110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 508110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 509110ee433SJimmy Brisson * ARMv8.6-FGT. 51029d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 51129d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 51229d0ee54SJimmy Brisson * and when the processor supports ECV. 513532ed618SSoby Mathew */ 514a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 515a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 516a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 517532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 518110ee433SJimmy Brisson 519ce485955SAndre Przywara if (is_feat_fgt_supported()) { 520110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 521110ee433SJimmy Brisson } 52229d0ee54SJimmy Brisson 523b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 52429d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 52529d0ee54SJimmy Brisson } 526532ed618SSoby Mathew } 527532ed618SSoby Mathew 5286cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 5291223d2a0SAndre Przywara if (is_feat_twed_supported()) { 5306cac724dSjohpow01 /* Set delay in SCR_EL3 */ 5316cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 532781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 5336cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 5346cac724dSjohpow01 5356cac724dSjohpow01 /* Enable WFE delay */ 5366cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 5371223d2a0SAndre Przywara } 5386cac724dSjohpow01 5399f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 5409f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 5419f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 5429f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 5439f4b6259SJayanth Dodderi Chidanand } 5449f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 5459f4b6259SJayanth Dodderi Chidanand 5467e84f3cfSTushar Khandelwal if (is_feat_mec_supported()) { 5477e84f3cfSTushar Khandelwal scr_el3 |= SCR_MECEn_BIT; 5487e84f3cfSTushar Khandelwal } 5497e84f3cfSTushar Khandelwal 55018f2efd6SDavid Cunado /* 551e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 552e290a8fcSAlexei Fedorov * before doing ERET 5533e61b2b5SDavid Cunado */ 554532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 555532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 556532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 557532ed618SSoby Mathew 558123002f9SJayanth Dodderi Chidanand /* Start with a clean MDCR_EL3 copy as all relevant values are set */ 559123002f9SJayanth Dodderi Chidanand mdcr_el3 = MDCR_EL3_RESET_VAL; 560123002f9SJayanth Dodderi Chidanand 561123002f9SJayanth Dodderi Chidanand /* --------------------------------------------------------------------- 562123002f9SJayanth Dodderi Chidanand * Initialise MDCR_EL3, setting all fields rather than relying on hw. 563123002f9SJayanth Dodderi Chidanand * Some fields are architecturally UNKNOWN on reset. 564123002f9SJayanth Dodderi Chidanand * 565123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 566123002f9SJayanth Dodderi Chidanand * Debug exceptions, other than Breakpoint Instruction exceptions, are 567123002f9SJayanth Dodderi Chidanand * disabled from all ELs in Secure state. 568123002f9SJayanth Dodderi Chidanand * 569123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 570123002f9SJayanth Dodderi Chidanand * privileged debug from S-EL1. 571123002f9SJayanth Dodderi Chidanand * 572123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 573123002f9SJayanth Dodderi Chidanand * access to the powerdown debug registers do not trap to EL3. 574123002f9SJayanth Dodderi Chidanand * 575123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 576123002f9SJayanth Dodderi Chidanand * debug registers, other than those registers that are controlled by 577123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA. 578123002f9SJayanth Dodderi Chidanand */ 579123002f9SJayanth Dodderi Chidanand mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE)) 580123002f9SJayanth Dodderi Chidanand & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ; 581123002f9SJayanth Dodderi Chidanand write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3); 582123002f9SJayanth Dodderi Chidanand 58379c0c7faSBoyan Karatotev #if IMAGE_BL31 58479c0c7faSBoyan Karatotev /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */ 58579c0c7faSBoyan Karatotev if (is_feat_trf_supported()) { 58679c0c7faSBoyan Karatotev trf_enable(ctx); 58779c0c7faSBoyan Karatotev } 588c95aa2ebSMateusz Sulimowicz 589c95aa2ebSMateusz Sulimowicz pmuv3_enable(ctx); 59079c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */ 591123002f9SJayanth Dodderi Chidanand 592532ed618SSoby Mathew /* 593532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 594532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 595532ed618SSoby Mathew */ 596532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 597532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 598532ed618SSoby Mathew } 599532ed618SSoby Mathew 600532ed618SSoby Mathew /******************************************************************************* 6012bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 6022bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 6032bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 6042bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 6052bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 6062bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 6072bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 6082bbad1d1SZelalem Aweke * state cpu context pointers. 6092bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 6102bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 6112bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 6122bbad1d1SZelalem Aweke ******************************************************************************/ 6132bbad1d1SZelalem Aweke void __init cm_init(void) 6142bbad1d1SZelalem Aweke { 6152bbad1d1SZelalem Aweke /* 6161b491eeaSElyes Haouas * The context management library has only global data to initialize, but 6172bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 6182bbad1d1SZelalem Aweke */ 6192bbad1d1SZelalem Aweke } 6202bbad1d1SZelalem Aweke 6212bbad1d1SZelalem Aweke /******************************************************************************* 6222bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 6232bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 6242bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 6252bbad1d1SZelalem Aweke ******************************************************************************/ 6262bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 6272bbad1d1SZelalem Aweke { 6282bbad1d1SZelalem Aweke unsigned int security_state; 6292bbad1d1SZelalem Aweke 6302bbad1d1SZelalem Aweke assert(ctx != NULL); 6312bbad1d1SZelalem Aweke 6322bbad1d1SZelalem Aweke /* 6332bbad1d1SZelalem Aweke * Perform initializations that are common 6342bbad1d1SZelalem Aweke * to all security states 6352bbad1d1SZelalem Aweke */ 6362bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 6372bbad1d1SZelalem Aweke 6382bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 6392bbad1d1SZelalem Aweke 6402bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 6412bbad1d1SZelalem Aweke switch (security_state) { 6422bbad1d1SZelalem Aweke case SECURE: 6432bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 6442bbad1d1SZelalem Aweke break; 6452bbad1d1SZelalem Aweke #if ENABLE_RME 6462bbad1d1SZelalem Aweke case REALM: 6472bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 6482bbad1d1SZelalem Aweke break; 6492bbad1d1SZelalem Aweke #endif 6502bbad1d1SZelalem Aweke case NON_SECURE: 6512bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 6522bbad1d1SZelalem Aweke break; 6532bbad1d1SZelalem Aweke default: 6542bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 6552bbad1d1SZelalem Aweke panic(); 6562bbad1d1SZelalem Aweke break; 6572bbad1d1SZelalem Aweke } 6582bbad1d1SZelalem Aweke } 6592bbad1d1SZelalem Aweke 6602bbad1d1SZelalem Aweke /******************************************************************************* 66124a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 66224a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 66383ec7e45SBoyan Karatotev * overwritten by el3_exit. Expects the core_pos of the current core as argument. 66424a70738SBoyan Karatotev ******************************************************************************/ 66524a70738SBoyan Karatotev #if IMAGE_BL31 66683ec7e45SBoyan Karatotev void cm_manage_extensions_el3(unsigned int my_idx) 66724a70738SBoyan Karatotev { 6680a580b51SBoyan Karatotev if (is_feat_sve_supported()) { 6690a580b51SBoyan Karatotev sve_init_el3(); 6700a580b51SBoyan Karatotev } 6710a580b51SBoyan Karatotev 6724085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 67383ec7e45SBoyan Karatotev amu_init_el3(my_idx); 6744085a02cSBoyan Karatotev } 6754085a02cSBoyan Karatotev 67660d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 67760d330dcSBoyan Karatotev sme_init_el3(); 67860d330dcSBoyan Karatotev } 67960d330dcSBoyan Karatotev 68060d330dcSBoyan Karatotev pmuv3_init_el3(); 68124a70738SBoyan Karatotev } 68224a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 68324a70738SBoyan Karatotev 6844087ed6cSJayanth Dodderi Chidanand /****************************************************************************** 6854087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context 6864087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world. 6874087ed6cSJayanth Dodderi Chidanand ******************************************************************************/ 6884087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31 6894087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx) 6904087ed6cSJayanth Dodderi Chidanand { 6914087ed6cSJayanth Dodderi Chidanand /* 6924087ed6cSJayanth Dodderi Chidanand * Initialise CPTR_EL3, setting all fields rather than relying on hw. 6934087ed6cSJayanth Dodderi Chidanand * 6944087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 6954087ed6cSJayanth Dodderi Chidanand * by Advanced SIMD, floating-point or SVE instructions (if 6964087ed6cSJayanth Dodderi Chidanand * implemented) do not trap to EL3. 6974087ed6cSJayanth Dodderi Chidanand * 6984087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1, 6994087ed6cSJayanth Dodderi Chidanand * CPTR_EL2,CPACR, or HCPTR do not trap to EL3. 7004087ed6cSJayanth Dodderi Chidanand */ 7014087ed6cSJayanth Dodderi Chidanand uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT); 702ac4f6aafSArvind Ram Prakash 7034087ed6cSJayanth Dodderi Chidanand per_world_ctx->ctx_cptr_el3 = cptr_el3; 704ac4f6aafSArvind Ram Prakash 705ac4f6aafSArvind Ram Prakash /* 706ac4f6aafSArvind Ram Prakash * Initialize MPAM3_EL3 to its default reset value 707ac4f6aafSArvind Ram Prakash * 708ac4f6aafSArvind Ram Prakash * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces 709ac4f6aafSArvind Ram Prakash * all lower ELn MPAM3_EL3 register access to, trap to EL3 710ac4f6aafSArvind Ram Prakash */ 711ac4f6aafSArvind Ram Prakash 712ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL; 7134087ed6cSJayanth Dodderi Chidanand } 7144087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 7154087ed6cSJayanth Dodderi Chidanand 71624a70738SBoyan Karatotev /******************************************************************************* 717461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world. 718461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 719461c0a5dSElizabeth Ho * across the cores for the non-secure world. 720461c0a5dSElizabeth Ho ******************************************************************************/ 721461c0a5dSElizabeth Ho #if IMAGE_BL31 722461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void) 723461c0a5dSElizabeth Ho { 7244087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]); 7254087ed6cSJayanth Dodderi Chidanand 726461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 727461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 728461c0a5dSElizabeth Ho } 729461c0a5dSElizabeth Ho 730461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 731461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 732461c0a5dSElizabeth Ho } 733461c0a5dSElizabeth Ho 734461c0a5dSElizabeth Ho if (is_feat_amu_supported()) { 735461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 736461c0a5dSElizabeth Ho } 737461c0a5dSElizabeth Ho 738461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 739461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 740461c0a5dSElizabeth Ho } 741ac4f6aafSArvind Ram Prakash 742ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) { 743ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 744ac4f6aafSArvind Ram Prakash } 745a57e18e4SArvind Ram Prakash 746a57e18e4SArvind Ram Prakash if (is_feat_fpmr_supported()) { 747a57e18e4SArvind Ram Prakash fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 748a57e18e4SArvind Ram Prakash } 749461c0a5dSElizabeth Ho } 750461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 751461c0a5dSElizabeth Ho 752461c0a5dSElizabeth Ho /******************************************************************************* 753461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world. 754461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 755461c0a5dSElizabeth Ho * across the cores for the secure world. 756461c0a5dSElizabeth Ho ******************************************************************************/ 757461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void) 758461c0a5dSElizabeth Ho { 759461c0a5dSElizabeth Ho #if IMAGE_BL31 7604087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 7614087ed6cSJayanth Dodderi Chidanand 762461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 763461c0a5dSElizabeth Ho 764461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) { 765461c0a5dSElizabeth Ho /* 766461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure 767461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed. 768461c0a5dSElizabeth Ho */ 769461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 770461c0a5dSElizabeth Ho } else { 771461c0a5dSElizabeth Ho /* 772461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure 773461c0a5dSElizabeth Ho * world can safely use the associated registers. 774461c0a5dSElizabeth Ho */ 775461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 776461c0a5dSElizabeth Ho } 777461c0a5dSElizabeth Ho } 778461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 779461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) { 780461c0a5dSElizabeth Ho /* 781461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure 782461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed. 783461c0a5dSElizabeth Ho */ 784461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 785461c0a5dSElizabeth Ho } else { 786461c0a5dSElizabeth Ho /* 787461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world 788461c0a5dSElizabeth Ho * can safely use them. 789461c0a5dSElizabeth Ho */ 790461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 791461c0a5dSElizabeth Ho } 792461c0a5dSElizabeth Ho } 793461c0a5dSElizabeth Ho 794461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */ 795461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 796461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 797461c0a5dSElizabeth Ho } 798461c0a5dSElizabeth Ho 799461c0a5dSElizabeth Ho has_secure_perworld_init = true; 800461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 801461c0a5dSElizabeth Ho } 802461c0a5dSElizabeth Ho 803461c0a5dSElizabeth Ho /******************************************************************************* 80424a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 80524a70738SBoyan Karatotev ******************************************************************************/ 80624a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 80724a70738SBoyan Karatotev { 80824a70738SBoyan Karatotev #if IMAGE_BL31 80983ec7e45SBoyan Karatotev /* NOTE: registers are not context switched */ 8104085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8114085a02cSBoyan Karatotev amu_enable(ctx); 8124085a02cSBoyan Karatotev } 8134085a02cSBoyan Karatotev 81460d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 81560d330dcSBoyan Karatotev sme_enable(ctx); 81660d330dcSBoyan Karatotev } 81760d330dcSBoyan Karatotev 81833e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 81933e6aaacSArvind Ram Prakash fgt2_enable(ctx); 82033e6aaacSArvind Ram Prakash } 82133e6aaacSArvind Ram Prakash 82283271d5aSArvind Ram Prakash if (is_feat_debugv8p9_supported()) { 82383271d5aSArvind Ram Prakash debugv8p9_extended_bp_wp_enable(ctx); 82483271d5aSArvind Ram Prakash } 82583271d5aSArvind Ram Prakash 82679c0c7faSBoyan Karatotev /* 82779c0c7faSBoyan Karatotev * SPE, TRBE, and BRBE have multi-field enables that affect which world 82879c0c7faSBoyan Karatotev * they apply to. Despite this, it is useful to ignore these for 82979c0c7faSBoyan Karatotev * simplicity in determining the feature's per world enablement status. 83079c0c7faSBoyan Karatotev * This is only possible when context is written per-world. Relied on 83179c0c7faSBoyan Karatotev * by SMCCC_ARCH_FEATURE_AVAILABILITY 83279c0c7faSBoyan Karatotev */ 83379c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 83479c0c7faSBoyan Karatotev spe_enable(ctx); 83579c0c7faSBoyan Karatotev } 83679c0c7faSBoyan Karatotev 83779c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 83879c0c7faSBoyan Karatotev trbe_enable(ctx); 83979c0c7faSBoyan Karatotev } 84079c0c7faSBoyan Karatotev 8419890eab5SBoyan Karatotev if (is_feat_brbe_supported()) { 8429890eab5SBoyan Karatotev brbe_enable(ctx); 8439890eab5SBoyan Karatotev } 84424a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 84524a70738SBoyan Karatotev } 84624a70738SBoyan Karatotev 847b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */ 848b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void) 849b48bd790SBoyan Karatotev { 850b48bd790SBoyan Karatotev u_register_t hcr_el2 = read_hcr_el2(); 851b48bd790SBoyan Karatotev /* 852b48bd790SBoyan Karatotev * For Armv8.3 pointer authentication feature, disable traps to EL2 when 853b48bd790SBoyan Karatotev * accessing key registers or using pointer authentication instructions 854b48bd790SBoyan Karatotev * from lower ELs. 855b48bd790SBoyan Karatotev */ 856b48bd790SBoyan Karatotev hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 857b48bd790SBoyan Karatotev 858b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 859b48bd790SBoyan Karatotev } 860b48bd790SBoyan Karatotev 861183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 86224a70738SBoyan Karatotev /******************************************************************************* 86324a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 86424a70738SBoyan Karatotev * world when EL2 is empty and unused. 86524a70738SBoyan Karatotev ******************************************************************************/ 86624a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 86724a70738SBoyan Karatotev { 86824a70738SBoyan Karatotev #if IMAGE_BL31 86960d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 87060d330dcSBoyan Karatotev spe_init_el2_unused(); 87160d330dcSBoyan Karatotev } 87260d330dcSBoyan Karatotev 8734085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8744085a02cSBoyan Karatotev amu_init_el2_unused(); 8754085a02cSBoyan Karatotev } 8764085a02cSBoyan Karatotev 87760d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 87860d330dcSBoyan Karatotev mpam_init_el2_unused(); 87960d330dcSBoyan Karatotev } 88060d330dcSBoyan Karatotev 88160d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 88260d330dcSBoyan Karatotev trbe_init_el2_unused(); 88360d330dcSBoyan Karatotev } 88460d330dcSBoyan Karatotev 88560d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 88660d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 88760d330dcSBoyan Karatotev } 88860d330dcSBoyan Karatotev 88960d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 89060d330dcSBoyan Karatotev trf_init_el2_unused(); 89160d330dcSBoyan Karatotev } 89260d330dcSBoyan Karatotev 893c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 89460d330dcSBoyan Karatotev 89560d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 89660d330dcSBoyan Karatotev sve_init_el2_unused(); 89760d330dcSBoyan Karatotev } 89860d330dcSBoyan Karatotev 89960d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 90060d330dcSBoyan Karatotev sme_init_el2_unused(); 90160d330dcSBoyan Karatotev } 902b48bd790SBoyan Karatotev 903484befbfSArvind Ram Prakash if (is_feat_mops_supported() && is_feat_hcx_supported()) { 9046b8df7b9SArvind Ram Prakash write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT); 9056b8df7b9SArvind Ram Prakash } 9066b8df7b9SArvind Ram Prakash 907b48bd790SBoyan Karatotev #if ENABLE_PAUTH 908b48bd790SBoyan Karatotev enable_pauth_el2(); 909b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */ 91024a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 91124a70738SBoyan Karatotev } 912183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 91324a70738SBoyan Karatotev 91424a70738SBoyan Karatotev /******************************************************************************* 91568ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 91668ac5ed0SArunachalam Ganapathy ******************************************************************************/ 917dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 91868ac5ed0SArunachalam Ganapathy { 91968ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 9200d122947SBoyan Karatotev if (is_feat_sme_supported()) { 9210d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 9220d122947SBoyan Karatotev /* 9230d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 9240d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 9250d122947SBoyan Karatotev */ 92660d330dcSBoyan Karatotev sme_init_el3(); 9270d122947SBoyan Karatotev sme_enable(ctx); 9280d122947SBoyan Karatotev } else { 9290d122947SBoyan Karatotev /* 9300d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 9310d122947SBoyan Karatotev * world can safely use the associated registers. 9320d122947SBoyan Karatotev */ 9330d122947SBoyan Karatotev sme_disable(ctx); 9340d122947SBoyan Karatotev } 9350d122947SBoyan Karatotev } 93679c0c7faSBoyan Karatotev 93779c0c7faSBoyan Karatotev /* 93879c0c7faSBoyan Karatotev * SPE and TRBE cannot be fully disabled from EL3 registers alone, only 93979c0c7faSBoyan Karatotev * sysreg access can. In case the EL1 controls leave them active on 94079c0c7faSBoyan Karatotev * context switch, we want the owning security state to be NS so Secure 94179c0c7faSBoyan Karatotev * can't be DOSed. 94279c0c7faSBoyan Karatotev */ 94379c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 94479c0c7faSBoyan Karatotev spe_disable(ctx); 94579c0c7faSBoyan Karatotev } 94679c0c7faSBoyan Karatotev 94779c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 94879c0c7faSBoyan Karatotev trbe_disable(ctx); 94979c0c7faSBoyan Karatotev } 950dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 95168ac5ed0SArunachalam Ganapathy } 95268ac5ed0SArunachalam Ganapathy 953a6b3643cSChris Kay #if !IMAGE_BL1 95468ac5ed0SArunachalam Ganapathy /******************************************************************************* 955532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 956532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 957532ed618SSoby Mathew * specified by the entry_point_info structure. 958532ed618SSoby Mathew ******************************************************************************/ 959532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 960532ed618SSoby Mathew const entry_point_info_t *ep) 961532ed618SSoby Mathew { 962532ed618SSoby Mathew cpu_context_t *ctx; 963532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 9641634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 965532ed618SSoby Mathew } 966a6b3643cSChris Kay #endif /* !IMAGE_BL1 */ 967532ed618SSoby Mathew 968532ed618SSoby Mathew /******************************************************************************* 969532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 970532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 971532ed618SSoby Mathew * entry_point_info structure. 972532ed618SSoby Mathew ******************************************************************************/ 973532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 974532ed618SSoby Mathew { 975532ed618SSoby Mathew cpu_context_t *ctx; 976532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 9771634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 978532ed618SSoby Mathew } 979532ed618SSoby Mathew 980b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 981183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx) 982b48bd790SBoyan Karatotev { 983183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 984b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 985b48bd790SBoyan Karatotev u_register_t mdcr_el2; 986b48bd790SBoyan Karatotev u_register_t scr_el3; 987b48bd790SBoyan Karatotev 988b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 989b48bd790SBoyan Karatotev 990b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 991b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 992b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 993b48bd790SBoyan Karatotev } 994b48bd790SBoyan Karatotev 995b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 996b48bd790SBoyan Karatotev 997b48bd790SBoyan Karatotev /* 998b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 999b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 1000b48bd790SBoyan Karatotev */ 1001b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 1002b48bd790SBoyan Karatotev 1003b48bd790SBoyan Karatotev /* 1004b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 1005b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 1006b48bd790SBoyan Karatotev * 1007b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 1008b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 1009b48bd790SBoyan Karatotev * 1010b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 1011b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 1012b48bd790SBoyan Karatotev */ 1013b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 1014b48bd790SBoyan Karatotev 1015b48bd790SBoyan Karatotev /* 1016b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 1017b48bd790SBoyan Karatotev * UNKNOWN value. 1018b48bd790SBoyan Karatotev */ 1019b48bd790SBoyan Karatotev write_cntvoff_el2(0); 1020b48bd790SBoyan Karatotev 1021b48bd790SBoyan Karatotev /* 1022b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 1023b48bd790SBoyan Karatotev * respectively. 1024b48bd790SBoyan Karatotev */ 1025b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 1026b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 1027b48bd790SBoyan Karatotev 1028b48bd790SBoyan Karatotev /* 1029b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 1030b48bd790SBoyan Karatotev * 1031b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 1032b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 1033b48bd790SBoyan Karatotev * VMID. 1034b48bd790SBoyan Karatotev * 1035b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 1036b48bd790SBoyan Karatotev * disabled. 1037b48bd790SBoyan Karatotev */ 1038b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 1039b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 1040b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 1041b48bd790SBoyan Karatotev 1042b48bd790SBoyan Karatotev /* 1043b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 1044b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 1045b48bd790SBoyan Karatotev * 1046b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 1047b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 1048b48bd790SBoyan Karatotev * 1049b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 1050b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 1051b48bd790SBoyan Karatotev * 1052b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 1053b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 1054b48bd790SBoyan Karatotev * 1055b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 1056b48bd790SBoyan Karatotev * EL2. 1057b48bd790SBoyan Karatotev */ 1058b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 1059b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 1060b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 1061b48bd790SBoyan Karatotev 1062b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 1063b48bd790SBoyan Karatotev 1064b48bd790SBoyan Karatotev /* 1065b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 1066b48bd790SBoyan Karatotev * 1067b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 1068b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 1069b48bd790SBoyan Karatotev */ 1070b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 1071b48bd790SBoyan Karatotev 1072b48bd790SBoyan Karatotev /* 1073b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 1074b48bd790SBoyan Karatotev * reset. 1075b48bd790SBoyan Karatotev * 1076b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 1077b48bd790SBoyan Karatotev * and prevent timer interrupts. 1078b48bd790SBoyan Karatotev */ 1079b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 1080b48bd790SBoyan Karatotev 1081b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 1082183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 1083b48bd790SBoyan Karatotev } 1084b48bd790SBoyan Karatotev 1085532ed618SSoby Mathew /******************************************************************************* 1086c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 1087c5ea4f8aSZelalem Aweke * normal world. 1088532ed618SSoby Mathew * 1089532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 1090532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 1091532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 1092532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 1093532ed618SSoby Mathew ******************************************************************************/ 1094532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 1095532ed618SSoby Mathew { 1096da1a4591SJayanth Dodderi Chidanand u_register_t sctlr_el2, scr_el3; 1097532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 1098532ed618SSoby Mathew 1099a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1100532ed618SSoby Mathew 1101532ed618SSoby Mathew if (security_state == NON_SECURE) { 1102ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 1103ddb615b4SJuan Pablo Conde 1104f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 1105a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 1106ddb615b4SJuan Pablo Conde 1107d39b1236SJayanth Dodderi Chidanand if (el2_implemented != EL_IMPL_NONE) { 1108d39b1236SJayanth Dodderi Chidanand 1109ddb615b4SJuan Pablo Conde /* 1110ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 1111ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 1112ddb615b4SJuan Pablo Conde */ 1113ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 1114ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 1115ddb615b4SJuan Pablo Conde } 11164a530b4cSJuan Pablo Conde 11174a530b4cSJuan Pablo Conde /* 11184a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 11194a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 11204a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 11214a530b4cSJuan Pablo Conde * behavior. 11224a530b4cSJuan Pablo Conde */ 11234a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 11244a530b4cSJuan Pablo Conde /* 11254a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 11264a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 11274a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 11284a530b4cSJuan Pablo Conde * initialization for this feature. 11294a530b4cSJuan Pablo Conde */ 11304a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 11314a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 11324a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 1133ddb615b4SJuan Pablo Conde } 11344a530b4cSJuan Pablo Conde 1135d39b1236SJayanth Dodderi Chidanand /* Condition to ensure EL2 is being used. */ 1136a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 1137da1a4591SJayanth Dodderi Chidanand /* Initialize SCTLR_EL2 register with reset value. */ 1138da1a4591SJayanth Dodderi Chidanand sctlr_el2 = SCTLR_EL2_RES1; 11397f152ea6SSona Mathew 11405f5d1ed7SLouis Mayencourt /* 1141d39b1236SJayanth Dodderi Chidanand * If workaround of errata 764081 for Cortex-A75 1142d39b1236SJayanth Dodderi Chidanand * is used then set SCTLR_EL2.IESB to enable 1143d39b1236SJayanth Dodderi Chidanand * Implicit Error Synchronization Barrier. 11445f5d1ed7SLouis Mayencourt */ 11457f152ea6SSona Mathew if (errata_a75_764081_applies()) { 1146da1a4591SJayanth Dodderi Chidanand sctlr_el2 |= SCTLR_IESB_BIT; 11477f152ea6SSona Mathew } 11487f152ea6SSona Mathew 1149da1a4591SJayanth Dodderi Chidanand write_sctlr_el2(sctlr_el2); 1150d39b1236SJayanth Dodderi Chidanand } else { 1151d39b1236SJayanth Dodderi Chidanand /* 1152d39b1236SJayanth Dodderi Chidanand * (scr_el3 & SCR_HCE_BIT==0) 1153d39b1236SJayanth Dodderi Chidanand * EL2 implemented but unused. 1154d39b1236SJayanth Dodderi Chidanand */ 1155b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 1156532ed618SSoby Mathew } 1157532ed618SSoby Mathew } 1158d39b1236SJayanth Dodderi Chidanand } 1159a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS) 1160a0674ab0SJayanth Dodderi Chidanand /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */ 116117b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 1162a0674ab0SJayanth Dodderi Chidanand #endif 116317b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 1164532ed618SSoby Mathew } 1165532ed618SSoby Mathew 1166a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 1167bb7b85a3SAndre Przywara 1168bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 1169bb7b85a3SAndre Przywara { 1170d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2()); 1171bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1172d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2()); 1173bb7b85a3SAndre Przywara } 1174d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2()); 1175d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2()); 1176d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2()); 1177d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2()); 1178bb7b85a3SAndre Przywara } 1179bb7b85a3SAndre Przywara 1180bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 1181bb7b85a3SAndre Przywara { 1182d6af2344SJayanth Dodderi Chidanand write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2)); 1183bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1184d6af2344SJayanth Dodderi Chidanand write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2)); 1185bb7b85a3SAndre Przywara } 1186d6af2344SJayanth Dodderi Chidanand write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2)); 1187d6af2344SJayanth Dodderi Chidanand write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2)); 1188d6af2344SJayanth Dodderi Chidanand write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2)); 1189d6af2344SJayanth Dodderi Chidanand write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2)); 1190bb7b85a3SAndre Przywara } 1191bb7b85a3SAndre Przywara 119233e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx) 119333e6aaacSArvind Ram Prakash { 119433e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2()); 119533e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2()); 119633e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2()); 119733e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2()); 119833e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2()); 119933e6aaacSArvind Ram Prakash } 120033e6aaacSArvind Ram Prakash 120133e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx) 120233e6aaacSArvind Ram Prakash { 120333e6aaacSArvind Ram Prakash write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2)); 120433e6aaacSArvind Ram Prakash write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2)); 120533e6aaacSArvind Ram Prakash write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2)); 120633e6aaacSArvind Ram Prakash write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2)); 120733e6aaacSArvind Ram Prakash write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2)); 120833e6aaacSArvind Ram Prakash } 120933e6aaacSArvind Ram Prakash 12107d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 12119448f2b8SAndre Przywara { 12129448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 12139448f2b8SAndre Przywara 12147d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2()); 12159448f2b8SAndre Przywara 12169448f2b8SAndre Przywara /* 12179448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 12189448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 12199448f2b8SAndre Przywara */ 12209448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 12219448f2b8SAndre Przywara return; 12229448f2b8SAndre Przywara } 12239448f2b8SAndre Przywara 12249448f2b8SAndre Przywara /* 12259448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 12269448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 12279448f2b8SAndre Przywara */ 12287d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2()); 12297d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2()); 12307d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2()); 12319448f2b8SAndre Przywara 12329448f2b8SAndre Przywara /* 12339448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 12349448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 12359448f2b8SAndre Przywara */ 12369448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 12379448f2b8SAndre Przywara case 7: 12387d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2()); 12399448f2b8SAndre Przywara __fallthrough; 12409448f2b8SAndre Przywara case 6: 12417d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2()); 12429448f2b8SAndre Przywara __fallthrough; 12439448f2b8SAndre Przywara case 5: 12447d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2()); 12459448f2b8SAndre Przywara __fallthrough; 12469448f2b8SAndre Przywara case 4: 12477d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2()); 12489448f2b8SAndre Przywara __fallthrough; 12499448f2b8SAndre Przywara case 3: 12507d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2()); 12519448f2b8SAndre Przywara __fallthrough; 12529448f2b8SAndre Przywara case 2: 12537d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2()); 12549448f2b8SAndre Przywara __fallthrough; 12559448f2b8SAndre Przywara case 1: 12567d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2()); 12579448f2b8SAndre Przywara break; 12589448f2b8SAndre Przywara } 12599448f2b8SAndre Przywara } 12609448f2b8SAndre Przywara 12617d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 12629448f2b8SAndre Przywara { 12639448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 12649448f2b8SAndre Przywara 12657d930c7eSJayanth Dodderi Chidanand write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2)); 12669448f2b8SAndre Przywara 12679448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 12689448f2b8SAndre Przywara return; 12699448f2b8SAndre Przywara } 12709448f2b8SAndre Przywara 12717d930c7eSJayanth Dodderi Chidanand write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2)); 12727d930c7eSJayanth Dodderi Chidanand write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2)); 12737d930c7eSJayanth Dodderi Chidanand write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2)); 12749448f2b8SAndre Przywara 12759448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 12769448f2b8SAndre Przywara case 7: 12777d930c7eSJayanth Dodderi Chidanand write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2)); 12789448f2b8SAndre Przywara __fallthrough; 12799448f2b8SAndre Przywara case 6: 12807d930c7eSJayanth Dodderi Chidanand write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2)); 12819448f2b8SAndre Przywara __fallthrough; 12829448f2b8SAndre Przywara case 5: 12837d930c7eSJayanth Dodderi Chidanand write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2)); 12849448f2b8SAndre Przywara __fallthrough; 12859448f2b8SAndre Przywara case 4: 12867d930c7eSJayanth Dodderi Chidanand write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2)); 12879448f2b8SAndre Przywara __fallthrough; 12889448f2b8SAndre Przywara case 3: 12897d930c7eSJayanth Dodderi Chidanand write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2)); 12909448f2b8SAndre Przywara __fallthrough; 12919448f2b8SAndre Przywara case 2: 12927d930c7eSJayanth Dodderi Chidanand write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2)); 12939448f2b8SAndre Przywara __fallthrough; 12949448f2b8SAndre Przywara case 1: 12957d930c7eSJayanth Dodderi Chidanand write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2)); 12969448f2b8SAndre Przywara break; 12979448f2b8SAndre Przywara } 12989448f2b8SAndre Przywara } 12999448f2b8SAndre Przywara 1300937d6fdbSManish Pandey /* --------------------------------------------------------------------------- 1301937d6fdbSManish Pandey * The following registers are not added: 1302937d6fdbSManish Pandey * ICH_AP0R<n>_EL2 1303937d6fdbSManish Pandey * ICH_AP1R<n>_EL2 1304937d6fdbSManish Pandey * ICH_LR<n>_EL2 1305937d6fdbSManish Pandey * 1306937d6fdbSManish Pandey * NOTE: For a system with S-EL2 present but not enabled, accessing 1307937d6fdbSManish Pandey * ICC_SRE_EL2 is undefined from EL3. To workaround this change the 1308937d6fdbSManish Pandey * SCR_EL3.NS = 1 before accessing this register. 1309937d6fdbSManish Pandey * --------------------------------------------------------------------------- 1310937d6fdbSManish Pandey */ 13117455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state) 1312937d6fdbSManish Pandey { 13137455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3(); 13147455cd17SGovindraj Raja 1315937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1316d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1317937d6fdbSManish Pandey #else 1318937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1319937d6fdbSManish Pandey isb(); 1320937d6fdbSManish Pandey 1321d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1322937d6fdbSManish Pandey 1323937d6fdbSManish Pandey write_scr_el3(scr_el3); 1324937d6fdbSManish Pandey isb(); 1325937d6fdbSManish Pandey #endif 1326d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2()); 13277455cd17SGovindraj Raja 13287455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13297455cd17SGovindraj Raja if (security_state == SECURE) { 13307455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT); 13317455cd17SGovindraj Raja } else { 13327455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT); 13337455cd17SGovindraj Raja } 13347455cd17SGovindraj Raja isb(); 1335937d6fdbSManish Pandey } 1336937d6fdbSManish Pandey 13377455cd17SGovindraj Raja write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2()); 13387455cd17SGovindraj Raja 13397455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13407455cd17SGovindraj Raja write_scr_el3(scr_el3); 13417455cd17SGovindraj Raja isb(); 13427455cd17SGovindraj Raja } 13437455cd17SGovindraj Raja } 13447455cd17SGovindraj Raja 13457455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state) 1346937d6fdbSManish Pandey { 13477455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3(); 13487455cd17SGovindraj Raja 1349937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1350d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1351937d6fdbSManish Pandey #else 1352937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1353937d6fdbSManish Pandey isb(); 1354937d6fdbSManish Pandey 1355d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1356937d6fdbSManish Pandey 1357937d6fdbSManish Pandey write_scr_el3(scr_el3); 1358937d6fdbSManish Pandey isb(); 1359937d6fdbSManish Pandey #endif 1360d6af2344SJayanth Dodderi Chidanand write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2)); 13617455cd17SGovindraj Raja 13627455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13637455cd17SGovindraj Raja if (security_state == SECURE) { 13647455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT); 13657455cd17SGovindraj Raja } else { 13667455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT); 13677455cd17SGovindraj Raja } 13687455cd17SGovindraj Raja isb(); 13697455cd17SGovindraj Raja } 13707455cd17SGovindraj Raja 1371d6af2344SJayanth Dodderi Chidanand write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2)); 13727455cd17SGovindraj Raja 13737455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13747455cd17SGovindraj Raja write_scr_el3(scr_el3); 13757455cd17SGovindraj Raja isb(); 13767455cd17SGovindraj Raja } 1377937d6fdbSManish Pandey } 1378937d6fdbSManish Pandey 1379ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1380ac58e574SBoyan Karatotev * The following registers are not added: 1381ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1382ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1383ac58e574SBoyan Karatotev * ----------------------------------------------------- 1384ac58e574SBoyan Karatotev */ 1385ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1386ac58e574SBoyan Karatotev { 1387d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2()); 1388d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2()); 1389d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2()); 1390d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, amair_el2, read_amair_el2()); 1391d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2()); 1392d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2()); 1393d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2()); 1394ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1395d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2()); 1396ac58e574SBoyan Karatotev } 1397d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, elr_el2, read_elr_el2()); 1398d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, esr_el2, read_esr_el2()); 1399d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, far_el2, read_far_el2()); 1400d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2()); 1401d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2()); 1402d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2()); 1403d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2()); 1404d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mair_el2, read_mair_el2()); 1405d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2()); 1406d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2()); 1407d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2()); 1408d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sp_el2, read_sp_el2()); 1409d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2()); 1410d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2()); 1411d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2()); 1412d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2()); 1413d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2()); 1414d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2()); 141530655136SGovindraj Raja 14166595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2()); 14176595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2()); 1418ac58e574SBoyan Karatotev } 1419ac58e574SBoyan Karatotev 1420ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1421ac58e574SBoyan Karatotev { 1422d6af2344SJayanth Dodderi Chidanand write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2)); 1423d6af2344SJayanth Dodderi Chidanand write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2)); 1424d6af2344SJayanth Dodderi Chidanand write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2)); 1425d6af2344SJayanth Dodderi Chidanand write_amair_el2(read_el2_ctx_common(ctx, amair_el2)); 1426d6af2344SJayanth Dodderi Chidanand write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2)); 1427d6af2344SJayanth Dodderi Chidanand write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2)); 1428d6af2344SJayanth Dodderi Chidanand write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2)); 1429ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1430d6af2344SJayanth Dodderi Chidanand write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2)); 1431ac58e574SBoyan Karatotev } 1432d6af2344SJayanth Dodderi Chidanand write_elr_el2(read_el2_ctx_common(ctx, elr_el2)); 1433d6af2344SJayanth Dodderi Chidanand write_esr_el2(read_el2_ctx_common(ctx, esr_el2)); 1434d6af2344SJayanth Dodderi Chidanand write_far_el2(read_el2_ctx_common(ctx, far_el2)); 1435d6af2344SJayanth Dodderi Chidanand write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2)); 1436d6af2344SJayanth Dodderi Chidanand write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2)); 1437d6af2344SJayanth Dodderi Chidanand write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2)); 1438d6af2344SJayanth Dodderi Chidanand write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2)); 1439d6af2344SJayanth Dodderi Chidanand write_mair_el2(read_el2_ctx_common(ctx, mair_el2)); 1440d6af2344SJayanth Dodderi Chidanand write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2)); 1441d6af2344SJayanth Dodderi Chidanand write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2)); 1442d6af2344SJayanth Dodderi Chidanand write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2)); 1443d6af2344SJayanth Dodderi Chidanand write_sp_el2(read_el2_ctx_common(ctx, sp_el2)); 1444d6af2344SJayanth Dodderi Chidanand write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2)); 1445d6af2344SJayanth Dodderi Chidanand write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2)); 1446d6af2344SJayanth Dodderi Chidanand write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2)); 1447d6af2344SJayanth Dodderi Chidanand write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2)); 1448d6af2344SJayanth Dodderi Chidanand write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2)); 1449d6af2344SJayanth Dodderi Chidanand write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2)); 1450d6af2344SJayanth Dodderi Chidanand write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2)); 1451d6af2344SJayanth Dodderi Chidanand write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2)); 1452ac58e574SBoyan Karatotev } 1453ac58e574SBoyan Karatotev 145428f39f02SMax Shvetsov /******************************************************************************* 145528f39f02SMax Shvetsov * Save EL2 sysreg context 145628f39f02SMax Shvetsov ******************************************************************************/ 145728f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 145828f39f02SMax Shvetsov { 145928f39f02SMax Shvetsov cpu_context_t *ctx; 1460d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 146128f39f02SMax Shvetsov 146228f39f02SMax Shvetsov ctx = cm_get_context(security_state); 146328f39f02SMax Shvetsov assert(ctx != NULL); 146428f39f02SMax Shvetsov 1465d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1466d20052f3SZelalem Aweke 1467d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 14687455cd17SGovindraj Raja el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state); 14690a33adc0SGovindraj Raja 1470c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1471a796d5aaSJayanth Dodderi Chidanand write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2()); 14720a33adc0SGovindraj Raja } 14739acff28aSArvind Ram Prakash 14749448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 14757d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_save_mpam(el2_sysregs_ctx); 14769448f2b8SAndre Przywara } 1477bb7b85a3SAndre Przywara 1478de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1479d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1480de8c4892SAndre Przywara } 1481bb7b85a3SAndre Przywara 148233e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 148333e6aaacSArvind Ram Prakash el2_sysregs_context_save_fgt2(el2_sysregs_ctx); 148433e6aaacSArvind Ram Prakash } 148533e6aaacSArvind Ram Prakash 1486b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1487d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2()); 1488b8f03d29SAndre Przywara } 1489b8f03d29SAndre Przywara 1490ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1491d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2, 1492d6af2344SJayanth Dodderi Chidanand read_contextidr_el2()); 149330655136SGovindraj Raja write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2()); 1494ea735bf5SAndre Przywara } 14956503ff29SAndre Przywara 14966503ff29SAndre Przywara if (is_feat_ras_supported()) { 1497d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2()); 1498d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2()); 14996503ff29SAndre Przywara } 1500d5384b69SAndre Przywara 1501d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1502d6af2344SJayanth Dodderi Chidanand write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2()); 1503d5384b69SAndre Przywara } 1504d5384b69SAndre Przywara 1505fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1506d6af2344SJayanth Dodderi Chidanand write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2()); 1507fc8d2d39SAndre Przywara } 15087db710f0SAndre Przywara 15097db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1510d6af2344SJayanth Dodderi Chidanand write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2, 1511d6af2344SJayanth Dodderi Chidanand read_scxtnum_el2()); 15127db710f0SAndre Przywara } 15137db710f0SAndre Przywara 1514c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1515d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2()); 1516c5a3ebbdSAndre Przywara } 1517d6af2344SJayanth Dodderi Chidanand 1518d3331603SMark Brown if (is_feat_tcr2_supported()) { 1519d6af2344SJayanth Dodderi Chidanand write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2()); 1520d3331603SMark Brown } 1521d6af2344SJayanth Dodderi Chidanand 1522062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1523d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2()); 1524d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2()); 1525062b6c6bSMark Brown } 1526d6af2344SJayanth Dodderi Chidanand 1527062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1528d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2()); 1529062b6c6bSMark Brown } 1530d6af2344SJayanth Dodderi Chidanand 153141ae0473SSona Mathew if (is_feat_brbe_supported()) { 153241ae0473SSona Mathew write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2()); 153341ae0473SSona Mathew } 153441ae0473SSona Mathew 1535d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1536d6af2344SJayanth Dodderi Chidanand write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2()); 1537d6af2344SJayanth Dodderi Chidanand } 1538d6af2344SJayanth Dodderi Chidanand 1539688ab57bSMark Brown if (is_feat_gcs_supported()) { 15406aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2()); 15416aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2()); 1542688ab57bSMark Brown } 15434ec4e545SJayanth Dodderi Chidanand 15444ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 15454ec4e545SJayanth Dodderi Chidanand write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2()); 15464ec4e545SJayanth Dodderi Chidanand } 154728f39f02SMax Shvetsov } 154828f39f02SMax Shvetsov 154928f39f02SMax Shvetsov /******************************************************************************* 155028f39f02SMax Shvetsov * Restore EL2 sysreg context 155128f39f02SMax Shvetsov ******************************************************************************/ 155228f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 155328f39f02SMax Shvetsov { 155428f39f02SMax Shvetsov cpu_context_t *ctx; 1555d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 155628f39f02SMax Shvetsov 155728f39f02SMax Shvetsov ctx = cm_get_context(security_state); 155828f39f02SMax Shvetsov assert(ctx != NULL); 155928f39f02SMax Shvetsov 1560d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1561d20052f3SZelalem Aweke 1562d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 15637455cd17SGovindraj Raja el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state); 156430788a84SGovindraj Raja 1565c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1566a796d5aaSJayanth Dodderi Chidanand write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2)); 156730788a84SGovindraj Raja } 15689acff28aSArvind Ram Prakash 15699448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 15707d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 15719448f2b8SAndre Przywara } 1572bb7b85a3SAndre Przywara 1573de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1574d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1575de8c4892SAndre Przywara } 1576bb7b85a3SAndre Przywara 157733e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 157833e6aaacSArvind Ram Prakash el2_sysregs_context_restore_fgt2(el2_sysregs_ctx); 157933e6aaacSArvind Ram Prakash } 158033e6aaacSArvind Ram Prakash 1581b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1582d6af2344SJayanth Dodderi Chidanand write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2)); 1583b8f03d29SAndre Przywara } 1584b8f03d29SAndre Przywara 1585ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1586d6af2344SJayanth Dodderi Chidanand write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx, 1587d6af2344SJayanth Dodderi Chidanand contextidr_el2)); 1588d6af2344SJayanth Dodderi Chidanand write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2)); 1589ea735bf5SAndre Przywara } 15906503ff29SAndre Przywara 15916503ff29SAndre Przywara if (is_feat_ras_supported()) { 1592d6af2344SJayanth Dodderi Chidanand write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2)); 1593d6af2344SJayanth Dodderi Chidanand write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2)); 15946503ff29SAndre Przywara } 1595d5384b69SAndre Przywara 1596d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1597d6af2344SJayanth Dodderi Chidanand write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2)); 1598fc8d2d39SAndre Przywara } 15997db710f0SAndre Przywara 1600d6af2344SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 1601d6af2344SJayanth Dodderi Chidanand write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2)); 1602d6af2344SJayanth Dodderi Chidanand } 1603d6af2344SJayanth Dodderi Chidanand 16047db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1605d6af2344SJayanth Dodderi Chidanand write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx, 1606d6af2344SJayanth Dodderi Chidanand scxtnum_el2)); 16077db710f0SAndre Przywara } 16087db710f0SAndre Przywara 1609c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1610d6af2344SJayanth Dodderi Chidanand write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2)); 1611c5a3ebbdSAndre Przywara } 1612d6af2344SJayanth Dodderi Chidanand 1613d3331603SMark Brown if (is_feat_tcr2_supported()) { 1614d6af2344SJayanth Dodderi Chidanand write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2)); 1615d3331603SMark Brown } 1616d6af2344SJayanth Dodderi Chidanand 1617062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1618d6af2344SJayanth Dodderi Chidanand write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2)); 1619d6af2344SJayanth Dodderi Chidanand write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2)); 1620062b6c6bSMark Brown } 1621d6af2344SJayanth Dodderi Chidanand 1622062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1623d6af2344SJayanth Dodderi Chidanand write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2)); 1624062b6c6bSMark Brown } 1625d6af2344SJayanth Dodderi Chidanand 1626d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1627d6af2344SJayanth Dodderi Chidanand write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2)); 1628d6af2344SJayanth Dodderi Chidanand } 1629d6af2344SJayanth Dodderi Chidanand 1630688ab57bSMark Brown if (is_feat_gcs_supported()) { 1631d6af2344SJayanth Dodderi Chidanand write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2)); 1632d6af2344SJayanth Dodderi Chidanand write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2)); 1633688ab57bSMark Brown } 16344ec4e545SJayanth Dodderi Chidanand 16354ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 16364ec4e545SJayanth Dodderi Chidanand write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2)); 16374ec4e545SJayanth Dodderi Chidanand } 163841ae0473SSona Mathew 163941ae0473SSona Mathew if (is_feat_brbe_supported()) { 164041ae0473SSona Mathew write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2)); 164141ae0473SSona Mathew } 164228f39f02SMax Shvetsov } 1643a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 164428f39f02SMax Shvetsov 16452f41c9a7SManish Pandey #if IMAGE_BL31 16462f41c9a7SManish Pandey /********************************************************************************* 16472f41c9a7SManish Pandey * This function allows Architecture features asymmetry among cores. 16482f41c9a7SManish Pandey * TF-A assumes that all the cores in the platform has architecture feature parity 16492f41c9a7SManish Pandey * and hence the context is setup on different core (e.g. primary sets up the 16502f41c9a7SManish Pandey * context for secondary cores).This assumption may not be true for systems where 16512f41c9a7SManish Pandey * cores are not conforming to same Arch version or there is CPU Erratum which 16522f41c9a7SManish Pandey * requires certain feature to be be disabled only on a given core. 16532f41c9a7SManish Pandey * 16542f41c9a7SManish Pandey * This function is called on secondary cores to override any disparity in context 16552f41c9a7SManish Pandey * setup by primary, this would be called during warmboot path. 16562f41c9a7SManish Pandey *********************************************************************************/ 16572f41c9a7SManish Pandey void cm_handle_asymmetric_features(void) 16582f41c9a7SManish Pandey { 1659f4303d05SJayanth Dodderi Chidanand cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE); 1660f4303d05SJayanth Dodderi Chidanand 1661f4303d05SJayanth Dodderi Chidanand assert(ctx != NULL); 1662f4303d05SJayanth Dodderi Chidanand 1663188f8c4bSManish Pandey #if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC 1664188f8c4bSManish Pandey if (is_feat_spe_supported()) { 1665f4303d05SJayanth Dodderi Chidanand spe_enable(ctx); 1666188f8c4bSManish Pandey } else { 1667f4303d05SJayanth Dodderi Chidanand spe_disable(ctx); 1668188f8c4bSManish Pandey } 1669188f8c4bSManish Pandey #endif 1670f4303d05SJayanth Dodderi Chidanand 1671f2bd3528SJohn Powell if (check_if_trbe_disable_affected_core()) { 1672721249b0SArvind Ram Prakash if (is_feat_trbe_supported()) { 1673f4303d05SJayanth Dodderi Chidanand trbe_disable(ctx); 1674721249b0SArvind Ram Prakash } 1675721249b0SArvind Ram Prakash } 1676f4303d05SJayanth Dodderi Chidanand 1677f4303d05SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC 1678f4303d05SJayanth Dodderi Chidanand el3_state_t *el3_state = get_el3state_ctx(ctx); 1679f4303d05SJayanth Dodderi Chidanand u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3); 1680f4303d05SJayanth Dodderi Chidanand 1681f4303d05SJayanth Dodderi Chidanand if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) { 1682f4303d05SJayanth Dodderi Chidanand tcr2_enable(ctx); 1683f4303d05SJayanth Dodderi Chidanand } else { 1684f4303d05SJayanth Dodderi Chidanand tcr2_disable(ctx); 1685f4303d05SJayanth Dodderi Chidanand } 1686f4303d05SJayanth Dodderi Chidanand #endif 1687f4303d05SJayanth Dodderi Chidanand 16882f41c9a7SManish Pandey } 16892f41c9a7SManish Pandey #endif 16902f41c9a7SManish Pandey 1691532ed618SSoby Mathew /******************************************************************************* 16928b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 16938b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 16948b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 16958b95e848SZelalem Aweke * cm_prepare_el3_exit function. 16968b95e848SZelalem Aweke ******************************************************************************/ 16978b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 16988b95e848SZelalem Aweke { 16992f41c9a7SManish Pandey #if IMAGE_BL31 17002f41c9a7SManish Pandey /* 17012f41c9a7SManish Pandey * Check and handle Architecture feature asymmetry among cores. 17022f41c9a7SManish Pandey * 17032f41c9a7SManish Pandey * In warmboot path secondary cores context is initialized on core which 17042f41c9a7SManish Pandey * did CPU_ON SMC call, if there is feature asymmetry in these cores handle 17052f41c9a7SManish Pandey * it in this function call. 17062f41c9a7SManish Pandey * For Symmetric cores this is an empty function. 17072f41c9a7SManish Pandey */ 17082f41c9a7SManish Pandey cm_handle_asymmetric_features(); 17092f41c9a7SManish Pandey #endif 17102f41c9a7SManish Pandey 1711a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 17124085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 17138b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 17148b95e848SZelalem Aweke assert(ctx != NULL); 17158b95e848SZelalem Aweke 1716b515f541SZelalem Aweke /* Assert that EL2 is used. */ 17174085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1718b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1719b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 17204085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 17218b95e848SZelalem Aweke 1722a0674ab0SJayanth Dodderi Chidanand /* Restore EL2 sysreg contexts */ 17238b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 17248b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 17258b95e848SZelalem Aweke #else 17268b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 1727a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 17288b95e848SZelalem Aweke } 17298b95e848SZelalem Aweke 1730a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 1731a0674ab0SJayanth Dodderi Chidanand /******************************************************************************* 1732a0674ab0SJayanth Dodderi Chidanand * The next set of six functions are used by runtime services to save and restore 1733a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1734a0674ab0SJayanth Dodderi Chidanand ******************************************************************************/ 173559f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx) 173659f8882bSJayanth Dodderi Chidanand { 173742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1()); 173842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, elr_el1, read_elr_el1()); 173959f8882bSJayanth Dodderi Chidanand 174059b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 174142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1()); 174242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1()); 174359f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 174459f8882bSJayanth Dodderi Chidanand 174542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1()); 174642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1()); 174742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sp_el1, read_sp_el1()); 174842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, esr_el1, read_esr_el1()); 174942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mair_el1, read_mair_el1()); 175042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, amair_el1, read_amair_el1()); 175142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1()); 175242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1()); 175342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0()); 175442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0()); 175542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, far_el1, read_far_el1()); 175642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1()); 175742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1()); 175842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1()); 175942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1()); 176042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1()); 176142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1()); 176259f8882bSJayanth Dodderi Chidanand 17636595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1()); 17646595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1()); 17656595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1()); 17666595f4cbSIgor Podgainõi 176742e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 176842e35d2fSJayanth Dodderi Chidanand /* Save Aarch32 registers */ 176942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt()); 177042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und()); 177142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq()); 177242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq()); 177342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2()); 177442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2()); 177542e35d2fSJayanth Dodderi Chidanand } 177659f8882bSJayanth Dodderi Chidanand 177742e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 177842e35d2fSJayanth Dodderi Chidanand /* Save NS Timer registers */ 177942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0()); 178042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0()); 178142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0()); 178242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0()); 178342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1()); 178442e35d2fSJayanth Dodderi Chidanand } 178559f8882bSJayanth Dodderi Chidanand 178642e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 178742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1()); 178842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1()); 178942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1()); 179042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1()); 179142e35d2fSJayanth Dodderi Chidanand } 179259f8882bSJayanth Dodderi Chidanand 1793ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 179442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_ras(ctx, disr_el1, read_disr_el1()); 1795ed9bb824SMadhukar Pappireddy } 1796ed9bb824SMadhukar Pappireddy 1797ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 179842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1()); 179942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1()); 1800ed9bb824SMadhukar Pappireddy } 1801ed9bb824SMadhukar Pappireddy 1802ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 180342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1poe(ctx, por_el1, read_por_el1()); 1804ed9bb824SMadhukar Pappireddy } 1805ed9bb824SMadhukar Pappireddy 1806ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 180742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1()); 1808ed9bb824SMadhukar Pappireddy } 1809ed9bb824SMadhukar Pappireddy 1810ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 181142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1()); 1812ed9bb824SMadhukar Pappireddy } 1813d6c76e6cSMadhukar Pappireddy 1814d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 181542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1()); 1816d6c76e6cSMadhukar Pappireddy } 1817d6c76e6cSMadhukar Pappireddy 1818d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 181942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0()); 182042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1()); 1821d6c76e6cSMadhukar Pappireddy } 1822d6c76e6cSMadhukar Pappireddy 1823d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 182442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1()); 182542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1()); 182642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1()); 182742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0()); 1828d6c76e6cSMadhukar Pappireddy } 18296d0433f0SJayanth Dodderi Chidanand 18306d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 18316595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1()); 18326595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1()); 18336d0433f0SJayanth Dodderi Chidanand } 18346d0433f0SJayanth Dodderi Chidanand 18354ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 18364ec4e545SJayanth Dodderi Chidanand write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1()); 18374ec4e545SJayanth Dodderi Chidanand } 18384ec4e545SJayanth Dodderi Chidanand 183919d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 184019d52a83SAndre Przywara write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1()); 184119d52a83SAndre Przywara } 184259f8882bSJayanth Dodderi Chidanand } 184359f8882bSJayanth Dodderi Chidanand 184459f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx) 184559f8882bSJayanth Dodderi Chidanand { 184642e35d2fSJayanth Dodderi Chidanand write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1)); 184742e35d2fSJayanth Dodderi Chidanand write_elr_el1(read_el1_ctx_common(ctx, elr_el1)); 184859f8882bSJayanth Dodderi Chidanand 184959b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 185042e35d2fSJayanth Dodderi Chidanand write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1)); 185142e35d2fSJayanth Dodderi Chidanand write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1)); 185259f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 185359f8882bSJayanth Dodderi Chidanand 185442e35d2fSJayanth Dodderi Chidanand write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1)); 185542e35d2fSJayanth Dodderi Chidanand write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1)); 185642e35d2fSJayanth Dodderi Chidanand write_sp_el1(read_el1_ctx_common(ctx, sp_el1)); 185742e35d2fSJayanth Dodderi Chidanand write_esr_el1(read_el1_ctx_common(ctx, esr_el1)); 185842e35d2fSJayanth Dodderi Chidanand write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1)); 185942e35d2fSJayanth Dodderi Chidanand write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1)); 186042e35d2fSJayanth Dodderi Chidanand write_mair_el1(read_el1_ctx_common(ctx, mair_el1)); 186142e35d2fSJayanth Dodderi Chidanand write_amair_el1(read_el1_ctx_common(ctx, amair_el1)); 186242e35d2fSJayanth Dodderi Chidanand write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1)); 186342e35d2fSJayanth Dodderi Chidanand write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1)); 186442e35d2fSJayanth Dodderi Chidanand write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0)); 186542e35d2fSJayanth Dodderi Chidanand write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0)); 186642e35d2fSJayanth Dodderi Chidanand write_par_el1(read_el1_ctx_common(ctx, par_el1)); 186742e35d2fSJayanth Dodderi Chidanand write_far_el1(read_el1_ctx_common(ctx, far_el1)); 186842e35d2fSJayanth Dodderi Chidanand write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1)); 186942e35d2fSJayanth Dodderi Chidanand write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1)); 187042e35d2fSJayanth Dodderi Chidanand write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1)); 187142e35d2fSJayanth Dodderi Chidanand write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1)); 187242e35d2fSJayanth Dodderi Chidanand write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1)); 187342e35d2fSJayanth Dodderi Chidanand write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1)); 187459f8882bSJayanth Dodderi Chidanand 187542e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 187642e35d2fSJayanth Dodderi Chidanand /* Restore Aarch32 registers */ 187742e35d2fSJayanth Dodderi Chidanand write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt)); 187842e35d2fSJayanth Dodderi Chidanand write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und)); 187942e35d2fSJayanth Dodderi Chidanand write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq)); 188042e35d2fSJayanth Dodderi Chidanand write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq)); 188142e35d2fSJayanth Dodderi Chidanand write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2)); 188242e35d2fSJayanth Dodderi Chidanand write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2)); 188342e35d2fSJayanth Dodderi Chidanand } 188459f8882bSJayanth Dodderi Chidanand 188542e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 188642e35d2fSJayanth Dodderi Chidanand /* Restore NS Timer registers */ 188742e35d2fSJayanth Dodderi Chidanand write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0)); 188842e35d2fSJayanth Dodderi Chidanand write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0)); 188942e35d2fSJayanth Dodderi Chidanand write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0)); 189042e35d2fSJayanth Dodderi Chidanand write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0)); 189142e35d2fSJayanth Dodderi Chidanand write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1)); 189242e35d2fSJayanth Dodderi Chidanand } 189359f8882bSJayanth Dodderi Chidanand 189442e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 189542e35d2fSJayanth Dodderi Chidanand write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1)); 189642e35d2fSJayanth Dodderi Chidanand write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1)); 189742e35d2fSJayanth Dodderi Chidanand write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1)); 189842e35d2fSJayanth Dodderi Chidanand write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1)); 189942e35d2fSJayanth Dodderi Chidanand } 190059f8882bSJayanth Dodderi Chidanand 1901ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 190242e35d2fSJayanth Dodderi Chidanand write_disr_el1(read_el1_ctx_ras(ctx, disr_el1)); 1903ed9bb824SMadhukar Pappireddy } 1904ed9bb824SMadhukar Pappireddy 1905ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 190642e35d2fSJayanth Dodderi Chidanand write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1)); 190742e35d2fSJayanth Dodderi Chidanand write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1)); 1908ed9bb824SMadhukar Pappireddy } 1909ed9bb824SMadhukar Pappireddy 1910ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 191142e35d2fSJayanth Dodderi Chidanand write_por_el1(read_el1_ctx_s1poe(ctx, por_el1)); 1912ed9bb824SMadhukar Pappireddy } 1913ed9bb824SMadhukar Pappireddy 1914ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 191542e35d2fSJayanth Dodderi Chidanand write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1)); 1916ed9bb824SMadhukar Pappireddy } 1917ed9bb824SMadhukar Pappireddy 1918ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 191942e35d2fSJayanth Dodderi Chidanand write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1)); 1920ed9bb824SMadhukar Pappireddy } 1921d6c76e6cSMadhukar Pappireddy 1922d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 192342e35d2fSJayanth Dodderi Chidanand write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1)); 1924d6c76e6cSMadhukar Pappireddy } 1925d6c76e6cSMadhukar Pappireddy 1926d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 192742e35d2fSJayanth Dodderi Chidanand write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0)); 192842e35d2fSJayanth Dodderi Chidanand write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1)); 1929d6c76e6cSMadhukar Pappireddy } 1930d6c76e6cSMadhukar Pappireddy 1931d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 193242e35d2fSJayanth Dodderi Chidanand write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1)); 193342e35d2fSJayanth Dodderi Chidanand write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1)); 193442e35d2fSJayanth Dodderi Chidanand write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1)); 193542e35d2fSJayanth Dodderi Chidanand write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0)); 1936d6c76e6cSMadhukar Pappireddy } 19376d0433f0SJayanth Dodderi Chidanand 19386d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 19396d0433f0SJayanth Dodderi Chidanand write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1)); 19406d0433f0SJayanth Dodderi Chidanand write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1)); 19416d0433f0SJayanth Dodderi Chidanand } 19424ec4e545SJayanth Dodderi Chidanand 19434ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 19444ec4e545SJayanth Dodderi Chidanand write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1)); 19454ec4e545SJayanth Dodderi Chidanand } 19464ec4e545SJayanth Dodderi Chidanand 194719d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 194819d52a83SAndre Przywara write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1)); 194919d52a83SAndre Przywara } 195059f8882bSJayanth Dodderi Chidanand } 195159f8882bSJayanth Dodderi Chidanand 19528b95e848SZelalem Aweke /******************************************************************************* 1953a0674ab0SJayanth Dodderi Chidanand * The next couple of functions are used by runtime services to save and restore 1954a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1955532ed618SSoby Mathew ******************************************************************************/ 1956532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1957532ed618SSoby Mathew { 1958532ed618SSoby Mathew cpu_context_t *ctx; 1959532ed618SSoby Mathew 1960532ed618SSoby Mathew ctx = cm_get_context(security_state); 1961a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1962532ed618SSoby Mathew 19632825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 196417b4c0ddSDimitris Papastamos 196517b4c0ddSDimitris Papastamos #if IMAGE_BL31 1966858dc35cSMaheedhar Bollapalli if (security_state == SECURE) { 196717b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 1968858dc35cSMaheedhar Bollapalli } else { 196917b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 1970858dc35cSMaheedhar Bollapalli } 197117b4c0ddSDimitris Papastamos #endif 1972532ed618SSoby Mathew } 1973532ed618SSoby Mathew 1974532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1975532ed618SSoby Mathew { 1976532ed618SSoby Mathew cpu_context_t *ctx; 1977532ed618SSoby Mathew 1978532ed618SSoby Mathew ctx = cm_get_context(security_state); 1979a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1980532ed618SSoby Mathew 19812825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 198217b4c0ddSDimitris Papastamos 198317b4c0ddSDimitris Papastamos #if IMAGE_BL31 1984858dc35cSMaheedhar Bollapalli if (security_state == SECURE) { 198517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 1986858dc35cSMaheedhar Bollapalli } else { 198717b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 1988858dc35cSMaheedhar Bollapalli } 198917b4c0ddSDimitris Papastamos #endif 1990532ed618SSoby Mathew } 1991532ed618SSoby Mathew 1992a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */ 1993a0674ab0SJayanth Dodderi Chidanand 1994532ed618SSoby Mathew /******************************************************************************* 1995532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1996532ed618SSoby Mathew * given security state with the given entrypoint 1997532ed618SSoby Mathew ******************************************************************************/ 1998532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1999532ed618SSoby Mathew { 2000532ed618SSoby Mathew cpu_context_t *ctx; 2001532ed618SSoby Mathew el3_state_t *state; 2002532ed618SSoby Mathew 2003532ed618SSoby Mathew ctx = cm_get_context(security_state); 2004a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2005532ed618SSoby Mathew 2006532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2007532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2008532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 2009532ed618SSoby Mathew } 2010532ed618SSoby Mathew 2011532ed618SSoby Mathew /******************************************************************************* 2012532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 2013532ed618SSoby Mathew * pertaining to the given security state 2014532ed618SSoby Mathew ******************************************************************************/ 2015532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 2016532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 2017532ed618SSoby Mathew { 2018532ed618SSoby Mathew cpu_context_t *ctx; 2019532ed618SSoby Mathew el3_state_t *state; 2020532ed618SSoby Mathew 2021532ed618SSoby Mathew ctx = cm_get_context(security_state); 2022a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2023532ed618SSoby Mathew 2024532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2025532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2026532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 2027532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 2028532ed618SSoby Mathew } 2029532ed618SSoby Mathew 2030532ed618SSoby Mathew /******************************************************************************* 2031532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 2032532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 2033532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 2034532ed618SSoby Mathew ******************************************************************************/ 2035532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 2036532ed618SSoby Mathew uint32_t bit_pos, 2037532ed618SSoby Mathew uint32_t value) 2038532ed618SSoby Mathew { 2039532ed618SSoby Mathew cpu_context_t *ctx; 2040532ed618SSoby Mathew el3_state_t *state; 2041f1be00daSLouis Mayencourt u_register_t scr_el3; 2042532ed618SSoby Mathew 2043532ed618SSoby Mathew ctx = cm_get_context(security_state); 2044a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2045532ed618SSoby Mathew 2046532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 2047d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 2048532ed618SSoby Mathew 2049532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 2050a0fee747SAntonio Nino Diaz assert(value <= 1U); 2051532ed618SSoby Mathew 2052532ed618SSoby Mathew /* 2053532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 2054532ed618SSoby Mathew * and set it to its new value. 2055532ed618SSoby Mathew */ 2056532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2057f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2058d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 2059f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 2060532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2061532ed618SSoby Mathew } 2062532ed618SSoby Mathew 2063532ed618SSoby Mathew /******************************************************************************* 2064532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 2065532ed618SSoby Mathew * given security state. 2066532ed618SSoby Mathew ******************************************************************************/ 2067f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 2068532ed618SSoby Mathew { 206954c9c68aSNithin G const cpu_context_t *ctx; 207054c9c68aSNithin G const el3_state_t *state; 2071532ed618SSoby Mathew 2072532ed618SSoby Mathew ctx = cm_get_context(security_state); 2073a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2074532ed618SSoby Mathew 2075532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2076532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2077f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 2078532ed618SSoby Mathew } 2079532ed618SSoby Mathew 2080532ed618SSoby Mathew /******************************************************************************* 2081532ed618SSoby Mathew * This function is used to program the context that's used for exception 2082532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 2083532ed618SSoby Mathew * the required security state 2084532ed618SSoby Mathew ******************************************************************************/ 2085532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 2086532ed618SSoby Mathew { 2087532ed618SSoby Mathew cpu_context_t *ctx; 2088532ed618SSoby Mathew 2089532ed618SSoby Mathew ctx = cm_get_context(security_state); 2090a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2091532ed618SSoby Mathew 2092532ed618SSoby Mathew cm_set_next_context(ctx); 2093532ed618SSoby Mathew } 2094