xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision ac4f6aaf859ca4e4175a52f90b9617dc5c9b715b)
1532ed618SSoby Mathew /*
201cf14ddSMaksims Svecovs  * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
23461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2509d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
26744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
28c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
29dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3009d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3109d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
32d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
33813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
348fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
3509d40e0eSAntonio Nino Diaz #include <lib/utils.h>
36532ed618SSoby Mathew 
37781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
38781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
39781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
40781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
41532ed618SSoby Mathew 
42461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
43461c0a5dSElizabeth Ho static bool has_secure_perworld_init;
44461c0a5dSElizabeth Ho 
4524a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
46781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
47461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void);
48b515f541SZelalem Aweke 
49b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
50b515f541SZelalem Aweke {
51b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
52b515f541SZelalem Aweke 
53b515f541SZelalem Aweke 	/*
54b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
55b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
56b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
57b515f541SZelalem Aweke 	 * set to zero.
58b515f541SZelalem Aweke 	 *
59b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
60b515f541SZelalem Aweke 	 *
61b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
62b515f541SZelalem Aweke 	 * required by PSCI specification)
63b515f541SZelalem Aweke 	 */
64b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
65b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
66b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
67b515f541SZelalem Aweke 	} else {
68b515f541SZelalem Aweke 		/*
69b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
70b515f541SZelalem Aweke 		 * fields need to be set.
71b515f541SZelalem Aweke 		 *
72b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
73b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
74b515f541SZelalem Aweke 		 *
75b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
76b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
77b515f541SZelalem Aweke 		 *
78b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
79b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
80b515f541SZelalem Aweke 		 */
81b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
82b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
83b515f541SZelalem Aweke 	}
84b515f541SZelalem Aweke 
85b515f541SZelalem Aweke #if ERRATA_A75_764081
86b515f541SZelalem Aweke 	/*
87b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
88b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
89b515f541SZelalem Aweke 	 */
90b515f541SZelalem Aweke 	sctlr_elx |= SCTLR_IESB_BIT;
91b515f541SZelalem Aweke #endif
92b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
93b515f541SZelalem Aweke 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
94b515f541SZelalem Aweke 
95b515f541SZelalem Aweke 	/*
96b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
97b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
98b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
99b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
100b515f541SZelalem Aweke 	 * be zero.
101b515f541SZelalem Aweke 	 */
102b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
103b515f541SZelalem Aweke 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
104b515f541SZelalem Aweke }
105b515f541SZelalem Aweke 
1062bbad1d1SZelalem Aweke /******************************************************************************
1072bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1082bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1092bbad1d1SZelalem Aweke  *****************************************************************************/
1102bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
111532ed618SSoby Mathew {
1122bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1132bbad1d1SZelalem Aweke 	el3_state_t *state;
1142bbad1d1SZelalem Aweke 
1152bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1162bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1172bbad1d1SZelalem Aweke 
1182bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
119532ed618SSoby Mathew 	/*
1202bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1212bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
122532ed618SSoby Mathew 	 */
1232bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1242bbad1d1SZelalem Aweke #endif
1252bbad1d1SZelalem Aweke 
1262bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
1272bbad1d1SZelalem Aweke 	/* Get Memory Tagging Extension support level */
1282bbad1d1SZelalem Aweke 	unsigned int mte = get_armv8_5_mte_support();
1292bbad1d1SZelalem Aweke #endif
1302bbad1d1SZelalem Aweke 	/*
1312bbad1d1SZelalem Aweke 	 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
1322bbad1d1SZelalem Aweke 	 * is set, or when MTE is only implemented at EL0.
1332bbad1d1SZelalem Aweke 	 */
1342bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1352bbad1d1SZelalem Aweke 	assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
1362bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
1372bbad1d1SZelalem Aweke #else
1382bbad1d1SZelalem Aweke 	if (mte == MTE_IMPLEMENTED_EL0) {
1392bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1402bbad1d1SZelalem Aweke 	}
1412bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */
1422bbad1d1SZelalem Aweke 
1432bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1442bbad1d1SZelalem Aweke 
145b515f541SZelalem Aweke 	/*
146b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
147b515f541SZelalem Aweke 	 * at S-EL2.
148b515f541SZelalem Aweke 	 */
149b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2
150b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
151b515f541SZelalem Aweke #endif
152b515f541SZelalem Aweke 
1532bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
154461c0a5dSElizabeth Ho 
155461c0a5dSElizabeth Ho 	/**
156461c0a5dSElizabeth Ho 	 * manage_extensions_secure_per_world api has to be executed once,
157461c0a5dSElizabeth Ho 	 * as the registers getting initialised, maintain constant value across
158461c0a5dSElizabeth Ho 	 * all the cpus for the secure world.
159461c0a5dSElizabeth Ho 	 * Henceforth, this check ensures that the registers are initialised once
160461c0a5dSElizabeth Ho 	 * and avoids re-initialization from multiple cores.
161461c0a5dSElizabeth Ho 	 */
162461c0a5dSElizabeth Ho 	if (!has_secure_perworld_init) {
163461c0a5dSElizabeth Ho 		manage_extensions_secure_per_world();
164461c0a5dSElizabeth Ho 	}
165461c0a5dSElizabeth Ho 
1662bbad1d1SZelalem Aweke }
1672bbad1d1SZelalem Aweke 
1682bbad1d1SZelalem Aweke #if ENABLE_RME
1692bbad1d1SZelalem Aweke /******************************************************************************
1702bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1712bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1722bbad1d1SZelalem Aweke  *****************************************************************************/
1732bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1742bbad1d1SZelalem Aweke {
1752bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1762bbad1d1SZelalem Aweke 	el3_state_t *state;
1772bbad1d1SZelalem Aweke 
1782bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1792bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1802bbad1d1SZelalem Aweke 
18101cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
18201cf14ddSMaksims Svecovs 
1837db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
18401cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
18501cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1867db710f0SAndre Przywara 	}
1872bbad1d1SZelalem Aweke 
1882bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1892bbad1d1SZelalem Aweke }
1902bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1912bbad1d1SZelalem Aweke 
1922bbad1d1SZelalem Aweke /******************************************************************************
1932bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1942bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1952bbad1d1SZelalem Aweke  *****************************************************************************/
1962bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1972bbad1d1SZelalem Aweke {
1982bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1992bbad1d1SZelalem Aweke 	el3_state_t *state;
2002bbad1d1SZelalem Aweke 
2012bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
2022bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2032bbad1d1SZelalem Aweke 
2042bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
2052bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
2062bbad1d1SZelalem Aweke 
2072bbad1d1SZelalem Aweke 	/* Allow access to Allocation Tags when MTE is implemented. */
2082bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
2092bbad1d1SZelalem Aweke 
210f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS
211f0c96a2eSBoyan Karatotev 	/*
212f0c96a2eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by default
213f0c96a2eSBoyan Karatotev 	 * for Non secure lower exception levels. We do not have an explicit
214f0c96a2eSBoyan Karatotev 	 * flag to set it.
215f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
216f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
217f0c96a2eSBoyan Karatotev 	 *
218f0c96a2eSBoyan Karatotev 	 * To prevent the leakage between the worlds during world switch,
219f0c96a2eSBoyan Karatotev 	 * we enable it only for the non-secure world.
220f0c96a2eSBoyan Karatotev 	 *
221f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
222f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
223f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
224f0c96a2eSBoyan Karatotev 	 *
225f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
226f0c96a2eSBoyan Karatotev 	 *  other than EL3
227f0c96a2eSBoyan Karatotev 	 *
228f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
229f0c96a2eSBoyan Karatotev 	 *  than EL3
230f0c96a2eSBoyan Karatotev 	 */
231f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
232f0c96a2eSBoyan Karatotev 
233f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
234f0c96a2eSBoyan Karatotev 
23546cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
23646cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
23746cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
23846cc41d5SManish Pandey #endif
23946cc41d5SManish Pandey 
24000e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
24100e8f79cSManish Pandey 	/*
24200e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
24300e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
24400e8f79cSManish Pandey 	 * are trapped to EL3.
24500e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
24600e8f79cSManish Pandey 	 *
24700e8f79cSManish Pandey 	 */
24800e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
24900e8f79cSManish Pandey #endif
25000e8f79cSManish Pandey 
2517db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
25201cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
25301cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2547db710f0SAndre Przywara 	}
25501cf14ddSMaksims Svecovs 
2562bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2572bbad1d1SZelalem Aweke 	/*
2582bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2592bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2602bbad1d1SZelalem Aweke 	 */
2612bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2622bbad1d1SZelalem Aweke #endif
2632bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2648b95e848SZelalem Aweke 
265b515f541SZelalem Aweke 	/* Initialize EL1 context registers */
266b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
267b515f541SZelalem Aweke 
2688b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
2698b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
2708b95e848SZelalem Aweke 
2718b95e848SZelalem Aweke 	/*
2728b95e848SZelalem Aweke 	 * Initialize SCTLR_EL2 context register using Endianness value
2738b95e848SZelalem Aweke 	 * taken from the entrypoint attribute.
2748b95e848SZelalem Aweke 	 */
2758b95e848SZelalem Aweke 	u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
2768b95e848SZelalem Aweke 	sctlr_el2 |= SCTLR_EL2_RES1;
2778b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
2788b95e848SZelalem Aweke 			sctlr_el2);
2798b95e848SZelalem Aweke 
280ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
281ddb615b4SJuan Pablo Conde 		/*
282ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
283ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
284ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
285ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
286ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
287ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
288ddb615b4SJuan Pablo Conde 		 */
289ddb615b4SJuan Pablo Conde 		write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HCRX_EL2,
290ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
291ddb615b4SJuan Pablo Conde 	}
2924a530b4cSJuan Pablo Conde 
2934a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
2944a530b4cSJuan Pablo Conde 		/*
2954a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
2964a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
2974a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
2984a530b4cSJuan Pablo Conde 		 */
2994a530b4cSJuan Pablo Conde 		write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGITR_EL2,
3004a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
3014a530b4cSJuan Pablo Conde 		write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGRTR_EL2,
3024a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
3034a530b4cSJuan Pablo Conde 		write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGWTR_EL2,
3044a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
3054a530b4cSJuan Pablo Conde 	}
3068b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
30724a70738SBoyan Karatotev 
30824a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
309532ed618SSoby Mathew }
310532ed618SSoby Mathew 
311532ed618SSoby Mathew /*******************************************************************************
3122bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3132bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3142bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
315532ed618SSoby Mathew  *
3168aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
317532ed618SSoby Mathew  * timer availability for the new execution context.
318532ed618SSoby Mathew  ******************************************************************************/
3192bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
320532ed618SSoby Mathew {
321f1be00daSLouis Mayencourt 	u_register_t scr_el3;
322532ed618SSoby Mathew 	el3_state_t *state;
323532ed618SSoby Mathew 	gp_regs_t *gp_regs;
324532ed618SSoby Mathew 
325f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
326f0c96a2eSBoyan Karatotev 
327532ed618SSoby Mathew 	/* Clear any residual register values from the context */
32832f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
329532ed618SSoby Mathew 
330532ed618SSoby Mathew 	/*
3315e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
3325e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
3335e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
3345e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
3355e8cc727SBoyan Karatotev 	 */
3365e8cc727SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS
3375e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
3385e8cc727SBoyan Karatotev 
3395e8cc727SBoyan Karatotev 	/*
3405e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
3415e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
3425e8cc727SBoyan Karatotev 	 */
3435e8cc727SBoyan Karatotev 	u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
3445e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
3455e8cc727SBoyan Karatotev 	write_ctx_reg(el2_ctx, CTX_ICC_SRE_EL2, icc_sre_el2);
3465e8cc727SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */
3475e8cc727SBoyan Karatotev 
3485c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
3495c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
350c5ea4f8aSZelalem Aweke 
35118f2efd6SDavid Cunado 	/*
352f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
353f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
354f0c96a2eSBoyan Karatotev 	 *
355f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
356f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
357f0c96a2eSBoyan Karatotev 	 *
358f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
359f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
360f0c96a2eSBoyan Karatotev 	 *
361f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
362f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
363f0c96a2eSBoyan Karatotev 	 */
364f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
365f0c96a2eSBoyan Karatotev 
366f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
367f0c96a2eSBoyan Karatotev 
368f0c96a2eSBoyan Karatotev 	/*
36918f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
37018f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
37118f2efd6SDavid Cunado 	 */
372c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
373532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
374c5ea4f8aSZelalem Aweke 	}
3752bbad1d1SZelalem Aweke 
37618f2efd6SDavid Cunado 	/*
37718f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
37818f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
379b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
380b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
381b515f541SZelalem Aweke 	 * is not trapped)
38218f2efd6SDavid Cunado 	 */
383c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
384532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
385c5ea4f8aSZelalem Aweke 	}
386532ed618SSoby Mathew 
387cb4ec47bSjohpow01 	/*
388cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
389cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
390cb4ec47bSjohpow01 	 */
391c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
392cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
393c5a3ebbdSAndre Przywara 	}
394cb4ec47bSjohpow01 
395ff86e0b4SJuan Pablo Conde 	/*
396ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
397ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
398ff86e0b4SJuan Pablo Conde 	 */
399ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP
400ff86e0b4SJuan Pablo Conde 	scr_el3 |= SCR_TRNDR_BIT;
401ff86e0b4SJuan Pablo Conde #endif
402ff86e0b4SJuan Pablo Conde 
4031a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4041a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4051a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4061a7c1cfeSJeenu Viswambharan #endif
4071a7c1cfeSJeenu Viswambharan 
408f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS
409f0c96a2eSBoyan Karatotev 	/*
410f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
411f0c96a2eSBoyan Karatotev 	 *
412f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
413f0c96a2eSBoyan Karatotev 	 *  other than EL3
414f0c96a2eSBoyan Karatotev 	 *
415f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
416f0c96a2eSBoyan Karatotev 	 *  than EL3
417f0c96a2eSBoyan Karatotev 	 */
418f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
419f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
420f0c96a2eSBoyan Karatotev 
4215283962eSAntonio Nino Diaz 	/*
422d3331603SMark Brown 	 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
423d3331603SMark Brown 	 */
424d3331603SMark Brown 	if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
425d3331603SMark Brown 		scr_el3 |= SCR_TCR2EN_BIT;
426d3331603SMark Brown 	}
427d3331603SMark Brown 
428d3331603SMark Brown 	/*
429062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
430062b6c6bSMark Brown 	 * registers for AArch64 if present.
431062b6c6bSMark Brown 	 */
432062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
433062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
434062b6c6bSMark Brown 	}
435062b6c6bSMark Brown 
436062b6c6bSMark Brown 	/*
437688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
438688ab57bSMark Brown 	 */
439688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
440688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
441688ab57bSMark Brown 	}
442688ab57bSMark Brown 
443688ab57bSMark Brown 	/*
44418f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
44518f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
44618f2efd6SDavid Cunado 	 * next mode is Hyp.
447110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
448110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
449110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
45029d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
45129d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
45229d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
453532ed618SSoby Mathew 	 */
454a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
455a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
456a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
457532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
458110ee433SJimmy Brisson 
459ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
460110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
461110ee433SJimmy Brisson 		}
46229d0ee54SJimmy Brisson 
463b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
46429d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
46529d0ee54SJimmy Brisson 		}
466532ed618SSoby Mathew 	}
467532ed618SSoby Mathew 
4686cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
4691223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
4706cac724dSjohpow01 		/* Set delay in SCR_EL3 */
4716cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
472781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
4736cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
4746cac724dSjohpow01 
4756cac724dSjohpow01 		/* Enable WFE delay */
4766cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
4771223d2a0SAndre Przywara 	}
4786cac724dSjohpow01 
4799f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
4809f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
4819f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
4829f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
4839f4b6259SJayanth Dodderi Chidanand 	}
4849f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
4859f4b6259SJayanth Dodderi Chidanand 
48618f2efd6SDavid Cunado 	/*
487e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
488e290a8fcSAlexei Fedorov 	 * before doing ERET
4893e61b2b5SDavid Cunado 	 */
490532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
491532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
492532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
493532ed618SSoby Mathew 
494532ed618SSoby Mathew 	/*
495532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
496532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
497532ed618SSoby Mathew 	 */
498532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
499532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
500532ed618SSoby Mathew }
501532ed618SSoby Mathew 
502532ed618SSoby Mathew /*******************************************************************************
5032bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
5042bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
5052bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
5062bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
5072bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
5082bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
5092bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
5102bbad1d1SZelalem Aweke  * state cpu context pointers.
5112bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
5122bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
5132bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
5142bbad1d1SZelalem Aweke  ******************************************************************************/
5152bbad1d1SZelalem Aweke void __init cm_init(void)
5162bbad1d1SZelalem Aweke {
5172bbad1d1SZelalem Aweke 	/*
5181b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
5192bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
5202bbad1d1SZelalem Aweke 	 */
5212bbad1d1SZelalem Aweke }
5222bbad1d1SZelalem Aweke 
5232bbad1d1SZelalem Aweke /*******************************************************************************
5242bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
5252bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
5262bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
5272bbad1d1SZelalem Aweke  ******************************************************************************/
5282bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
5292bbad1d1SZelalem Aweke {
5302bbad1d1SZelalem Aweke 	unsigned int security_state;
5312bbad1d1SZelalem Aweke 
5322bbad1d1SZelalem Aweke 	assert(ctx != NULL);
5332bbad1d1SZelalem Aweke 
5342bbad1d1SZelalem Aweke 	/*
5352bbad1d1SZelalem Aweke 	 * Perform initializations that are common
5362bbad1d1SZelalem Aweke 	 * to all security states
5372bbad1d1SZelalem Aweke 	 */
5382bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
5392bbad1d1SZelalem Aweke 
5402bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
5412bbad1d1SZelalem Aweke 
5422bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
5432bbad1d1SZelalem Aweke 	switch (security_state) {
5442bbad1d1SZelalem Aweke 	case SECURE:
5452bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
5462bbad1d1SZelalem Aweke 		break;
5472bbad1d1SZelalem Aweke #if ENABLE_RME
5482bbad1d1SZelalem Aweke 	case REALM:
5492bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
5502bbad1d1SZelalem Aweke 		break;
5512bbad1d1SZelalem Aweke #endif
5522bbad1d1SZelalem Aweke 	case NON_SECURE:
5532bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
5542bbad1d1SZelalem Aweke 		break;
5552bbad1d1SZelalem Aweke 	default:
5562bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
5572bbad1d1SZelalem Aweke 		panic();
5582bbad1d1SZelalem Aweke 		break;
5592bbad1d1SZelalem Aweke 	}
5602bbad1d1SZelalem Aweke }
5612bbad1d1SZelalem Aweke 
5622bbad1d1SZelalem Aweke /*******************************************************************************
56324a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
56424a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
56524a70738SBoyan Karatotev  * overwritten by el3_exit.
56624a70738SBoyan Karatotev  ******************************************************************************/
56724a70738SBoyan Karatotev #if IMAGE_BL31
56824a70738SBoyan Karatotev void cm_manage_extensions_el3(void)
56924a70738SBoyan Karatotev {
57060d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
57160d330dcSBoyan Karatotev 		spe_init_el3();
57260d330dcSBoyan Karatotev 	}
57360d330dcSBoyan Karatotev 
5744085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
5754085a02cSBoyan Karatotev 		amu_init_el3();
5764085a02cSBoyan Karatotev 	}
5774085a02cSBoyan Karatotev 
57860d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
57960d330dcSBoyan Karatotev 		sme_init_el3();
58060d330dcSBoyan Karatotev 	}
58160d330dcSBoyan Karatotev 
58260d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
58360d330dcSBoyan Karatotev 		trbe_init_el3();
58460d330dcSBoyan Karatotev 	}
58560d330dcSBoyan Karatotev 
58660d330dcSBoyan Karatotev 	if (is_feat_brbe_supported()) {
58760d330dcSBoyan Karatotev 		brbe_init_el3();
58860d330dcSBoyan Karatotev 	}
58960d330dcSBoyan Karatotev 
59060d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
59160d330dcSBoyan Karatotev 		trf_init_el3();
59260d330dcSBoyan Karatotev 	}
59360d330dcSBoyan Karatotev 
59460d330dcSBoyan Karatotev 	pmuv3_init_el3();
59524a70738SBoyan Karatotev }
59624a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
59724a70738SBoyan Karatotev 
5984087ed6cSJayanth Dodderi Chidanand /******************************************************************************
5994087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
6004087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
6014087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
6024087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31
6034087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
6044087ed6cSJayanth Dodderi Chidanand {
6054087ed6cSJayanth Dodderi Chidanand 	/*
6064087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
6074087ed6cSJayanth Dodderi Chidanand 	 *
6084087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
6094087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
6104087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
6114087ed6cSJayanth Dodderi Chidanand 	 *
6124087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
6134087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
6144087ed6cSJayanth Dodderi Chidanand 	 */
6154087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
616*ac4f6aafSArvind Ram Prakash 
6174087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
618*ac4f6aafSArvind Ram Prakash 
619*ac4f6aafSArvind Ram Prakash 	/*
620*ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
621*ac4f6aafSArvind Ram Prakash 	 *
622*ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
623*ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
624*ac4f6aafSArvind Ram Prakash 	 */
625*ac4f6aafSArvind Ram Prakash 
626*ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
6274087ed6cSJayanth Dodderi Chidanand }
6284087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
6294087ed6cSJayanth Dodderi Chidanand 
63024a70738SBoyan Karatotev /*******************************************************************************
631461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
632461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
633461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
634461c0a5dSElizabeth Ho  ******************************************************************************/
635461c0a5dSElizabeth Ho #if IMAGE_BL31
636461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void)
637461c0a5dSElizabeth Ho {
6384087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
6394087ed6cSJayanth Dodderi Chidanand 
640461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
641461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
642461c0a5dSElizabeth Ho 	}
643461c0a5dSElizabeth Ho 
644461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
645461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
646461c0a5dSElizabeth Ho 	}
647461c0a5dSElizabeth Ho 
648461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
649461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
650461c0a5dSElizabeth Ho 	}
651461c0a5dSElizabeth Ho 
652461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
653461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
654461c0a5dSElizabeth Ho 	}
655*ac4f6aafSArvind Ram Prakash 
656*ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
657*ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
658*ac4f6aafSArvind Ram Prakash 	}
659461c0a5dSElizabeth Ho }
660461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
661461c0a5dSElizabeth Ho 
662461c0a5dSElizabeth Ho /*******************************************************************************
663461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
664461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
665461c0a5dSElizabeth Ho  * across the cores for the secure world.
666461c0a5dSElizabeth Ho  ******************************************************************************/
667461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
668461c0a5dSElizabeth Ho {
669461c0a5dSElizabeth Ho #if IMAGE_BL31
6704087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
6714087ed6cSJayanth Dodderi Chidanand 
672461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
673461c0a5dSElizabeth Ho 
674461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
675461c0a5dSElizabeth Ho 		/*
676461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
677461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
678461c0a5dSElizabeth Ho 		 */
679461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
680461c0a5dSElizabeth Ho 		} else {
681461c0a5dSElizabeth Ho 		/*
682461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
683461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
684461c0a5dSElizabeth Ho 		 */
685461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
686461c0a5dSElizabeth Ho 		}
687461c0a5dSElizabeth Ho 	}
688461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
689461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
690461c0a5dSElizabeth Ho 		/*
691461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
692461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
693461c0a5dSElizabeth Ho 		 */
694461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
695461c0a5dSElizabeth Ho 		} else {
696461c0a5dSElizabeth Ho 		/*
697461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
698461c0a5dSElizabeth Ho 		 * can safely use them.
699461c0a5dSElizabeth Ho 		 */
700461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
701461c0a5dSElizabeth Ho 		}
702461c0a5dSElizabeth Ho 	}
703461c0a5dSElizabeth Ho 
704461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
705461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
706461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
707461c0a5dSElizabeth Ho 	}
708461c0a5dSElizabeth Ho 
709461c0a5dSElizabeth Ho 	has_secure_perworld_init = true;
710461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
711461c0a5dSElizabeth Ho }
712461c0a5dSElizabeth Ho 
713461c0a5dSElizabeth Ho /*******************************************************************************
71424a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
71524a70738SBoyan Karatotev  ******************************************************************************/
71624a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
71724a70738SBoyan Karatotev {
71824a70738SBoyan Karatotev #if IMAGE_BL31
7194085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
7204085a02cSBoyan Karatotev 		amu_enable(ctx);
7214085a02cSBoyan Karatotev 	}
7224085a02cSBoyan Karatotev 
72360d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
72460d330dcSBoyan Karatotev 		sme_enable(ctx);
72560d330dcSBoyan Karatotev 	}
72660d330dcSBoyan Karatotev 
727c73686a1SBoyan Karatotev 	pmuv3_enable(ctx);
72824a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
72924a70738SBoyan Karatotev }
73024a70738SBoyan Karatotev 
731b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
732b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void)
733b48bd790SBoyan Karatotev {
734b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = read_hcr_el2();
735b48bd790SBoyan Karatotev 	/*
736b48bd790SBoyan Karatotev 	 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
737b48bd790SBoyan Karatotev 	 *  accessing key registers or using pointer authentication instructions
738b48bd790SBoyan Karatotev 	 *  from lower ELs.
739b48bd790SBoyan Karatotev 	 */
740b48bd790SBoyan Karatotev 	hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
741b48bd790SBoyan Karatotev 
742b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
743b48bd790SBoyan Karatotev }
744b48bd790SBoyan Karatotev 
745183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
74624a70738SBoyan Karatotev /*******************************************************************************
74724a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
74824a70738SBoyan Karatotev  * world when EL2 is empty and unused.
74924a70738SBoyan Karatotev  ******************************************************************************/
75024a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
75124a70738SBoyan Karatotev {
75224a70738SBoyan Karatotev #if IMAGE_BL31
75360d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
75460d330dcSBoyan Karatotev 		spe_init_el2_unused();
75560d330dcSBoyan Karatotev 	}
75660d330dcSBoyan Karatotev 
7574085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
7584085a02cSBoyan Karatotev 		amu_init_el2_unused();
7594085a02cSBoyan Karatotev 	}
7604085a02cSBoyan Karatotev 
76160d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
76260d330dcSBoyan Karatotev 		mpam_init_el2_unused();
76360d330dcSBoyan Karatotev 	}
76460d330dcSBoyan Karatotev 
76560d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
76660d330dcSBoyan Karatotev 		trbe_init_el2_unused();
76760d330dcSBoyan Karatotev 	}
76860d330dcSBoyan Karatotev 
76960d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
77060d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
77160d330dcSBoyan Karatotev 	}
77260d330dcSBoyan Karatotev 
77360d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
77460d330dcSBoyan Karatotev 		trf_init_el2_unused();
77560d330dcSBoyan Karatotev 	}
77660d330dcSBoyan Karatotev 
777c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
77860d330dcSBoyan Karatotev 
77960d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
78060d330dcSBoyan Karatotev 		sve_init_el2_unused();
78160d330dcSBoyan Karatotev 	}
78260d330dcSBoyan Karatotev 
78360d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
78460d330dcSBoyan Karatotev 		sme_init_el2_unused();
78560d330dcSBoyan Karatotev 	}
786b48bd790SBoyan Karatotev 
787b48bd790SBoyan Karatotev #if ENABLE_PAUTH
788b48bd790SBoyan Karatotev 	enable_pauth_el2();
789b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */
79024a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
79124a70738SBoyan Karatotev }
792183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
79324a70738SBoyan Karatotev 
79424a70738SBoyan Karatotev /*******************************************************************************
79568ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
79668ac5ed0SArunachalam Ganapathy  ******************************************************************************/
797dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
79868ac5ed0SArunachalam Ganapathy {
79968ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
8000d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
8010d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
8020d122947SBoyan Karatotev 		/*
8030d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
8040d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
8050d122947SBoyan Karatotev 		 */
80660d330dcSBoyan Karatotev 			sme_init_el3();
8070d122947SBoyan Karatotev 			sme_enable(ctx);
8080d122947SBoyan Karatotev 		} else {
8090d122947SBoyan Karatotev 		/*
8100d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
8110d122947SBoyan Karatotev 		 * world can safely use the associated registers.
8120d122947SBoyan Karatotev 		 */
8130d122947SBoyan Karatotev 			sme_disable(ctx);
8140d122947SBoyan Karatotev 		}
8150d122947SBoyan Karatotev 	}
816dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
81768ac5ed0SArunachalam Ganapathy }
81868ac5ed0SArunachalam Ganapathy 
81968ac5ed0SArunachalam Ganapathy /*******************************************************************************
820532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
821532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
822532ed618SSoby Mathew  * specified by the entry_point_info structure.
823532ed618SSoby Mathew  ******************************************************************************/
824532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
825532ed618SSoby Mathew 			      const entry_point_info_t *ep)
826532ed618SSoby Mathew {
827532ed618SSoby Mathew 	cpu_context_t *ctx;
828532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
8291634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
830532ed618SSoby Mathew }
831532ed618SSoby Mathew 
832532ed618SSoby Mathew /*******************************************************************************
833532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
834532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
835532ed618SSoby Mathew  * entry_point_info structure.
836532ed618SSoby Mathew  ******************************************************************************/
837532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
838532ed618SSoby Mathew {
839532ed618SSoby Mathew 	cpu_context_t *ctx;
840532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
8411634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
842532ed618SSoby Mathew }
843532ed618SSoby Mathew 
844b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
845183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
846b48bd790SBoyan Karatotev {
847183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
848b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
849b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
850b48bd790SBoyan Karatotev 	u_register_t scr_el3;
851b48bd790SBoyan Karatotev 
852b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
853b48bd790SBoyan Karatotev 
854b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
855b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
856b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
857b48bd790SBoyan Karatotev 	}
858b48bd790SBoyan Karatotev 
859b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
860b48bd790SBoyan Karatotev 
861b48bd790SBoyan Karatotev 	/*
862b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
863b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
864b48bd790SBoyan Karatotev 	 */
865b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
866b48bd790SBoyan Karatotev 
867b48bd790SBoyan Karatotev 	/*
868b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
869b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
870b48bd790SBoyan Karatotev 	 *
871b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
872b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
873b48bd790SBoyan Karatotev 	 *
874b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
875b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
876b48bd790SBoyan Karatotev 	 */
877b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
878b48bd790SBoyan Karatotev 
879b48bd790SBoyan Karatotev 	/*
880b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
881b48bd790SBoyan Karatotev 	 * UNKNOWN value.
882b48bd790SBoyan Karatotev 	 */
883b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
884b48bd790SBoyan Karatotev 
885b48bd790SBoyan Karatotev 	/*
886b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
887b48bd790SBoyan Karatotev 	 * respectively.
888b48bd790SBoyan Karatotev 	 */
889b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
890b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
891b48bd790SBoyan Karatotev 
892b48bd790SBoyan Karatotev 	/*
893b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
894b48bd790SBoyan Karatotev 	 *
895b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
896b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
897b48bd790SBoyan Karatotev 	 * VMID.
898b48bd790SBoyan Karatotev 	 *
899b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
900b48bd790SBoyan Karatotev 	 * disabled.
901b48bd790SBoyan Karatotev 	 */
902b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
903b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
904b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
905b48bd790SBoyan Karatotev 
906b48bd790SBoyan Karatotev 	/*
907b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
908b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
909b48bd790SBoyan Karatotev 	 *
910b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
911b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
912b48bd790SBoyan Karatotev 	 *
913b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
914b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
915b48bd790SBoyan Karatotev 	 *
916b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
917b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
918b48bd790SBoyan Karatotev 	 *
919b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
920b48bd790SBoyan Karatotev 	 * EL2.
921b48bd790SBoyan Karatotev 	 */
922b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
923b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
924b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
925b48bd790SBoyan Karatotev 
926b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
927b48bd790SBoyan Karatotev 
928b48bd790SBoyan Karatotev 	/*
929b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
930b48bd790SBoyan Karatotev 	 *
931b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
932b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
933b48bd790SBoyan Karatotev 	 */
934b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
935b48bd790SBoyan Karatotev 
936b48bd790SBoyan Karatotev 	/*
937b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
938b48bd790SBoyan Karatotev 	 * reset.
939b48bd790SBoyan Karatotev 	 *
940b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
941b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
942b48bd790SBoyan Karatotev 	 */
943b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
944b48bd790SBoyan Karatotev 
945b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
946183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
947b48bd790SBoyan Karatotev }
948b48bd790SBoyan Karatotev 
949532ed618SSoby Mathew /*******************************************************************************
950c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
951c5ea4f8aSZelalem Aweke  * normal world.
952532ed618SSoby Mathew  *
953532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
954532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
955532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
956532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
957532ed618SSoby Mathew  ******************************************************************************/
958532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
959532ed618SSoby Mathew {
960b48bd790SBoyan Karatotev 	u_register_t sctlr_elx, scr_el3;
961532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
962532ed618SSoby Mathew 
963a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
964532ed618SSoby Mathew 
965532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
966ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
967ddb615b4SJuan Pablo Conde 
968f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
969a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
970ddb615b4SJuan Pablo Conde 
971ddb615b4SJuan Pablo Conde 		if (((scr_el3 & SCR_HCE_BIT) != 0U)
972ddb615b4SJuan Pablo Conde 			|| (el2_implemented != EL_IMPL_NONE)) {
973ddb615b4SJuan Pablo Conde 			/*
974ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
975ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
976ddb615b4SJuan Pablo Conde 			 */
977ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
978ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
979ddb615b4SJuan Pablo Conde 			}
9804a530b4cSJuan Pablo Conde 
9814a530b4cSJuan Pablo Conde 			/*
9824a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
9834a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
9844a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
9854a530b4cSJuan Pablo Conde 			 * behavior.
9864a530b4cSJuan Pablo Conde 			 */
9874a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
9884a530b4cSJuan Pablo Conde 				/*
9894a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
9904a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
9914a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
9924a530b4cSJuan Pablo Conde 				 * initialization for this feature.
9934a530b4cSJuan Pablo Conde 				 */
9944a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
9954a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
9964a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
997ddb615b4SJuan Pablo Conde 			}
9984a530b4cSJuan Pablo Conde 		}
9994a530b4cSJuan Pablo Conde 
1000ddb615b4SJuan Pablo Conde 
1001a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1002532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
10032825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
1004532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
10052e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
1006532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
10075f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
10085f5d1ed7SLouis Mayencourt 			/*
10095f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
10105f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
10115f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
10125f5d1ed7SLouis Mayencourt 			 */
10135f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
10145f5d1ed7SLouis Mayencourt #endif
1015532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
1016ddb615b4SJuan Pablo Conde 		} else if (el2_implemented != EL_IMPL_NONE) {
1017b48bd790SBoyan Karatotev 			init_nonsecure_el2_unused(ctx);
1018532ed618SSoby Mathew 		}
1019532ed618SSoby Mathew 	}
1020532ed618SSoby Mathew 
102117b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
102217b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1023532ed618SSoby Mathew }
1024532ed618SSoby Mathew 
102528f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
1026bb7b85a3SAndre Przywara 
1027bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1028bb7b85a3SAndre Przywara {
1029bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2());
1030bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1031bb7b85a3SAndre Przywara 		write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2());
1032bb7b85a3SAndre Przywara 	}
1033bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2());
1034bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2());
1035bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2());
1036bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2());
1037bb7b85a3SAndre Przywara }
1038bb7b85a3SAndre Przywara 
1039bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1040bb7b85a3SAndre Przywara {
1041bb7b85a3SAndre Przywara 	write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2));
1042bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1043bb7b85a3SAndre Przywara 		write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2));
1044bb7b85a3SAndre Przywara 	}
1045bb7b85a3SAndre Przywara 	write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2));
1046bb7b85a3SAndre Przywara 	write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2));
1047bb7b85a3SAndre Przywara 	write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2));
1048bb7b85a3SAndre Przywara 	write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2));
1049bb7b85a3SAndre Przywara }
1050bb7b85a3SAndre Przywara 
10519448f2b8SAndre Przywara static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
10529448f2b8SAndre Przywara {
10539448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
10549448f2b8SAndre Przywara 
10559448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2());
10569448f2b8SAndre Przywara 
10579448f2b8SAndre Przywara 	/*
10589448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
10599448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
10609448f2b8SAndre Przywara 	 */
10619448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
10629448f2b8SAndre Przywara 		return;
10639448f2b8SAndre Przywara 	}
10649448f2b8SAndre Przywara 
10659448f2b8SAndre Przywara 	/*
10669448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
10679448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
10689448f2b8SAndre Przywara 	 */
10699448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2());
10709448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2());
10719448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2());
10729448f2b8SAndre Przywara 
10739448f2b8SAndre Przywara 	/*
10749448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
10759448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
10769448f2b8SAndre Przywara 	 */
10779448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
10789448f2b8SAndre Przywara 	case 7:
10799448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2());
10809448f2b8SAndre Przywara 		__fallthrough;
10819448f2b8SAndre Przywara 	case 6:
10829448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2());
10839448f2b8SAndre Przywara 		__fallthrough;
10849448f2b8SAndre Przywara 	case 5:
10859448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2());
10869448f2b8SAndre Przywara 		__fallthrough;
10879448f2b8SAndre Przywara 	case 4:
10889448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2());
10899448f2b8SAndre Przywara 		__fallthrough;
10909448f2b8SAndre Przywara 	case 3:
10919448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2());
10929448f2b8SAndre Przywara 		__fallthrough;
10939448f2b8SAndre Przywara 	case 2:
10949448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2());
10959448f2b8SAndre Przywara 		__fallthrough;
10969448f2b8SAndre Przywara 	case 1:
10979448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2());
10989448f2b8SAndre Przywara 		break;
10999448f2b8SAndre Przywara 	}
11009448f2b8SAndre Przywara }
11019448f2b8SAndre Przywara 
11029448f2b8SAndre Przywara static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
11039448f2b8SAndre Przywara {
11049448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
11059448f2b8SAndre Przywara 
11069448f2b8SAndre Przywara 	write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2));
11079448f2b8SAndre Przywara 
11089448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
11099448f2b8SAndre Przywara 		return;
11109448f2b8SAndre Przywara 	}
11119448f2b8SAndre Przywara 
11129448f2b8SAndre Przywara 	write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2));
11139448f2b8SAndre Przywara 	write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2));
11149448f2b8SAndre Przywara 	write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2));
11159448f2b8SAndre Przywara 
11169448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
11179448f2b8SAndre Przywara 	case 7:
11189448f2b8SAndre Przywara 		write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2));
11199448f2b8SAndre Przywara 		__fallthrough;
11209448f2b8SAndre Przywara 	case 6:
11219448f2b8SAndre Przywara 		write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2));
11229448f2b8SAndre Przywara 		__fallthrough;
11239448f2b8SAndre Przywara 	case 5:
11249448f2b8SAndre Przywara 		write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2));
11259448f2b8SAndre Przywara 		__fallthrough;
11269448f2b8SAndre Przywara 	case 4:
11279448f2b8SAndre Przywara 		write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2));
11289448f2b8SAndre Przywara 		__fallthrough;
11299448f2b8SAndre Przywara 	case 3:
11309448f2b8SAndre Przywara 		write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2));
11319448f2b8SAndre Przywara 		__fallthrough;
11329448f2b8SAndre Przywara 	case 2:
11339448f2b8SAndre Przywara 		write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2));
11349448f2b8SAndre Przywara 		__fallthrough;
11359448f2b8SAndre Przywara 	case 1:
11369448f2b8SAndre Przywara 		write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2));
11379448f2b8SAndre Przywara 		break;
11389448f2b8SAndre Przywara 	}
11399448f2b8SAndre Przywara }
11409448f2b8SAndre Przywara 
1141ac58e574SBoyan Karatotev /* -----------------------------------------------------
1142ac58e574SBoyan Karatotev  * The following registers are not added:
1143ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1144ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1145ac58e574SBoyan Karatotev  * ICH_AP0R<n>_EL2
1146ac58e574SBoyan Karatotev  * ICH_AP1R<n>_EL2
1147ac58e574SBoyan Karatotev  * ICH_LR<n>_EL2
1148ac58e574SBoyan Karatotev  * -----------------------------------------------------
1149ac58e574SBoyan Karatotev  */
1150ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1151ac58e574SBoyan Karatotev {
1152ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ACTLR_EL2, read_actlr_el2());
1153ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_AFSR0_EL2, read_afsr0_el2());
1154ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_AFSR1_EL2, read_afsr1_el2());
1155ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_AMAIR_EL2, read_amair_el2());
1156ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_CNTHCTL_EL2, read_cnthctl_el2());
1157ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_CNTVOFF_EL2, read_cntvoff_el2());
1158ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_CPTR_EL2, read_cptr_el2());
1159ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1160ac58e574SBoyan Karatotev 		write_ctx_reg(ctx, CTX_DBGVCR32_EL2, read_dbgvcr32_el2());
1161ac58e574SBoyan Karatotev 	}
1162ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ELR_EL2, read_elr_el2());
1163ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ESR_EL2, read_esr_el2());
1164ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_FAR_EL2, read_far_el2());
1165ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_HACR_EL2, read_hacr_el2());
1166ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_HCR_EL2, read_hcr_el2());
1167ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_HPFAR_EL2, read_hpfar_el2());
1168ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_HSTR_EL2, read_hstr_el2());
11695c52d7e5SBoyan Karatotev 
11705c52d7e5SBoyan Karatotev 	/*
11715c52d7e5SBoyan Karatotev 	 * Set the NS bit to be able to access the ICC_SRE_EL2 register
11725c52d7e5SBoyan Karatotev 	 * TODO: remove with root context
11735c52d7e5SBoyan Karatotev 	 */
11745c52d7e5SBoyan Karatotev 	u_register_t scr_el3 = read_scr_el3();
11755c52d7e5SBoyan Karatotev 
11765c52d7e5SBoyan Karatotev 	write_scr_el3(scr_el3 | SCR_NS_BIT);
11775c52d7e5SBoyan Karatotev 	isb();
1178ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ICC_SRE_EL2, read_icc_sre_el2());
11795c52d7e5SBoyan Karatotev 
11805c52d7e5SBoyan Karatotev 	write_scr_el3(scr_el3);
11815c52d7e5SBoyan Karatotev 	isb();
11825c52d7e5SBoyan Karatotev 
1183ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ICH_HCR_EL2, read_ich_hcr_el2());
1184ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ICH_VMCR_EL2, read_ich_vmcr_el2());
1185ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_MAIR_EL2, read_mair_el2());
1186ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_MDCR_EL2, read_mdcr_el2());
1187ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_SCTLR_EL2, read_sctlr_el2());
1188ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_SPSR_EL2, read_spsr_el2());
1189ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_SP_EL2, read_sp_el2());
1190ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_TCR_EL2, read_tcr_el2());
1191ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_TPIDR_EL2, read_tpidr_el2());
1192ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_TTBR0_EL2, read_ttbr0_el2());
1193ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_VBAR_EL2, read_vbar_el2());
1194ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_VMPIDR_EL2, read_vmpidr_el2());
1195ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_VPIDR_EL2, read_vpidr_el2());
1196ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_VTCR_EL2, read_vtcr_el2());
1197ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_VTTBR_EL2, read_vttbr_el2());
1198ac58e574SBoyan Karatotev }
1199ac58e574SBoyan Karatotev 
1200ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1201ac58e574SBoyan Karatotev {
1202ac58e574SBoyan Karatotev 	write_actlr_el2(read_ctx_reg(ctx, CTX_ACTLR_EL2));
1203ac58e574SBoyan Karatotev 	write_afsr0_el2(read_ctx_reg(ctx, CTX_AFSR0_EL2));
1204ac58e574SBoyan Karatotev 	write_afsr1_el2(read_ctx_reg(ctx, CTX_AFSR1_EL2));
1205ac58e574SBoyan Karatotev 	write_amair_el2(read_ctx_reg(ctx, CTX_AMAIR_EL2));
1206ac58e574SBoyan Karatotev 	write_cnthctl_el2(read_ctx_reg(ctx, CTX_CNTHCTL_EL2));
1207ac58e574SBoyan Karatotev 	write_cntvoff_el2(read_ctx_reg(ctx, CTX_CNTVOFF_EL2));
1208ac58e574SBoyan Karatotev 	write_cptr_el2(read_ctx_reg(ctx, CTX_CPTR_EL2));
1209ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1210ac58e574SBoyan Karatotev 		write_dbgvcr32_el2(read_ctx_reg(ctx, CTX_DBGVCR32_EL2));
1211ac58e574SBoyan Karatotev 	}
1212ac58e574SBoyan Karatotev 	write_elr_el2(read_ctx_reg(ctx, CTX_ELR_EL2));
1213ac58e574SBoyan Karatotev 	write_esr_el2(read_ctx_reg(ctx, CTX_ESR_EL2));
1214ac58e574SBoyan Karatotev 	write_far_el2(read_ctx_reg(ctx, CTX_FAR_EL2));
1215ac58e574SBoyan Karatotev 	write_hacr_el2(read_ctx_reg(ctx, CTX_HACR_EL2));
1216ac58e574SBoyan Karatotev 	write_hcr_el2(read_ctx_reg(ctx, CTX_HCR_EL2));
1217ac58e574SBoyan Karatotev 	write_hpfar_el2(read_ctx_reg(ctx, CTX_HPFAR_EL2));
1218ac58e574SBoyan Karatotev 	write_hstr_el2(read_ctx_reg(ctx, CTX_HSTR_EL2));
12195c52d7e5SBoyan Karatotev 
12205c52d7e5SBoyan Karatotev 	/*
12215c52d7e5SBoyan Karatotev 	 * Set the NS bit to be able to access the ICC_SRE_EL2 register
12225c52d7e5SBoyan Karatotev 	 * TODO: remove with root context
12235c52d7e5SBoyan Karatotev 	 */
12245c52d7e5SBoyan Karatotev 	u_register_t scr_el3 = read_scr_el3();
12255c52d7e5SBoyan Karatotev 
12265c52d7e5SBoyan Karatotev 	write_scr_el3(scr_el3 | SCR_NS_BIT);
12275c52d7e5SBoyan Karatotev 	isb();
1228ac58e574SBoyan Karatotev 	write_icc_sre_el2(read_ctx_reg(ctx, CTX_ICC_SRE_EL2));
12295c52d7e5SBoyan Karatotev 
12305c52d7e5SBoyan Karatotev 	write_scr_el3(scr_el3);
12315c52d7e5SBoyan Karatotev 	isb();
12325c52d7e5SBoyan Karatotev 
1233ac58e574SBoyan Karatotev 	write_ich_hcr_el2(read_ctx_reg(ctx, CTX_ICH_HCR_EL2));
1234ac58e574SBoyan Karatotev 	write_ich_vmcr_el2(read_ctx_reg(ctx, CTX_ICH_VMCR_EL2));
1235ac58e574SBoyan Karatotev 	write_mair_el2(read_ctx_reg(ctx, CTX_MAIR_EL2));
1236ac58e574SBoyan Karatotev 	write_mdcr_el2(read_ctx_reg(ctx, CTX_MDCR_EL2));
1237ac58e574SBoyan Karatotev 	write_sctlr_el2(read_ctx_reg(ctx, CTX_SCTLR_EL2));
1238ac58e574SBoyan Karatotev 	write_spsr_el2(read_ctx_reg(ctx, CTX_SPSR_EL2));
1239ac58e574SBoyan Karatotev 	write_sp_el2(read_ctx_reg(ctx, CTX_SP_EL2));
1240ac58e574SBoyan Karatotev 	write_tcr_el2(read_ctx_reg(ctx, CTX_TCR_EL2));
1241ac58e574SBoyan Karatotev 	write_tpidr_el2(read_ctx_reg(ctx, CTX_TPIDR_EL2));
1242ac58e574SBoyan Karatotev 	write_ttbr0_el2(read_ctx_reg(ctx, CTX_TTBR0_EL2));
1243ac58e574SBoyan Karatotev 	write_vbar_el2(read_ctx_reg(ctx, CTX_VBAR_EL2));
1244ac58e574SBoyan Karatotev 	write_vmpidr_el2(read_ctx_reg(ctx, CTX_VMPIDR_EL2));
1245ac58e574SBoyan Karatotev 	write_vpidr_el2(read_ctx_reg(ctx, CTX_VPIDR_EL2));
1246ac58e574SBoyan Karatotev 	write_vtcr_el2(read_ctx_reg(ctx, CTX_VTCR_EL2));
1247ac58e574SBoyan Karatotev 	write_vttbr_el2(read_ctx_reg(ctx, CTX_VTTBR_EL2));
1248ac58e574SBoyan Karatotev }
1249ac58e574SBoyan Karatotev 
125028f39f02SMax Shvetsov /*******************************************************************************
125128f39f02SMax Shvetsov  * Save EL2 sysreg context
125228f39f02SMax Shvetsov  ******************************************************************************/
125328f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
125428f39f02SMax Shvetsov {
125528f39f02SMax Shvetsov 	cpu_context_t *ctx;
1256d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
125728f39f02SMax Shvetsov 
125828f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
125928f39f02SMax Shvetsov 	assert(ctx != NULL);
126028f39f02SMax Shvetsov 
1261d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1262d20052f3SZelalem Aweke 
1263d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
1264d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1265ac58e574SBoyan Karatotev 	write_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2, read_tfsr_el2());
1266d20052f3SZelalem Aweke #endif
12679448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
1268d20052f3SZelalem Aweke 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
12699448f2b8SAndre Przywara 	}
1270bb7b85a3SAndre Przywara 
1271de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1272d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1273de8c4892SAndre Przywara 	}
1274bb7b85a3SAndre Przywara 
1275b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
12765c52d7e5SBoyan Karatotev 		write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2, read_cntpoff_el2());
1277b8f03d29SAndre Przywara 	}
1278b8f03d29SAndre Przywara 
1279ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
12805c52d7e5SBoyan Karatotev 		write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2, read_contextidr_el2());
12815c52d7e5SBoyan Karatotev 		write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2, read_ttbr1_el2());
1282ea735bf5SAndre Przywara 	}
12836503ff29SAndre Przywara 
12846503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
12855c52d7e5SBoyan Karatotev 		write_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2, read_vdisr_el2());
12865c52d7e5SBoyan Karatotev 		write_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2, read_vsesr_el2());
12876503ff29SAndre Przywara 	}
1288d5384b69SAndre Przywara 
1289d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
12905c52d7e5SBoyan Karatotev 		write_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2, read_vncr_el2());
1291d5384b69SAndre Przywara 	}
1292d5384b69SAndre Przywara 
1293fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1294fc8d2d39SAndre Przywara 		write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2());
1295fc8d2d39SAndre Przywara 	}
12967db710f0SAndre Przywara 
12977db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
12985c52d7e5SBoyan Karatotev 		write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2, read_scxtnum_el2());
12997db710f0SAndre Przywara 	}
13007db710f0SAndre Przywara 
1301c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1302c5a3ebbdSAndre Przywara 		write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2());
1303c5a3ebbdSAndre Przywara 	}
1304d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1305d3331603SMark Brown 		write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2());
1306d3331603SMark Brown 	}
1307062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1308062b6c6bSMark Brown 		write_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2, read_pire0_el2());
1309062b6c6bSMark Brown 		write_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2, read_pir_el2());
1310062b6c6bSMark Brown 	}
1311062b6c6bSMark Brown 	if (is_feat_s2pie_supported()) {
1312062b6c6bSMark Brown 		write_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2, read_s2pir_el2());
1313062b6c6bSMark Brown 	}
1314062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1315062b6c6bSMark Brown 		write_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2, read_por_el2());
1316062b6c6bSMark Brown 	}
1317688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1318688ab57bSMark Brown 		write_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2, read_gcspr_el2());
1319688ab57bSMark Brown 		write_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2, read_gcscr_el2());
1320688ab57bSMark Brown 	}
132128f39f02SMax Shvetsov }
132228f39f02SMax Shvetsov 
132328f39f02SMax Shvetsov /*******************************************************************************
132428f39f02SMax Shvetsov  * Restore EL2 sysreg context
132528f39f02SMax Shvetsov  ******************************************************************************/
132628f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
132728f39f02SMax Shvetsov {
132828f39f02SMax Shvetsov 	cpu_context_t *ctx;
1329d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
133028f39f02SMax Shvetsov 
133128f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
133228f39f02SMax Shvetsov 	assert(ctx != NULL);
133328f39f02SMax Shvetsov 
1334d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1335d20052f3SZelalem Aweke 
1336d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
1337d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1338ac58e574SBoyan Karatotev 	write_tfsr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2));
1339d20052f3SZelalem Aweke #endif
13409448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
1341d20052f3SZelalem Aweke 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
13429448f2b8SAndre Przywara 	}
1343bb7b85a3SAndre Przywara 
1344de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1345d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1346de8c4892SAndre Przywara 	}
1347bb7b85a3SAndre Przywara 
1348b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
13495c52d7e5SBoyan Karatotev 		write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2));
1350b8f03d29SAndre Przywara 	}
1351b8f03d29SAndre Przywara 
1352ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1353ea735bf5SAndre Przywara 		write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2));
1354ea735bf5SAndre Przywara 		write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2));
1355ea735bf5SAndre Przywara 	}
13566503ff29SAndre Przywara 
13576503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
13586503ff29SAndre Przywara 		write_vdisr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2));
13596503ff29SAndre Przywara 		write_vsesr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2));
13606503ff29SAndre Przywara 	}
1361d5384b69SAndre Przywara 
1362d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1363d5384b69SAndre Przywara 		write_vncr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2));
1364d5384b69SAndre Przywara 	}
1365fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1366fc8d2d39SAndre Przywara 		write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2));
1367fc8d2d39SAndre Przywara 	}
13687db710f0SAndre Przywara 
13697db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
13705c52d7e5SBoyan Karatotev 		write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2));
13717db710f0SAndre Przywara 	}
13727db710f0SAndre Przywara 
1373c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1374c5a3ebbdSAndre Przywara 		write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2));
1375c5a3ebbdSAndre Przywara 	}
1376d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1377d3331603SMark Brown 		write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2));
1378d3331603SMark Brown 	}
1379062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1380062b6c6bSMark Brown 		write_pire0_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2));
1381062b6c6bSMark Brown 		write_pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2));
1382062b6c6bSMark Brown 	}
1383062b6c6bSMark Brown 	if (is_feat_s2pie_supported()) {
1384062b6c6bSMark Brown 		write_s2pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2));
1385062b6c6bSMark Brown 	}
1386062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1387062b6c6bSMark Brown 		write_por_el2(read_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2));
1388062b6c6bSMark Brown 	}
1389688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1390688ab57bSMark Brown 		write_gcscr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2));
1391688ab57bSMark Brown 		write_gcspr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2));
1392688ab57bSMark Brown 	}
139328f39f02SMax Shvetsov }
139428f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
139528f39f02SMax Shvetsov 
1396532ed618SSoby Mathew /*******************************************************************************
13978b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
13988b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
13998b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
14008b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
14018b95e848SZelalem Aweke  ******************************************************************************/
14028b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
14038b95e848SZelalem Aweke {
14048b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
14054085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
14068b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
14078b95e848SZelalem Aweke 	assert(ctx != NULL);
14088b95e848SZelalem Aweke 
1409b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
14104085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1411b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1412b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
14134085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
14148b95e848SZelalem Aweke 
14158b95e848SZelalem Aweke 	/* Restore EL2 and EL1 sysreg contexts */
14168b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
14178b95e848SZelalem Aweke 	cm_el1_sysregs_context_restore(NON_SECURE);
14188b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
14198b95e848SZelalem Aweke #else
14208b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
14218b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
14228b95e848SZelalem Aweke }
14238b95e848SZelalem Aweke 
14248b95e848SZelalem Aweke /*******************************************************************************
1425532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
1426532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
1427532ed618SSoby Mathew  * state.
1428532ed618SSoby Mathew  ******************************************************************************/
1429532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1430532ed618SSoby Mathew {
1431532ed618SSoby Mathew 	cpu_context_t *ctx;
1432532ed618SSoby Mathew 
1433532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1434a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1435532ed618SSoby Mathew 
14362825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
143717b4c0ddSDimitris Papastamos 
143817b4c0ddSDimitris Papastamos #if IMAGE_BL31
143917b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
144017b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
144117b4c0ddSDimitris Papastamos 	else
144217b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
144317b4c0ddSDimitris Papastamos #endif
1444532ed618SSoby Mathew }
1445532ed618SSoby Mathew 
1446532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1447532ed618SSoby Mathew {
1448532ed618SSoby Mathew 	cpu_context_t *ctx;
1449532ed618SSoby Mathew 
1450532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1451a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1452532ed618SSoby Mathew 
14532825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
145417b4c0ddSDimitris Papastamos 
145517b4c0ddSDimitris Papastamos #if IMAGE_BL31
145617b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
145717b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
145817b4c0ddSDimitris Papastamos 	else
145917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
146017b4c0ddSDimitris Papastamos #endif
1461532ed618SSoby Mathew }
1462532ed618SSoby Mathew 
1463532ed618SSoby Mathew /*******************************************************************************
1464532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1465532ed618SSoby Mathew  * given security state with the given entrypoint
1466532ed618SSoby Mathew  ******************************************************************************/
1467532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1468532ed618SSoby Mathew {
1469532ed618SSoby Mathew 	cpu_context_t *ctx;
1470532ed618SSoby Mathew 	el3_state_t *state;
1471532ed618SSoby Mathew 
1472532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1473a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1474532ed618SSoby Mathew 
1475532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1476532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1477532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1478532ed618SSoby Mathew }
1479532ed618SSoby Mathew 
1480532ed618SSoby Mathew /*******************************************************************************
1481532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1482532ed618SSoby Mathew  * pertaining to the given security state
1483532ed618SSoby Mathew  ******************************************************************************/
1484532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1485532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1486532ed618SSoby Mathew {
1487532ed618SSoby Mathew 	cpu_context_t *ctx;
1488532ed618SSoby Mathew 	el3_state_t *state;
1489532ed618SSoby Mathew 
1490532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1491a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1492532ed618SSoby Mathew 
1493532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1494532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1495532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1496532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1497532ed618SSoby Mathew }
1498532ed618SSoby Mathew 
1499532ed618SSoby Mathew /*******************************************************************************
1500532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1501532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1502532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1503532ed618SSoby Mathew  ******************************************************************************/
1504532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1505532ed618SSoby Mathew 			  uint32_t bit_pos,
1506532ed618SSoby Mathew 			  uint32_t value)
1507532ed618SSoby Mathew {
1508532ed618SSoby Mathew 	cpu_context_t *ctx;
1509532ed618SSoby Mathew 	el3_state_t *state;
1510f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1511532ed618SSoby Mathew 
1512532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1513a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1514532ed618SSoby Mathew 
1515532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1516d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1517532ed618SSoby Mathew 
1518532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1519a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1520532ed618SSoby Mathew 
1521532ed618SSoby Mathew 	/*
1522532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1523532ed618SSoby Mathew 	 * and set it to its new value.
1524532ed618SSoby Mathew 	 */
1525532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1526f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1527d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1528f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1529532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1530532ed618SSoby Mathew }
1531532ed618SSoby Mathew 
1532532ed618SSoby Mathew /*******************************************************************************
1533532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1534532ed618SSoby Mathew  * given security state.
1535532ed618SSoby Mathew  ******************************************************************************/
1536f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1537532ed618SSoby Mathew {
1538532ed618SSoby Mathew 	cpu_context_t *ctx;
1539532ed618SSoby Mathew 	el3_state_t *state;
1540532ed618SSoby Mathew 
1541532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1542a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1543532ed618SSoby Mathew 
1544532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1545532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1546f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
1547532ed618SSoby Mathew }
1548532ed618SSoby Mathew 
1549532ed618SSoby Mathew /*******************************************************************************
1550532ed618SSoby Mathew  * This function is used to program the context that's used for exception
1551532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1552532ed618SSoby Mathew  * the required security state
1553532ed618SSoby Mathew  ******************************************************************************/
1554532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
1555532ed618SSoby Mathew {
1556532ed618SSoby Mathew 	cpu_context_t *ctx;
1557532ed618SSoby Mathew 
1558532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1559a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1560532ed618SSoby Mathew 
1561532ed618SSoby Mathew 	cm_set_next_context(ctx);
1562532ed618SSoby Mathew }
1563