1532ed618SSoby Mathew /* 27455cd17SGovindraj Raja * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h> 23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h> 2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 28744ad974Sjohpow01 #include <lib/extensions/brbe.h> 29a1032bebSJohn Powell #include <lib/extensions/cpa2.h> 3083271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h> 3133e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h> 3209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 33f8138056SBoyan Karatotev #include <lib/extensions/pauth.h> 34c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 35dc78e62dSjohpow01 #include <lib/extensions/sme.h> 3609d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3709d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 3830655136SGovindraj Raja #include <lib/extensions/sysreg128.h> 39d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 40f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h> 41813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 428fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 4309d40e0eSAntonio Nino Diaz #include <lib/utils.h> 44532ed618SSoby Mathew 45781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 46781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 47781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 48781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 49532ed618SSoby Mathew 5034a22a02SBoyan Karatotev per_world_context_t per_world_context[CPU_CONTEXT_NUM]; 51461c0a5dSElizabeth Ho 5224a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 53781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 54b515f541SZelalem Aweke 55a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 56b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 57b515f541SZelalem Aweke { 58b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 59b515f541SZelalem Aweke 60b515f541SZelalem Aweke /* 61b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 62b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 63b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 64b515f541SZelalem Aweke * set to zero. 65b515f541SZelalem Aweke * 66b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 67b515f541SZelalem Aweke * 68b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 69b515f541SZelalem Aweke * required by PSCI specification) 70b515f541SZelalem Aweke */ 71b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 72b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 73b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 74b515f541SZelalem Aweke } else { 75b515f541SZelalem Aweke /* 76b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 77b515f541SZelalem Aweke * fields need to be set. 78b515f541SZelalem Aweke * 79b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 80b515f541SZelalem Aweke * instructions are not trapped to EL1. 81b515f541SZelalem Aweke * 82b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 83b515f541SZelalem Aweke * instructions are not trapped to EL1. 84b515f541SZelalem Aweke * 85b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 86b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 87b515f541SZelalem Aweke */ 88b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 89b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 90b515f541SZelalem Aweke } 91b515f541SZelalem Aweke 92b515f541SZelalem Aweke /* 93b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 94b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 95b515f541SZelalem Aweke */ 967f152ea6SSona Mathew if (errata_a75_764081_applies()) { 97b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 987f152ea6SSona Mathew } 9959b7c0a0SJayanth Dodderi Chidanand 100b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 101a0d9a973SJayanth Dodderi Chidanand write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx); 102b515f541SZelalem Aweke 103b515f541SZelalem Aweke /* 104b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 105b515f541SZelalem Aweke * implementation defined. The context restore process will write 106b515f541SZelalem Aweke * the value from the context to the actual register and can cause 107b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 108b515f541SZelalem Aweke * be zero. 109b515f541SZelalem Aweke */ 110b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 11142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx); 112b515f541SZelalem Aweke } 113a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */ 114b515f541SZelalem Aweke 1152bbad1d1SZelalem Aweke /****************************************************************************** 1162bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1172bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1182bbad1d1SZelalem Aweke *****************************************************************************/ 1192bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 120532ed618SSoby Mathew { 1212bbad1d1SZelalem Aweke u_register_t scr_el3; 1222bbad1d1SZelalem Aweke el3_state_t *state; 1232bbad1d1SZelalem Aweke 1242bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1252bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1262bbad1d1SZelalem Aweke 1272bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 128532ed618SSoby Mathew /* 1292bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1302bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 131532ed618SSoby Mathew */ 1322bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1332bbad1d1SZelalem Aweke #endif 1342bbad1d1SZelalem Aweke 135ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 136ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 1372bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1382bbad1d1SZelalem Aweke } 1392bbad1d1SZelalem Aweke 1402bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1412bbad1d1SZelalem Aweke 142b515f541SZelalem Aweke /* 143b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 144b515f541SZelalem Aweke * at S-EL2. 145b515f541SZelalem Aweke */ 146780c9f09SBoyan Karatotev #if !CTX_INCLUDE_EL2_REGS || IMAGE_BL1 147b515f541SZelalem Aweke setup_el1_context(ctx, ep); 148b515f541SZelalem Aweke #endif 149b515f541SZelalem Aweke 1502bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 1512bbad1d1SZelalem Aweke } 1522bbad1d1SZelalem Aweke 153284c01c6SBoyan Karatotev #if ENABLE_RME && IMAGE_BL31 1542bbad1d1SZelalem Aweke /****************************************************************************** 1552bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1562bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 157284c01c6SBoyan Karatotev * 158284c01c6SBoyan Karatotev * NOTE: any changes to this function must be verified by an RMMD maintainer. 1592bbad1d1SZelalem Aweke *****************************************************************************/ 1602bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1612bbad1d1SZelalem Aweke { 1622bbad1d1SZelalem Aweke u_register_t scr_el3; 1632bbad1d1SZelalem Aweke el3_state_t *state; 164284c01c6SBoyan Karatotev el2_sysregs_t *el2_ctx; 1652bbad1d1SZelalem Aweke 1662bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1672bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 168284c01c6SBoyan Karatotev el2_ctx = get_el2_sysregs_ctx(ctx); 1692bbad1d1SZelalem Aweke 17001cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17101cf14ddSMaksims Svecovs 172284c01c6SBoyan Karatotev write_el2_ctx_common(el2_ctx, spsr_el2, SPSR_EL2_REALM); 173284c01c6SBoyan Karatotev 17430019d86SSona Mathew /* CSV2 version 2 and above */ 1757db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 17601cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 17701cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1787db710f0SAndre Przywara } 1792bbad1d1SZelalem Aweke 180b17fecd6SJavier Almansa Sobrino if (is_feat_sctlr2_supported()) { 181b17fecd6SJavier Almansa Sobrino /* Set the SCTLR2En bit in SCR_EL3 to enable access to 182b17fecd6SJavier Almansa Sobrino * SCTLR2_ELx registers. 183b17fecd6SJavier Almansa Sobrino */ 184b17fecd6SJavier Almansa Sobrino scr_el3 |= SCR_SCTLR2En_BIT; 185b17fecd6SJavier Almansa Sobrino } 186b17fecd6SJavier Almansa Sobrino 187a3effe0aSJavier Almansa Sobrino if (is_feat_d128_supported()) { 188a3effe0aSJavier Almansa Sobrino /* 189a3effe0aSJavier Almansa Sobrino * Set the D128En bit in SCR_EL3 to enable access to 128-bit 190a3effe0aSJavier Almansa Sobrino * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1, 191a3effe0aSJavier Almansa Sobrino * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers. 192a3effe0aSJavier Almansa Sobrino */ 193a3effe0aSJavier Almansa Sobrino scr_el3 |= SCR_D128En_BIT; 194a3effe0aSJavier Almansa Sobrino } 195a3effe0aSJavier Almansa Sobrino 1962bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1978c52ca8cSSona Mathew 1988c52ca8cSSona Mathew if (is_feat_fgt2_supported()) { 1998c52ca8cSSona Mathew fgt2_enable(ctx); 2008c52ca8cSSona Mathew } 2018c52ca8cSSona Mathew 2028c52ca8cSSona Mathew if (is_feat_debugv8p9_supported()) { 2038c52ca8cSSona Mathew debugv8p9_extended_bp_wp_enable(ctx); 2048c52ca8cSSona Mathew } 2058c52ca8cSSona Mathew 20641ae0473SSona Mathew if (is_feat_brbe_supported()) { 20741ae0473SSona Mathew brbe_enable(ctx); 20841ae0473SSona Mathew } 2098c52ca8cSSona Mathew 210284c01c6SBoyan Karatotev /* 211284c01c6SBoyan Karatotev * Enable access to TPIDR2_EL0 if SME/SME2 is enabled for Non Secure world. 212284c01c6SBoyan Karatotev */ 213284c01c6SBoyan Karatotev if (is_feat_sme_supported()) { 214284c01c6SBoyan Karatotev sme_enable(ctx); 2152bbad1d1SZelalem Aweke } 216284c01c6SBoyan Karatotev 217284c01c6SBoyan Karatotev if (is_feat_spe_supported()) { 218985b6a6bSBoyan Karatotev spe_disable_realm(ctx); 219284c01c6SBoyan Karatotev } 220284c01c6SBoyan Karatotev 221284c01c6SBoyan Karatotev if (is_feat_trbe_supported()) { 222985b6a6bSBoyan Karatotev trbe_disable_realm(ctx); 223284c01c6SBoyan Karatotev } 224284c01c6SBoyan Karatotev } 225284c01c6SBoyan Karatotev #endif /* ENABLE_RME && IMAGE_BL31 */ 2262bbad1d1SZelalem Aweke 2272bbad1d1SZelalem Aweke /****************************************************************************** 2282bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 2292bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 2302bbad1d1SZelalem Aweke *****************************************************************************/ 2312bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 2322bbad1d1SZelalem Aweke { 2332bbad1d1SZelalem Aweke u_register_t scr_el3; 2342bbad1d1SZelalem Aweke el3_state_t *state; 2352bbad1d1SZelalem Aweke 2362bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 2372bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2382bbad1d1SZelalem Aweke 2392bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 2402bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 2412bbad1d1SZelalem Aweke 242ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 243ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 2442bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 245ef0d0e54SGovindraj Raja } 2462bbad1d1SZelalem Aweke 247f0c96a2eSBoyan Karatotev /* 248b0b7609eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by 249b0b7609eSBoyan Karatotev * default for Non secure lower exception levels. We do not have an 250b0b7609eSBoyan Karatotev * explicit flag to set it. To prevent the leakage between the worlds 251b0b7609eSBoyan Karatotev * during world switch, we enable it only for the non-secure world. 252b0b7609eSBoyan Karatotev * 253f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 254f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 255f0c96a2eSBoyan Karatotev * 256f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 257f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 258f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 259f0c96a2eSBoyan Karatotev * 260f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 261f0c96a2eSBoyan Karatotev * other than EL3 262f0c96a2eSBoyan Karatotev * 263f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 264f0c96a2eSBoyan Karatotev * than EL3 265f0c96a2eSBoyan Karatotev */ 266b0b7609eSBoyan Karatotev if (!is_ctx_pauth_supported()) { 267f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 26879c0c7faSBoyan Karatotev } 269f0c96a2eSBoyan Karatotev 27046cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 27146cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 27246cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 27346cc41d5SManish Pandey #endif 27446cc41d5SManish Pandey 27500e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 27600e8f79cSManish Pandey /* 27700e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 27800e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 27900e8f79cSManish Pandey * are trapped to EL3. 28000e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 28100e8f79cSManish Pandey */ 28200e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 28300e8f79cSManish Pandey #endif 28400e8f79cSManish Pandey 28530019d86SSona Mathew /* CSV2 version 2 and above */ 2867db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 28701cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 28801cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2897db710f0SAndre Przywara } 29001cf14ddSMaksims Svecovs 2912bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2922bbad1d1SZelalem Aweke /* 2932bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2942bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2952bbad1d1SZelalem Aweke */ 2962bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2972bbad1d1SZelalem Aweke #endif 2986d0433f0SJayanth Dodderi Chidanand 2996d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 3006d0433f0SJayanth Dodderi Chidanand /* Set the RCWMASKEn bit in SCR_EL3 to enable access to 3016d0433f0SJayanth Dodderi Chidanand * RCWMASK_EL1 and RCWSMASK_EL1 registers. 3026d0433f0SJayanth Dodderi Chidanand */ 3036d0433f0SJayanth Dodderi Chidanand scr_el3 |= SCR_RCWMASKEn_BIT; 3046d0433f0SJayanth Dodderi Chidanand } 3056d0433f0SJayanth Dodderi Chidanand 3064ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 3074ec4e545SJayanth Dodderi Chidanand /* Set the SCTLR2En bit in SCR_EL3 to enable access to 3084ec4e545SJayanth Dodderi Chidanand * SCTLR2_ELx registers. 3094ec4e545SJayanth Dodderi Chidanand */ 3104ec4e545SJayanth Dodderi Chidanand scr_el3 |= SCR_SCTLR2En_BIT; 3114ec4e545SJayanth Dodderi Chidanand } 3124ec4e545SJayanth Dodderi Chidanand 31330655136SGovindraj Raja if (is_feat_d128_supported()) { 31430655136SGovindraj Raja /* Set the D128En bit in SCR_EL3 to enable access to 128-bit 31530655136SGovindraj Raja * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1, 31630655136SGovindraj Raja * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers. 31730655136SGovindraj Raja */ 31830655136SGovindraj Raja scr_el3 |= SCR_D128En_BIT; 31930655136SGovindraj Raja } 32030655136SGovindraj Raja 321a57e18e4SArvind Ram Prakash if (is_feat_fpmr_supported()) { 322a57e18e4SArvind Ram Prakash /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR 323a57e18e4SArvind Ram Prakash * register. 324a57e18e4SArvind Ram Prakash */ 325a57e18e4SArvind Ram Prakash scr_el3 |= SCR_EnFPM_BIT; 326a57e18e4SArvind Ram Prakash } 327a57e18e4SArvind Ram Prakash 328cc2523bbSAndre Przywara if (is_feat_aie_supported()) { 329cc2523bbSAndre Przywara /* Set the AIEn bit in SCR_EL3 to enable access to (A)MAIR2 330cc2523bbSAndre Przywara * system registers from NS world. 331cc2523bbSAndre Przywara */ 332cc2523bbSAndre Przywara scr_el3 |= SCR_AIEn_BIT; 333cc2523bbSAndre Przywara } 334cc2523bbSAndre Przywara 335b3bcfd12SAndre Przywara if (is_feat_pfar_supported()) { 336b3bcfd12SAndre Przywara /* Set the PFAREn bit in SCR_EL3 to enable access to the PFAR 337b3bcfd12SAndre Przywara * system registers from NS world. 338b3bcfd12SAndre Przywara */ 339b3bcfd12SAndre Przywara scr_el3 |= SCR_PFAREn_BIT; 340b3bcfd12SAndre Przywara } 341b3bcfd12SAndre Przywara 3422bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 3438b95e848SZelalem Aweke 3448b95e848SZelalem Aweke /* Initialize EL2 context registers */ 345a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 346ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 347ddb615b4SJuan Pablo Conde /* 348ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 349ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 350ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 351ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 352ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 353ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 354ddb615b4SJuan Pablo Conde */ 355d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2, 356ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 357ddb615b4SJuan Pablo Conde } 3584a530b4cSJuan Pablo Conde 3594a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 3604a530b4cSJuan Pablo Conde /* 3614a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 3624a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 3634a530b4cSJuan Pablo Conde * of initialization for this feature. 3644a530b4cSJuan Pablo Conde */ 365d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2, 3664a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 367d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2, 3684a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 369d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2, 3704a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 3714a530b4cSJuan Pablo Conde } 372a0674ab0SJayanth Dodderi Chidanand #else 373a0674ab0SJayanth Dodderi Chidanand /* Initialize EL1 context registers */ 374a0674ab0SJayanth Dodderi Chidanand setup_el1_context(ctx, ep); 375a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 37624a70738SBoyan Karatotev 37724a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 378532ed618SSoby Mathew } 379532ed618SSoby Mathew 380532ed618SSoby Mathew /******************************************************************************* 3812bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3822bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3832bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 384532ed618SSoby Mathew * 3858aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 386532ed618SSoby Mathew * timer availability for the new execution context. 387532ed618SSoby Mathew ******************************************************************************/ 3882bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 389532ed618SSoby Mathew { 390f1be00daSLouis Mayencourt u_register_t scr_el3; 391123002f9SJayanth Dodderi Chidanand u_register_t mdcr_el3; 392532ed618SSoby Mathew el3_state_t *state; 393532ed618SSoby Mathew gp_regs_t *gp_regs; 394532ed618SSoby Mathew 395f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 396f0c96a2eSBoyan Karatotev 397532ed618SSoby Mathew /* Clear any residual register values from the context */ 39832f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 399532ed618SSoby Mathew 400532ed618SSoby Mathew /* 4015e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 4025e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 4035e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 4045e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 4055e8cc727SBoyan Karatotev */ 406a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 4075e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 4085e8cc727SBoyan Karatotev 4095e8cc727SBoyan Karatotev /* 4105e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 4115e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 4125e8cc727SBoyan Karatotev */ 413d6af2344SJayanth Dodderi Chidanand u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 4145e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 415d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val); 4160aa3284aSJagdish Gediya 4170aa3284aSJagdish Gediya /* 4180aa3284aSJagdish Gediya * The actlr_el2 register can be initialized in platform's reset handler 4190aa3284aSJagdish Gediya * and it may contain access control bits (e.g. CLUSTERPMUEN bit). 4200aa3284aSJagdish Gediya */ 4210aa3284aSJagdish Gediya write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2()); 422a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 4235e8cc727SBoyan Karatotev 4245c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 4255c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 426c5ea4f8aSZelalem Aweke 42718f2efd6SDavid Cunado /* 428f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 429f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 430f0c96a2eSBoyan Karatotev * 431f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 432f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 433f0c96a2eSBoyan Karatotev * 434f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 435f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 436f0c96a2eSBoyan Karatotev * 437f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 438f0c96a2eSBoyan Karatotev * Non-secure memory. 439f0c96a2eSBoyan Karatotev */ 440f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 441f0c96a2eSBoyan Karatotev 442f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 443f0c96a2eSBoyan Karatotev 444f0c96a2eSBoyan Karatotev /* 44518f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 44618f2efd6SDavid Cunado * Exception level as specified by SPSR. 44718f2efd6SDavid Cunado */ 448c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 449532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 450c5ea4f8aSZelalem Aweke } 4512bbad1d1SZelalem Aweke 45218f2efd6SDavid Cunado /* 45318f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 45418f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 455b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 456b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 457b515f541SZelalem Aweke * is not trapped) 45818f2efd6SDavid Cunado */ 459c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 460532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 461c5ea4f8aSZelalem Aweke } 462532ed618SSoby Mathew 463cb4ec47bSjohpow01 /* 464cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 465cb4ec47bSjohpow01 * SCR_EL3.HXEn. 466cb4ec47bSjohpow01 */ 467c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 468cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 469c5a3ebbdSAndre Przywara } 470cb4ec47bSjohpow01 471ff86e0b4SJuan Pablo Conde /* 47219d52a83SAndre Przywara * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by 47319d52a83SAndre Przywara * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting 47419d52a83SAndre Przywara * SCR_EL3.EnAS0. 47519d52a83SAndre Przywara */ 47619d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 47719d52a83SAndre Przywara scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT; 47819d52a83SAndre Przywara } 47919d52a83SAndre Przywara 48019d52a83SAndre Przywara /* 481ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 482ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 483ff86e0b4SJuan Pablo Conde */ 48479c0c7faSBoyan Karatotev if (is_feat_rng_trap_supported()) { 485ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 48679c0c7faSBoyan Karatotev } 487ff86e0b4SJuan Pablo Conde 4881a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 4891a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 4901a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 4911a7c1cfeSJeenu Viswambharan #endif 4921a7c1cfeSJeenu Viswambharan 493f0c96a2eSBoyan Karatotev /* 494f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 495f0c96a2eSBoyan Karatotev * 496f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 497f0c96a2eSBoyan Karatotev * other than EL3 498f0c96a2eSBoyan Karatotev * 499f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 500f0c96a2eSBoyan Karatotev * than EL3 501f0c96a2eSBoyan Karatotev */ 502b0b7609eSBoyan Karatotev if (is_ctx_pauth_supported()) { 503f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 50479c0c7faSBoyan Karatotev } 505f0c96a2eSBoyan Karatotev 5065283962eSAntonio Nino Diaz /* 507062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 508062b6c6bSMark Brown * registers for AArch64 if present. 509062b6c6bSMark Brown */ 510062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 511062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 512062b6c6bSMark Brown } 513062b6c6bSMark Brown 514062b6c6bSMark Brown /* 515688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 516688ab57bSMark Brown */ 517688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 518688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 519688ab57bSMark Brown } 520688ab57bSMark Brown 521688ab57bSMark Brown /* 52218f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 52318f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 52418f2efd6SDavid Cunado * next mode is Hyp. 525110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 526110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 527110ee433SJimmy Brisson * ARMv8.6-FGT. 52829d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 52929d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 53029d0ee54SJimmy Brisson * and when the processor supports ECV. 531532ed618SSoby Mathew */ 532a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 533a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 534a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 535532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 536110ee433SJimmy Brisson 537ce485955SAndre Przywara if (is_feat_fgt_supported()) { 538110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 539110ee433SJimmy Brisson } 54029d0ee54SJimmy Brisson 541b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 54229d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 54329d0ee54SJimmy Brisson } 544532ed618SSoby Mathew } 545532ed618SSoby Mathew 5466cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 5471223d2a0SAndre Przywara if (is_feat_twed_supported()) { 5486cac724dSjohpow01 /* Set delay in SCR_EL3 */ 5496cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 550781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 5516cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 5526cac724dSjohpow01 5536cac724dSjohpow01 /* Enable WFE delay */ 5546cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 5551223d2a0SAndre Przywara } 5566cac724dSjohpow01 5579f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 5589f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 5599f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 5609f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 5619f4b6259SJayanth Dodderi Chidanand } 5629f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 5639f4b6259SJayanth Dodderi Chidanand 5647e84f3cfSTushar Khandelwal if (is_feat_mec_supported()) { 5657e84f3cfSTushar Khandelwal scr_el3 |= SCR_MECEn_BIT; 5667e84f3cfSTushar Khandelwal } 5677e84f3cfSTushar Khandelwal 56818f2efd6SDavid Cunado /* 569e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 570e290a8fcSAlexei Fedorov * before doing ERET 5713e61b2b5SDavid Cunado */ 572532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 573532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 574532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 575532ed618SSoby Mathew 576123002f9SJayanth Dodderi Chidanand /* Start with a clean MDCR_EL3 copy as all relevant values are set */ 577123002f9SJayanth Dodderi Chidanand mdcr_el3 = MDCR_EL3_RESET_VAL; 578123002f9SJayanth Dodderi Chidanand 579123002f9SJayanth Dodderi Chidanand /* --------------------------------------------------------------------- 580123002f9SJayanth Dodderi Chidanand * Initialise MDCR_EL3, setting all fields rather than relying on hw. 581123002f9SJayanth Dodderi Chidanand * Some fields are architecturally UNKNOWN on reset. 582123002f9SJayanth Dodderi Chidanand * 583123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 584123002f9SJayanth Dodderi Chidanand * Debug exceptions, other than Breakpoint Instruction exceptions, are 585123002f9SJayanth Dodderi Chidanand * disabled from all ELs in Secure state. 586123002f9SJayanth Dodderi Chidanand * 587123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 588123002f9SJayanth Dodderi Chidanand * privileged debug from S-EL1. 589123002f9SJayanth Dodderi Chidanand * 590123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 591123002f9SJayanth Dodderi Chidanand * access to the powerdown debug registers do not trap to EL3. 592123002f9SJayanth Dodderi Chidanand * 593123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 594123002f9SJayanth Dodderi Chidanand * debug registers, other than those registers that are controlled by 595123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA. 596123002f9SJayanth Dodderi Chidanand */ 597123002f9SJayanth Dodderi Chidanand mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE)) 598123002f9SJayanth Dodderi Chidanand & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ; 599123002f9SJayanth Dodderi Chidanand write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3); 600123002f9SJayanth Dodderi Chidanand 60179c0c7faSBoyan Karatotev #if IMAGE_BL31 60279c0c7faSBoyan Karatotev /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */ 60379c0c7faSBoyan Karatotev if (is_feat_trf_supported()) { 60479c0c7faSBoyan Karatotev trf_enable(ctx); 60579c0c7faSBoyan Karatotev } 606c95aa2ebSMateusz Sulimowicz 607ef738d19SManish Pandey if (is_feat_tcr2_supported()) { 608ef738d19SManish Pandey tcr2_enable(ctx); 609ef738d19SManish Pandey } 610ef738d19SManish Pandey 611c95aa2ebSMateusz Sulimowicz pmuv3_enable(ctx); 612284c01c6SBoyan Karatotev 613780c9f09SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS && IMAGE_BL31 614284c01c6SBoyan Karatotev /* 615284c01c6SBoyan Karatotev * Initialize SCTLR_EL2 context register with reset value. 616284c01c6SBoyan Karatotev */ 617284c01c6SBoyan Karatotev write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1); 618284c01c6SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */ 61979c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */ 620123002f9SJayanth Dodderi Chidanand 621532ed618SSoby Mathew /* 622532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 623532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 624532ed618SSoby Mathew */ 625532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 626ea5a4e98SSaivardhan Thatikonda memcpy((void *)gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 627532ed618SSoby Mathew } 628532ed618SSoby Mathew 629532ed618SSoby Mathew /******************************************************************************* 6302bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 6312bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 6322bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 6332bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 6342bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 6352bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 6362bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 6372bbad1d1SZelalem Aweke * state cpu context pointers. 6382bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 6392bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 6402bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 6412bbad1d1SZelalem Aweke ******************************************************************************/ 6422bbad1d1SZelalem Aweke void __init cm_init(void) 6432bbad1d1SZelalem Aweke { 6442bbad1d1SZelalem Aweke /* 6451b491eeaSElyes Haouas * The context management library has only global data to initialize, but 6462bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 6472bbad1d1SZelalem Aweke */ 6482bbad1d1SZelalem Aweke } 6492bbad1d1SZelalem Aweke 6502bbad1d1SZelalem Aweke /******************************************************************************* 6512bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 6522bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 6532bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 6542bbad1d1SZelalem Aweke ******************************************************************************/ 6552bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 6562bbad1d1SZelalem Aweke { 657f05b4894SMaheedhar Bollapalli size_t security_state; 6582bbad1d1SZelalem Aweke 6592bbad1d1SZelalem Aweke assert(ctx != NULL); 6602bbad1d1SZelalem Aweke 6612bbad1d1SZelalem Aweke /* 6622bbad1d1SZelalem Aweke * Perform initializations that are common 6632bbad1d1SZelalem Aweke * to all security states 6642bbad1d1SZelalem Aweke */ 6652bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 6662bbad1d1SZelalem Aweke 6672bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 6682bbad1d1SZelalem Aweke 6692bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 6702bbad1d1SZelalem Aweke switch (security_state) { 6712bbad1d1SZelalem Aweke case SECURE: 6722bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 6732bbad1d1SZelalem Aweke break; 674284c01c6SBoyan Karatotev #if ENABLE_RME && IMAGE_BL31 6752bbad1d1SZelalem Aweke case REALM: 6762bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 6772bbad1d1SZelalem Aweke break; 6782bbad1d1SZelalem Aweke #endif 6792bbad1d1SZelalem Aweke case NON_SECURE: 6802bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 6812bbad1d1SZelalem Aweke break; 6822bbad1d1SZelalem Aweke default: 6832bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 6842bbad1d1SZelalem Aweke panic(); 6852bbad1d1SZelalem Aweke break; 6862bbad1d1SZelalem Aweke } 6872bbad1d1SZelalem Aweke } 6882bbad1d1SZelalem Aweke 6892bbad1d1SZelalem Aweke /******************************************************************************* 69024a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 69124a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 69283ec7e45SBoyan Karatotev * overwritten by el3_exit. Expects the core_pos of the current core as argument. 69324a70738SBoyan Karatotev ******************************************************************************/ 69463900851SBoyan Karatotev void __no_pauth cm_manage_extensions_el3(unsigned int my_idx) 69524a70738SBoyan Karatotev { 69663900851SBoyan Karatotev if (is_feat_pauth_supported()) { 69763900851SBoyan Karatotev pauth_init_enable_el3(); 69863900851SBoyan Karatotev } 69963900851SBoyan Karatotev 700*a873d26fSBoyan Karatotev #if IMAGE_BL31 7010a580b51SBoyan Karatotev if (is_feat_sve_supported()) { 7020a580b51SBoyan Karatotev sve_init_el3(); 7030a580b51SBoyan Karatotev } 7040a580b51SBoyan Karatotev 7054085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 70683ec7e45SBoyan Karatotev amu_init_el3(my_idx); 7074085a02cSBoyan Karatotev } 7084085a02cSBoyan Karatotev 70960d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 71060d330dcSBoyan Karatotev sme_init_el3(); 71160d330dcSBoyan Karatotev } 71260d330dcSBoyan Karatotev 7134274b526SArvind Ram Prakash if (is_feat_fgwte3_supported()) { 7144274b526SArvind Ram Prakash write_fgwte3_el3(FGWTE3_EL3_EARLY_INIT_VAL); 7154274b526SArvind Ram Prakash } 716c42aefd3SArvind Ram Prakash 717c42aefd3SArvind Ram Prakash if (is_feat_mpam_supported()) { 718c42aefd3SArvind Ram Prakash mpam_init_el3(); 719c42aefd3SArvind Ram Prakash } 720c42aefd3SArvind Ram Prakash 721a1032bebSJohn Powell if (is_feat_cpa2_supported()) { 722a1032bebSJohn Powell cpa2_enable_el3(); 723a1032bebSJohn Powell } 724a1032bebSJohn Powell 72560d330dcSBoyan Karatotev pmuv3_init_el3(); 726*a873d26fSBoyan Karatotev #endif /* IMAGE_BL31 */ 72724a70738SBoyan Karatotev } 72824a70738SBoyan Karatotev 7294087ed6cSJayanth Dodderi Chidanand /****************************************************************************** 7304087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context 7314087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world. 7324087ed6cSJayanth Dodderi Chidanand ******************************************************************************/ 7336eafc060SBoyan Karatotev static void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx) 7344087ed6cSJayanth Dodderi Chidanand { 735*a873d26fSBoyan Karatotev per_world_ctx->ctx_cptr_el3 = CPTR_EL3_RESET_VAL; 736ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL; 7374087ed6cSJayanth Dodderi Chidanand } 7384087ed6cSJayanth Dodderi Chidanand 73924a70738SBoyan Karatotev /******************************************************************************* 740461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world. 741461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 742461c0a5dSElizabeth Ho * across the cores for the non-secure world. 743461c0a5dSElizabeth Ho ******************************************************************************/ 7446eafc060SBoyan Karatotev static void manage_extensions_nonsecure_per_world(void) 745461c0a5dSElizabeth Ho { 7464087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]); 7474087ed6cSJayanth Dodderi Chidanand 748*a873d26fSBoyan Karatotev #if IMAGE_BL31 749461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 750461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 751461c0a5dSElizabeth Ho } 752461c0a5dSElizabeth Ho 753461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 754461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 755461c0a5dSElizabeth Ho } 756461c0a5dSElizabeth Ho 757461c0a5dSElizabeth Ho if (is_feat_amu_supported()) { 758461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 759461c0a5dSElizabeth Ho } 760461c0a5dSElizabeth Ho 761461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 762461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 763461c0a5dSElizabeth Ho } 764ac4f6aafSArvind Ram Prakash 765ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) { 766ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 767ac4f6aafSArvind Ram Prakash } 768*a873d26fSBoyan Karatotev #endif /* IMAGE_BL31 */ 769461c0a5dSElizabeth Ho } 770461c0a5dSElizabeth Ho 771461c0a5dSElizabeth Ho /******************************************************************************* 772461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world. 773461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 774461c0a5dSElizabeth Ho * across the cores for the secure world. 775461c0a5dSElizabeth Ho ******************************************************************************/ 776461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void) 777461c0a5dSElizabeth Ho { 7784087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 7794087ed6cSJayanth Dodderi Chidanand 780*a873d26fSBoyan Karatotev #if IMAGE_BL31 781461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 782461c0a5dSElizabeth Ho 783461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) { 784461c0a5dSElizabeth Ho /* 785461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure 786461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed. 787461c0a5dSElizabeth Ho */ 788461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 789461c0a5dSElizabeth Ho } else { 790461c0a5dSElizabeth Ho /* 791461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure 792461c0a5dSElizabeth Ho * world can safely use the associated registers. 793461c0a5dSElizabeth Ho */ 794461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 795461c0a5dSElizabeth Ho } 796461c0a5dSElizabeth Ho } 797461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 798461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) { 799461c0a5dSElizabeth Ho /* 800461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure 801461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed. 802461c0a5dSElizabeth Ho */ 803461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 804461c0a5dSElizabeth Ho } else { 805461c0a5dSElizabeth Ho /* 806461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world 807461c0a5dSElizabeth Ho * can safely use them. 808461c0a5dSElizabeth Ho */ 809461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 810461c0a5dSElizabeth Ho } 811461c0a5dSElizabeth Ho } 812461c0a5dSElizabeth Ho 813461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */ 814461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 815461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 816461c0a5dSElizabeth Ho } 817*a873d26fSBoyan Karatotev #endif /* IMAGE_BL31 */ 818461c0a5dSElizabeth Ho } 819461c0a5dSElizabeth Ho 8206eafc060SBoyan Karatotev static void manage_extensions_realm_per_world(void) 8216eafc060SBoyan Karatotev { 822*a873d26fSBoyan Karatotev #if ENABLE_RME && IMAGE_BL31 8236eafc060SBoyan Karatotev cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8246eafc060SBoyan Karatotev 8256eafc060SBoyan Karatotev if (is_feat_sve_supported()) { 8266eafc060SBoyan Karatotev /* 8276eafc060SBoyan Karatotev * Enable SVE and FPU in realm context when it is enabled for NS. 8286eafc060SBoyan Karatotev * Realm manager must ensure that the SVE and FPU register 8296eafc060SBoyan Karatotev * contexts are properly managed. 8306eafc060SBoyan Karatotev */ 8316eafc060SBoyan Karatotev sve_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8326eafc060SBoyan Karatotev } 8336eafc060SBoyan Karatotev 8346eafc060SBoyan Karatotev /* NS can access this but Realm shouldn't */ 8356eafc060SBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 8366eafc060SBoyan Karatotev sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8376eafc060SBoyan Karatotev } 8386eafc060SBoyan Karatotev 8396eafc060SBoyan Karatotev /* 8406eafc060SBoyan Karatotev * If SME/SME2 is supported and enabled for NS world, then disable trapping 8416eafc060SBoyan Karatotev * of SME instructions for Realm world. RMM will save/restore required 8426eafc060SBoyan Karatotev * registers that are shared with SVE/FPU so that Realm can use FPU or SVE. 8436eafc060SBoyan Karatotev */ 8446eafc060SBoyan Karatotev if (is_feat_sme_supported()) { 8456eafc060SBoyan Karatotev sme_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8466eafc060SBoyan Karatotev } 8476eafc060SBoyan Karatotev 8486eafc060SBoyan Karatotev /* 8496eafc060SBoyan Karatotev * If FEAT_MPAM is supported and enabled, then disable trapping access 8506eafc060SBoyan Karatotev * to the MPAM registers for Realm world. Instead, RMM will configure 8516eafc060SBoyan Karatotev * the access to be trapped by itself so it can inject undefined aborts 8526eafc060SBoyan Karatotev * back to the Realm. 8536eafc060SBoyan Karatotev */ 8546eafc060SBoyan Karatotev if (is_feat_mpam_supported()) { 8556eafc060SBoyan Karatotev mpam_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8566eafc060SBoyan Karatotev } 857*a873d26fSBoyan Karatotev #endif /* ENABLE_RME && IMAGE_BL31 */ 8586eafc060SBoyan Karatotev } 8596eafc060SBoyan Karatotev 8606eafc060SBoyan Karatotev void cm_manage_extensions_per_world(void) 8616eafc060SBoyan Karatotev { 8626eafc060SBoyan Karatotev manage_extensions_nonsecure_per_world(); 8636eafc060SBoyan Karatotev manage_extensions_secure_per_world(); 8646eafc060SBoyan Karatotev manage_extensions_realm_per_world(); 8656eafc060SBoyan Karatotev } 8666eafc060SBoyan Karatotev 867461c0a5dSElizabeth Ho /******************************************************************************* 86824a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 86924a70738SBoyan Karatotev ******************************************************************************/ 87024a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 87124a70738SBoyan Karatotev { 87224a70738SBoyan Karatotev #if IMAGE_BL31 87383ec7e45SBoyan Karatotev /* NOTE: registers are not context switched */ 8744085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8754085a02cSBoyan Karatotev amu_enable(ctx); 8764085a02cSBoyan Karatotev } 8774085a02cSBoyan Karatotev 87860d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 87960d330dcSBoyan Karatotev sme_enable(ctx); 88060d330dcSBoyan Karatotev } 88160d330dcSBoyan Karatotev 88233e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 88333e6aaacSArvind Ram Prakash fgt2_enable(ctx); 88433e6aaacSArvind Ram Prakash } 88533e6aaacSArvind Ram Prakash 88683271d5aSArvind Ram Prakash if (is_feat_debugv8p9_supported()) { 88783271d5aSArvind Ram Prakash debugv8p9_extended_bp_wp_enable(ctx); 88883271d5aSArvind Ram Prakash } 88983271d5aSArvind Ram Prakash 89079c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 891985b6a6bSBoyan Karatotev spe_enable_ns(ctx); 89279c0c7faSBoyan Karatotev } 89379c0c7faSBoyan Karatotev 89479c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 895985b6a6bSBoyan Karatotev if (check_if_trbe_disable_affected_core()) { 896985b6a6bSBoyan Karatotev trbe_disable_ns(ctx); 897985b6a6bSBoyan Karatotev } else { 898985b6a6bSBoyan Karatotev trbe_enable_ns(ctx); 89979c0c7faSBoyan Karatotev } 900ef738d19SManish Pandey } 90179c0c7faSBoyan Karatotev 9029890eab5SBoyan Karatotev if (is_feat_brbe_supported()) { 9039890eab5SBoyan Karatotev brbe_enable(ctx); 9049890eab5SBoyan Karatotev } 90524a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 90624a70738SBoyan Karatotev } 90724a70738SBoyan Karatotev 908183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 90924a70738SBoyan Karatotev /******************************************************************************* 91024a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 91124a70738SBoyan Karatotev * world when EL2 is empty and unused. 91224a70738SBoyan Karatotev ******************************************************************************/ 91324a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 91424a70738SBoyan Karatotev { 91524a70738SBoyan Karatotev #if IMAGE_BL31 91660d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 91760d330dcSBoyan Karatotev spe_init_el2_unused(); 91860d330dcSBoyan Karatotev } 91960d330dcSBoyan Karatotev 9204085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 9214085a02cSBoyan Karatotev amu_init_el2_unused(); 9224085a02cSBoyan Karatotev } 9234085a02cSBoyan Karatotev 92460d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 92560d330dcSBoyan Karatotev mpam_init_el2_unused(); 92660d330dcSBoyan Karatotev } 92760d330dcSBoyan Karatotev 92860d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 92960d330dcSBoyan Karatotev trbe_init_el2_unused(); 93060d330dcSBoyan Karatotev } 93160d330dcSBoyan Karatotev 93260d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 93360d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 93460d330dcSBoyan Karatotev } 93560d330dcSBoyan Karatotev 93660d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 93760d330dcSBoyan Karatotev trf_init_el2_unused(); 93860d330dcSBoyan Karatotev } 93960d330dcSBoyan Karatotev 940c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 94160d330dcSBoyan Karatotev 94260d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 94360d330dcSBoyan Karatotev sve_init_el2_unused(); 94460d330dcSBoyan Karatotev } 94560d330dcSBoyan Karatotev 94660d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 94760d330dcSBoyan Karatotev sme_init_el2_unused(); 94860d330dcSBoyan Karatotev } 949b48bd790SBoyan Karatotev 950484befbfSArvind Ram Prakash if (is_feat_mops_supported() && is_feat_hcx_supported()) { 9516b8df7b9SArvind Ram Prakash write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT); 9526b8df7b9SArvind Ram Prakash } 9536b8df7b9SArvind Ram Prakash 954f8138056SBoyan Karatotev if (is_feat_pauth_supported()) { 955f8138056SBoyan Karatotev pauth_enable_el2(); 956f8138056SBoyan Karatotev } 95724a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 95824a70738SBoyan Karatotev } 959183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 96024a70738SBoyan Karatotev 96124a70738SBoyan Karatotev /******************************************************************************* 96268ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 96368ac5ed0SArunachalam Ganapathy ******************************************************************************/ 964dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 96568ac5ed0SArunachalam Ganapathy { 96668ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 9670d122947SBoyan Karatotev if (is_feat_sme_supported()) { 9680d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 9690d122947SBoyan Karatotev /* 9700d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 9710d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 9720d122947SBoyan Karatotev */ 97360d330dcSBoyan Karatotev sme_init_el3(); 9740d122947SBoyan Karatotev sme_enable(ctx); 9750d122947SBoyan Karatotev } else { 9760d122947SBoyan Karatotev /* 9770d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 9780d122947SBoyan Karatotev * world can safely use the associated registers. 9790d122947SBoyan Karatotev */ 9800d122947SBoyan Karatotev sme_disable(ctx); 9810d122947SBoyan Karatotev } 9820d122947SBoyan Karatotev } 98379c0c7faSBoyan Karatotev 98479c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 985985b6a6bSBoyan Karatotev spe_disable_secure(ctx); 98679c0c7faSBoyan Karatotev } 98779c0c7faSBoyan Karatotev 98879c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 989985b6a6bSBoyan Karatotev trbe_disable_secure(ctx); 99079c0c7faSBoyan Karatotev } 991dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 99268ac5ed0SArunachalam Ganapathy } 99368ac5ed0SArunachalam Ganapathy 994532ed618SSoby Mathew /******************************************************************************* 995532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 996532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 997532ed618SSoby Mathew * entry_point_info structure. 998532ed618SSoby Mathew ******************************************************************************/ 999532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 1000532ed618SSoby Mathew { 1001532ed618SSoby Mathew cpu_context_t *ctx; 1002532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 10031634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 1004532ed618SSoby Mathew } 1005532ed618SSoby Mathew 1006b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 1007183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx) 1008b48bd790SBoyan Karatotev { 1009183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 1010b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 1011b48bd790SBoyan Karatotev u_register_t mdcr_el2; 1012b48bd790SBoyan Karatotev u_register_t scr_el3; 1013b48bd790SBoyan Karatotev 1014b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1015b48bd790SBoyan Karatotev 1016b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 1017b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 1018b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 1019b48bd790SBoyan Karatotev } 1020b48bd790SBoyan Karatotev 1021b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 1022b48bd790SBoyan Karatotev 1023b48bd790SBoyan Karatotev /* 1024b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 1025b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 1026b48bd790SBoyan Karatotev */ 1027b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 1028b48bd790SBoyan Karatotev 1029b48bd790SBoyan Karatotev /* 1030b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 1031b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 1032b48bd790SBoyan Karatotev * 1033b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 1034b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 1035b48bd790SBoyan Karatotev * 1036b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 1037b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 1038b48bd790SBoyan Karatotev */ 1039b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 1040b48bd790SBoyan Karatotev 1041b48bd790SBoyan Karatotev /* 1042b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 1043b48bd790SBoyan Karatotev * UNKNOWN value. 1044b48bd790SBoyan Karatotev */ 1045b48bd790SBoyan Karatotev write_cntvoff_el2(0); 1046b48bd790SBoyan Karatotev 1047b48bd790SBoyan Karatotev /* 1048b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 1049b48bd790SBoyan Karatotev * respectively. 1050b48bd790SBoyan Karatotev */ 1051b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 1052b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 1053b48bd790SBoyan Karatotev 1054b48bd790SBoyan Karatotev /* 1055b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 1056b48bd790SBoyan Karatotev * 1057b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 1058b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 1059b48bd790SBoyan Karatotev * VMID. 1060b48bd790SBoyan Karatotev * 1061b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 1062b48bd790SBoyan Karatotev * disabled. 1063b48bd790SBoyan Karatotev */ 1064b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 1065b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 1066b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 1067b48bd790SBoyan Karatotev 1068b48bd790SBoyan Karatotev /* 1069b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 1070b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 1071b48bd790SBoyan Karatotev * 1072b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 1073b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 1074b48bd790SBoyan Karatotev * 1075b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 1076b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 1077b48bd790SBoyan Karatotev * 1078b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 1079b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 1080b48bd790SBoyan Karatotev * 1081b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 1082b48bd790SBoyan Karatotev * EL2. 1083b48bd790SBoyan Karatotev */ 1084b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 1085b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 1086b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 1087b48bd790SBoyan Karatotev 1088b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 1089b48bd790SBoyan Karatotev 1090b48bd790SBoyan Karatotev /* 1091b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 1092b48bd790SBoyan Karatotev * 1093b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 1094b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 1095b48bd790SBoyan Karatotev */ 1096b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 1097b48bd790SBoyan Karatotev 1098b48bd790SBoyan Karatotev /* 1099b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 1100b48bd790SBoyan Karatotev * reset. 1101b48bd790SBoyan Karatotev * 1102b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 1103b48bd790SBoyan Karatotev * and prevent timer interrupts. 1104b48bd790SBoyan Karatotev */ 1105b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 1106b48bd790SBoyan Karatotev 1107b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 1108183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 1109b48bd790SBoyan Karatotev } 1110b48bd790SBoyan Karatotev 1111532ed618SSoby Mathew /******************************************************************************* 1112c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 1113c5ea4f8aSZelalem Aweke * normal world. 1114532ed618SSoby Mathew * 1115532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 1116532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 1117532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 1118532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 1119532ed618SSoby Mathew ******************************************************************************/ 1120f05b4894SMaheedhar Bollapalli void cm_prepare_el3_exit(size_t security_state) 1121532ed618SSoby Mathew { 1122da1a4591SJayanth Dodderi Chidanand u_register_t sctlr_el2, scr_el3; 1123532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 1124532ed618SSoby Mathew 1125a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1126532ed618SSoby Mathew 1127532ed618SSoby Mathew if (security_state == NON_SECURE) { 1128ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 1129ddb615b4SJuan Pablo Conde 1130f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 1131a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 1132ddb615b4SJuan Pablo Conde 1133d39b1236SJayanth Dodderi Chidanand if (el2_implemented != EL_IMPL_NONE) { 1134d39b1236SJayanth Dodderi Chidanand 1135ddb615b4SJuan Pablo Conde /* 1136ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 1137ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 1138ddb615b4SJuan Pablo Conde */ 1139ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 1140ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 1141ddb615b4SJuan Pablo Conde } 11424a530b4cSJuan Pablo Conde 11434a530b4cSJuan Pablo Conde /* 11444a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 11454a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 11464a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 11474a530b4cSJuan Pablo Conde * behavior. 11484a530b4cSJuan Pablo Conde */ 11494a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 11504a530b4cSJuan Pablo Conde /* 11514a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 11524a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 11534a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 11544a530b4cSJuan Pablo Conde * initialization for this feature. 11554a530b4cSJuan Pablo Conde */ 11564a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 11574a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 11584a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 1159ddb615b4SJuan Pablo Conde } 11604a530b4cSJuan Pablo Conde 1161d39b1236SJayanth Dodderi Chidanand /* Condition to ensure EL2 is being used. */ 1162a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 1163da1a4591SJayanth Dodderi Chidanand /* Initialize SCTLR_EL2 register with reset value. */ 1164da1a4591SJayanth Dodderi Chidanand sctlr_el2 = SCTLR_EL2_RES1; 11657f152ea6SSona Mathew 11665f5d1ed7SLouis Mayencourt /* 1167d39b1236SJayanth Dodderi Chidanand * If workaround of errata 764081 for Cortex-A75 1168d39b1236SJayanth Dodderi Chidanand * is used then set SCTLR_EL2.IESB to enable 1169d39b1236SJayanth Dodderi Chidanand * Implicit Error Synchronization Barrier. 11705f5d1ed7SLouis Mayencourt */ 11717f152ea6SSona Mathew if (errata_a75_764081_applies()) { 1172da1a4591SJayanth Dodderi Chidanand sctlr_el2 |= SCTLR_IESB_BIT; 11737f152ea6SSona Mathew } 11747f152ea6SSona Mathew 1175da1a4591SJayanth Dodderi Chidanand write_sctlr_el2(sctlr_el2); 1176d39b1236SJayanth Dodderi Chidanand } else { 1177d39b1236SJayanth Dodderi Chidanand /* 1178d39b1236SJayanth Dodderi Chidanand * (scr_el3 & SCR_HCE_BIT==0) 1179d39b1236SJayanth Dodderi Chidanand * EL2 implemented but unused. 1180d39b1236SJayanth Dodderi Chidanand */ 1181b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 1182532ed618SSoby Mathew } 1183532ed618SSoby Mathew } 11844274b526SArvind Ram Prakash 11854274b526SArvind Ram Prakash if (is_feat_fgwte3_supported()) { 11864274b526SArvind Ram Prakash /* 11874274b526SArvind Ram Prakash * TCR_EL3 and ACTLR_EL3 could be overwritten 11884274b526SArvind Ram Prakash * by platforms and hence is locked a bit late. 11894274b526SArvind Ram Prakash */ 11904274b526SArvind Ram Prakash write_fgwte3_el3(FGWTE3_EL3_LATE_INIT_VAL); 11914274b526SArvind Ram Prakash } 1192d39b1236SJayanth Dodderi Chidanand } 1193780c9f09SBoyan Karatotev #if !CTX_INCLUDE_EL2_REGS || IMAGE_BL1 1194a0674ab0SJayanth Dodderi Chidanand /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */ 119517b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 1196a0674ab0SJayanth Dodderi Chidanand #endif 119717b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 1198532ed618SSoby Mathew } 1199532ed618SSoby Mathew 1200a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 1201bb7b85a3SAndre Przywara 1202bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 1203bb7b85a3SAndre Przywara { 1204d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2()); 1205bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1206d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2()); 1207bb7b85a3SAndre Przywara } 1208d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2()); 1209d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2()); 1210d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2()); 1211d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2()); 1212bb7b85a3SAndre Przywara } 1213bb7b85a3SAndre Przywara 1214bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 1215bb7b85a3SAndre Przywara { 1216d6af2344SJayanth Dodderi Chidanand write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2)); 1217bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1218d6af2344SJayanth Dodderi Chidanand write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2)); 1219bb7b85a3SAndre Przywara } 1220d6af2344SJayanth Dodderi Chidanand write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2)); 1221d6af2344SJayanth Dodderi Chidanand write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2)); 1222d6af2344SJayanth Dodderi Chidanand write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2)); 1223d6af2344SJayanth Dodderi Chidanand write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2)); 1224bb7b85a3SAndre Przywara } 1225bb7b85a3SAndre Przywara 122633e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx) 122733e6aaacSArvind Ram Prakash { 122833e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2()); 122933e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2()); 123033e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2()); 123133e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2()); 123233e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2()); 123333e6aaacSArvind Ram Prakash } 123433e6aaacSArvind Ram Prakash 123533e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx) 123633e6aaacSArvind Ram Prakash { 123733e6aaacSArvind Ram Prakash write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2)); 123833e6aaacSArvind Ram Prakash write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2)); 123933e6aaacSArvind Ram Prakash write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2)); 124033e6aaacSArvind Ram Prakash write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2)); 124133e6aaacSArvind Ram Prakash write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2)); 124233e6aaacSArvind Ram Prakash } 124333e6aaacSArvind Ram Prakash 12447d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 12459448f2b8SAndre Przywara { 12469448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 12479448f2b8SAndre Przywara 12487d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2()); 12499448f2b8SAndre Przywara 12509448f2b8SAndre Przywara /* 12519448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 12529448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 12539448f2b8SAndre Przywara */ 12549448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 12559448f2b8SAndre Przywara return; 12569448f2b8SAndre Przywara } 12579448f2b8SAndre Przywara 12589448f2b8SAndre Przywara /* 12599448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 12609448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 12619448f2b8SAndre Przywara */ 12627d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2()); 12637d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2()); 12647d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2()); 12659448f2b8SAndre Przywara 12669448f2b8SAndre Przywara /* 12679448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 12689448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 12699448f2b8SAndre Przywara */ 12709448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 12719448f2b8SAndre Przywara case 7: 12727d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2()); 12739448f2b8SAndre Przywara __fallthrough; 12749448f2b8SAndre Przywara case 6: 12757d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2()); 12769448f2b8SAndre Przywara __fallthrough; 12779448f2b8SAndre Przywara case 5: 12787d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2()); 12799448f2b8SAndre Przywara __fallthrough; 12809448f2b8SAndre Przywara case 4: 12817d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2()); 12829448f2b8SAndre Przywara __fallthrough; 12839448f2b8SAndre Przywara case 3: 12847d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2()); 12859448f2b8SAndre Przywara __fallthrough; 12869448f2b8SAndre Przywara case 2: 12877d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2()); 12889448f2b8SAndre Przywara __fallthrough; 12899448f2b8SAndre Przywara case 1: 12907d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2()); 12919448f2b8SAndre Przywara break; 12929448f2b8SAndre Przywara } 12939448f2b8SAndre Przywara } 12949448f2b8SAndre Przywara 12957d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 12969448f2b8SAndre Przywara { 12979448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 12989448f2b8SAndre Przywara 12997d930c7eSJayanth Dodderi Chidanand write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2)); 13009448f2b8SAndre Przywara 13019448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 13029448f2b8SAndre Przywara return; 13039448f2b8SAndre Przywara } 13049448f2b8SAndre Przywara 13057d930c7eSJayanth Dodderi Chidanand write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2)); 13067d930c7eSJayanth Dodderi Chidanand write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2)); 13077d930c7eSJayanth Dodderi Chidanand write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2)); 13089448f2b8SAndre Przywara 13099448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 13109448f2b8SAndre Przywara case 7: 13117d930c7eSJayanth Dodderi Chidanand write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2)); 13129448f2b8SAndre Przywara __fallthrough; 13139448f2b8SAndre Przywara case 6: 13147d930c7eSJayanth Dodderi Chidanand write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2)); 13159448f2b8SAndre Przywara __fallthrough; 13169448f2b8SAndre Przywara case 5: 13177d930c7eSJayanth Dodderi Chidanand write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2)); 13189448f2b8SAndre Przywara __fallthrough; 13199448f2b8SAndre Przywara case 4: 13207d930c7eSJayanth Dodderi Chidanand write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2)); 13219448f2b8SAndre Przywara __fallthrough; 13229448f2b8SAndre Przywara case 3: 13237d930c7eSJayanth Dodderi Chidanand write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2)); 13249448f2b8SAndre Przywara __fallthrough; 13259448f2b8SAndre Przywara case 2: 13267d930c7eSJayanth Dodderi Chidanand write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2)); 13279448f2b8SAndre Przywara __fallthrough; 13289448f2b8SAndre Przywara case 1: 13297d930c7eSJayanth Dodderi Chidanand write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2)); 13309448f2b8SAndre Przywara break; 13319448f2b8SAndre Przywara } 13329448f2b8SAndre Przywara } 13339448f2b8SAndre Przywara 1334937d6fdbSManish Pandey /* --------------------------------------------------------------------------- 1335937d6fdbSManish Pandey * The following registers are not added: 1336937d6fdbSManish Pandey * ICH_AP0R<n>_EL2 1337937d6fdbSManish Pandey * ICH_AP1R<n>_EL2 1338937d6fdbSManish Pandey * ICH_LR<n>_EL2 1339937d6fdbSManish Pandey * 1340937d6fdbSManish Pandey * NOTE: For a system with S-EL2 present but not enabled, accessing 1341937d6fdbSManish Pandey * ICC_SRE_EL2 is undefined from EL3. To workaround this change the 1342937d6fdbSManish Pandey * SCR_EL3.NS = 1 before accessing this register. 1343937d6fdbSManish Pandey * --------------------------------------------------------------------------- 1344937d6fdbSManish Pandey */ 13457455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state) 1346937d6fdbSManish Pandey { 13477455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3(); 13487455cd17SGovindraj Raja 1349937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1350d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1351937d6fdbSManish Pandey #else 1352937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1353937d6fdbSManish Pandey isb(); 1354937d6fdbSManish Pandey 1355d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1356937d6fdbSManish Pandey 1357937d6fdbSManish Pandey write_scr_el3(scr_el3); 1358937d6fdbSManish Pandey isb(); 1359937d6fdbSManish Pandey #endif 1360d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2()); 13617455cd17SGovindraj Raja 13627455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13637455cd17SGovindraj Raja if (security_state == SECURE) { 13647455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT); 13657455cd17SGovindraj Raja } else { 13667455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT); 13677455cd17SGovindraj Raja } 13687455cd17SGovindraj Raja isb(); 1369937d6fdbSManish Pandey } 1370937d6fdbSManish Pandey 13717455cd17SGovindraj Raja write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2()); 13727455cd17SGovindraj Raja 13737455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13747455cd17SGovindraj Raja write_scr_el3(scr_el3); 13757455cd17SGovindraj Raja isb(); 13767455cd17SGovindraj Raja } 13777455cd17SGovindraj Raja } 13787455cd17SGovindraj Raja 13797455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state) 1380937d6fdbSManish Pandey { 13817455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3(); 13827455cd17SGovindraj Raja 1383937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1384d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1385937d6fdbSManish Pandey #else 1386937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1387937d6fdbSManish Pandey isb(); 1388937d6fdbSManish Pandey 1389d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1390937d6fdbSManish Pandey 1391937d6fdbSManish Pandey write_scr_el3(scr_el3); 1392937d6fdbSManish Pandey isb(); 1393937d6fdbSManish Pandey #endif 1394d6af2344SJayanth Dodderi Chidanand write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2)); 13957455cd17SGovindraj Raja 13967455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13977455cd17SGovindraj Raja if (security_state == SECURE) { 13987455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT); 13997455cd17SGovindraj Raja } else { 14007455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT); 14017455cd17SGovindraj Raja } 14027455cd17SGovindraj Raja isb(); 14037455cd17SGovindraj Raja } 14047455cd17SGovindraj Raja 1405d6af2344SJayanth Dodderi Chidanand write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2)); 14067455cd17SGovindraj Raja 14077455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 14087455cd17SGovindraj Raja write_scr_el3(scr_el3); 14097455cd17SGovindraj Raja isb(); 14107455cd17SGovindraj Raja } 1411937d6fdbSManish Pandey } 1412937d6fdbSManish Pandey 1413ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1414ac58e574SBoyan Karatotev * The following registers are not added: 1415ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1416ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1417ac58e574SBoyan Karatotev * ----------------------------------------------------- 1418ac58e574SBoyan Karatotev */ 1419ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1420ac58e574SBoyan Karatotev { 1421d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2()); 1422d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2()); 1423d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2()); 1424d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, amair_el2, read_amair_el2()); 1425d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2()); 1426d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2()); 1427d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2()); 1428ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1429d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2()); 1430ac58e574SBoyan Karatotev } 1431d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, elr_el2, read_elr_el2()); 1432d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, esr_el2, read_esr_el2()); 1433d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, far_el2, read_far_el2()); 1434d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2()); 1435d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2()); 1436d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2()); 1437d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2()); 1438d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mair_el2, read_mair_el2()); 1439d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2()); 1440d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2()); 1441d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2()); 1442d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sp_el2, read_sp_el2()); 1443d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2()); 1444d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2()); 1445d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2()); 1446d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2()); 1447d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2()); 1448d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2()); 144930655136SGovindraj Raja 14506595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2()); 14516595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2()); 1452ac58e574SBoyan Karatotev } 1453ac58e574SBoyan Karatotev 1454ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1455ac58e574SBoyan Karatotev { 1456d6af2344SJayanth Dodderi Chidanand write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2)); 1457d6af2344SJayanth Dodderi Chidanand write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2)); 1458d6af2344SJayanth Dodderi Chidanand write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2)); 1459d6af2344SJayanth Dodderi Chidanand write_amair_el2(read_el2_ctx_common(ctx, amair_el2)); 1460d6af2344SJayanth Dodderi Chidanand write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2)); 1461d6af2344SJayanth Dodderi Chidanand write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2)); 1462d6af2344SJayanth Dodderi Chidanand write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2)); 1463ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1464d6af2344SJayanth Dodderi Chidanand write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2)); 1465ac58e574SBoyan Karatotev } 1466d6af2344SJayanth Dodderi Chidanand write_elr_el2(read_el2_ctx_common(ctx, elr_el2)); 1467d6af2344SJayanth Dodderi Chidanand write_esr_el2(read_el2_ctx_common(ctx, esr_el2)); 1468d6af2344SJayanth Dodderi Chidanand write_far_el2(read_el2_ctx_common(ctx, far_el2)); 1469d6af2344SJayanth Dodderi Chidanand write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2)); 1470d6af2344SJayanth Dodderi Chidanand write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2)); 1471d6af2344SJayanth Dodderi Chidanand write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2)); 1472d6af2344SJayanth Dodderi Chidanand write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2)); 1473d6af2344SJayanth Dodderi Chidanand write_mair_el2(read_el2_ctx_common(ctx, mair_el2)); 1474d6af2344SJayanth Dodderi Chidanand write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2)); 1475d6af2344SJayanth Dodderi Chidanand write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2)); 1476d6af2344SJayanth Dodderi Chidanand write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2)); 1477d6af2344SJayanth Dodderi Chidanand write_sp_el2(read_el2_ctx_common(ctx, sp_el2)); 1478d6af2344SJayanth Dodderi Chidanand write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2)); 1479d6af2344SJayanth Dodderi Chidanand write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2)); 1480d6af2344SJayanth Dodderi Chidanand write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2)); 1481d6af2344SJayanth Dodderi Chidanand write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2)); 1482d6af2344SJayanth Dodderi Chidanand write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2)); 1483d6af2344SJayanth Dodderi Chidanand write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2)); 1484d6af2344SJayanth Dodderi Chidanand write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2)); 1485d6af2344SJayanth Dodderi Chidanand write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2)); 1486ac58e574SBoyan Karatotev } 1487ac58e574SBoyan Karatotev 148828f39f02SMax Shvetsov /******************************************************************************* 148928f39f02SMax Shvetsov * Save EL2 sysreg context 149028f39f02SMax Shvetsov ******************************************************************************/ 149128f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 149228f39f02SMax Shvetsov { 149328f39f02SMax Shvetsov cpu_context_t *ctx; 1494d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 149528f39f02SMax Shvetsov 149628f39f02SMax Shvetsov ctx = cm_get_context(security_state); 149728f39f02SMax Shvetsov assert(ctx != NULL); 149828f39f02SMax Shvetsov 1499d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1500d20052f3SZelalem Aweke 1501d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 15027455cd17SGovindraj Raja el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state); 15030a33adc0SGovindraj Raja 1504c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1505a796d5aaSJayanth Dodderi Chidanand write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2()); 15060a33adc0SGovindraj Raja } 15079acff28aSArvind Ram Prakash 15089448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 15097d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_save_mpam(el2_sysregs_ctx); 15109448f2b8SAndre Przywara } 1511bb7b85a3SAndre Przywara 1512de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1513d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1514de8c4892SAndre Przywara } 1515bb7b85a3SAndre Przywara 151633e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 151733e6aaacSArvind Ram Prakash el2_sysregs_context_save_fgt2(el2_sysregs_ctx); 151833e6aaacSArvind Ram Prakash } 151933e6aaacSArvind Ram Prakash 1520b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1521d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2()); 1522b8f03d29SAndre Przywara } 1523b8f03d29SAndre Przywara 1524ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1525d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2, 1526d6af2344SJayanth Dodderi Chidanand read_contextidr_el2()); 152730655136SGovindraj Raja write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2()); 1528ea735bf5SAndre Przywara } 15296503ff29SAndre Przywara 15306503ff29SAndre Przywara if (is_feat_ras_supported()) { 1531d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2()); 1532d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2()); 15336503ff29SAndre Przywara } 1534d5384b69SAndre Przywara 1535d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1536d6af2344SJayanth Dodderi Chidanand write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2()); 1537d5384b69SAndre Przywara } 1538d5384b69SAndre Przywara 1539fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1540d6af2344SJayanth Dodderi Chidanand write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2()); 1541fc8d2d39SAndre Przywara } 15427db710f0SAndre Przywara 15437db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1544d6af2344SJayanth Dodderi Chidanand write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2, 1545d6af2344SJayanth Dodderi Chidanand read_scxtnum_el2()); 15467db710f0SAndre Przywara } 15477db710f0SAndre Przywara 1548c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1549d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2()); 1550c5a3ebbdSAndre Przywara } 1551d6af2344SJayanth Dodderi Chidanand 1552d3331603SMark Brown if (is_feat_tcr2_supported()) { 1553d6af2344SJayanth Dodderi Chidanand write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2()); 1554d3331603SMark Brown } 1555d6af2344SJayanth Dodderi Chidanand 1556f77d7132SAgathiyan Bragadeesh if (is_feat_s1pie_supported()) { 1557d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2()); 1558d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2()); 1559062b6c6bSMark Brown } 1560d6af2344SJayanth Dodderi Chidanand 1561f77d7132SAgathiyan Bragadeesh if (is_feat_s1poe_supported()) { 1562d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2()); 1563062b6c6bSMark Brown } 1564d6af2344SJayanth Dodderi Chidanand 156541ae0473SSona Mathew if (is_feat_brbe_supported()) { 156641ae0473SSona Mathew write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2()); 156741ae0473SSona Mathew } 156841ae0473SSona Mathew 1569d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1570d6af2344SJayanth Dodderi Chidanand write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2()); 1571d6af2344SJayanth Dodderi Chidanand } 1572d6af2344SJayanth Dodderi Chidanand 1573688ab57bSMark Brown if (is_feat_gcs_supported()) { 15746aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2()); 15756aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2()); 1576688ab57bSMark Brown } 15774ec4e545SJayanth Dodderi Chidanand 15784ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 15794ec4e545SJayanth Dodderi Chidanand write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2()); 15804ec4e545SJayanth Dodderi Chidanand } 158128f39f02SMax Shvetsov } 158228f39f02SMax Shvetsov 158328f39f02SMax Shvetsov /******************************************************************************* 158428f39f02SMax Shvetsov * Restore EL2 sysreg context 158528f39f02SMax Shvetsov ******************************************************************************/ 158628f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 158728f39f02SMax Shvetsov { 158828f39f02SMax Shvetsov cpu_context_t *ctx; 1589d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 159028f39f02SMax Shvetsov 159128f39f02SMax Shvetsov ctx = cm_get_context(security_state); 159228f39f02SMax Shvetsov assert(ctx != NULL); 159328f39f02SMax Shvetsov 1594d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1595d20052f3SZelalem Aweke 1596d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 15977455cd17SGovindraj Raja el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state); 159830788a84SGovindraj Raja 1599c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1600a796d5aaSJayanth Dodderi Chidanand write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2)); 160130788a84SGovindraj Raja } 16029acff28aSArvind Ram Prakash 16039448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 16047d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 16059448f2b8SAndre Przywara } 1606bb7b85a3SAndre Przywara 1607de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1608d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1609de8c4892SAndre Przywara } 1610bb7b85a3SAndre Przywara 161133e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 161233e6aaacSArvind Ram Prakash el2_sysregs_context_restore_fgt2(el2_sysregs_ctx); 161333e6aaacSArvind Ram Prakash } 161433e6aaacSArvind Ram Prakash 1615b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1616d6af2344SJayanth Dodderi Chidanand write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2)); 1617b8f03d29SAndre Przywara } 1618b8f03d29SAndre Przywara 1619ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1620d6af2344SJayanth Dodderi Chidanand write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx, 1621d6af2344SJayanth Dodderi Chidanand contextidr_el2)); 1622d6af2344SJayanth Dodderi Chidanand write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2)); 1623ea735bf5SAndre Przywara } 16246503ff29SAndre Przywara 16256503ff29SAndre Przywara if (is_feat_ras_supported()) { 1626d6af2344SJayanth Dodderi Chidanand write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2)); 1627d6af2344SJayanth Dodderi Chidanand write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2)); 16286503ff29SAndre Przywara } 1629d5384b69SAndre Przywara 1630d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1631d6af2344SJayanth Dodderi Chidanand write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2)); 1632fc8d2d39SAndre Przywara } 16337db710f0SAndre Przywara 1634d6af2344SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 1635d6af2344SJayanth Dodderi Chidanand write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2)); 1636d6af2344SJayanth Dodderi Chidanand } 1637d6af2344SJayanth Dodderi Chidanand 16387db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1639d6af2344SJayanth Dodderi Chidanand write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx, 1640d6af2344SJayanth Dodderi Chidanand scxtnum_el2)); 16417db710f0SAndre Przywara } 16427db710f0SAndre Przywara 1643c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1644d6af2344SJayanth Dodderi Chidanand write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2)); 1645c5a3ebbdSAndre Przywara } 1646d6af2344SJayanth Dodderi Chidanand 1647d3331603SMark Brown if (is_feat_tcr2_supported()) { 1648d6af2344SJayanth Dodderi Chidanand write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2)); 1649d3331603SMark Brown } 1650d6af2344SJayanth Dodderi Chidanand 1651f77d7132SAgathiyan Bragadeesh if (is_feat_s1pie_supported()) { 1652d6af2344SJayanth Dodderi Chidanand write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2)); 1653d6af2344SJayanth Dodderi Chidanand write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2)); 1654062b6c6bSMark Brown } 1655d6af2344SJayanth Dodderi Chidanand 1656f77d7132SAgathiyan Bragadeesh if (is_feat_s1poe_supported()) { 1657d6af2344SJayanth Dodderi Chidanand write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2)); 1658062b6c6bSMark Brown } 1659d6af2344SJayanth Dodderi Chidanand 1660d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1661d6af2344SJayanth Dodderi Chidanand write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2)); 1662d6af2344SJayanth Dodderi Chidanand } 1663d6af2344SJayanth Dodderi Chidanand 1664688ab57bSMark Brown if (is_feat_gcs_supported()) { 1665d6af2344SJayanth Dodderi Chidanand write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2)); 1666d6af2344SJayanth Dodderi Chidanand write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2)); 1667688ab57bSMark Brown } 16684ec4e545SJayanth Dodderi Chidanand 16694ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 16704ec4e545SJayanth Dodderi Chidanand write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2)); 16714ec4e545SJayanth Dodderi Chidanand } 167241ae0473SSona Mathew 167341ae0473SSona Mathew if (is_feat_brbe_supported()) { 167441ae0473SSona Mathew write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2)); 167541ae0473SSona Mathew } 167628f39f02SMax Shvetsov } 1677a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 167828f39f02SMax Shvetsov 1679532ed618SSoby Mathew /******************************************************************************* 16808b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 16818b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 16828b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 16838b95e848SZelalem Aweke * cm_prepare_el3_exit function. 16848b95e848SZelalem Aweke ******************************************************************************/ 16858b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 16868b95e848SZelalem Aweke { 1687a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 16884085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 16898b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 16908b95e848SZelalem Aweke assert(ctx != NULL); 16918b95e848SZelalem Aweke 1692b515f541SZelalem Aweke /* Assert that EL2 is used. */ 16934085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1694b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1695b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 16964085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 16978b95e848SZelalem Aweke 1698a0674ab0SJayanth Dodderi Chidanand /* Restore EL2 sysreg contexts */ 16998b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 17008b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 17018b95e848SZelalem Aweke #else 17028b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 1703a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 17048b95e848SZelalem Aweke } 17058b95e848SZelalem Aweke 1706a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 1707a0674ab0SJayanth Dodderi Chidanand /******************************************************************************* 1708a0674ab0SJayanth Dodderi Chidanand * The next set of six functions are used by runtime services to save and restore 1709a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1710a0674ab0SJayanth Dodderi Chidanand ******************************************************************************/ 171159f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx) 171259f8882bSJayanth Dodderi Chidanand { 171342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1()); 171442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, elr_el1, read_elr_el1()); 171559f8882bSJayanth Dodderi Chidanand 171659b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 171742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1()); 171842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1()); 171959f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 172059f8882bSJayanth Dodderi Chidanand 172142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1()); 172242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1()); 172342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sp_el1, read_sp_el1()); 172442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, esr_el1, read_esr_el1()); 172542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mair_el1, read_mair_el1()); 172642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, amair_el1, read_amair_el1()); 172742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1()); 172842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1()); 172942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0()); 173042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0()); 173142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, far_el1, read_far_el1()); 173242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1()); 173342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1()); 173442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1()); 173542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1()); 173642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1()); 173742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1()); 173859f8882bSJayanth Dodderi Chidanand 17396595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1()); 17406595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1()); 17416595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1()); 17426595f4cbSIgor Podgainõi 174342e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 174442e35d2fSJayanth Dodderi Chidanand /* Save Aarch32 registers */ 174542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt()); 174642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und()); 174742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq()); 174842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq()); 174942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2()); 175042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2()); 175142e35d2fSJayanth Dodderi Chidanand } 175259f8882bSJayanth Dodderi Chidanand 1753ccf67965SSumit Garg /* Save counter-timer kernel control register */ 1754ccf67965SSumit Garg write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1()); 1755ccf67965SSumit Garg #if NS_TIMER_SWITCH 175642e35d2fSJayanth Dodderi Chidanand /* Save NS Timer registers */ 175742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0()); 175842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0()); 175942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0()); 176042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0()); 1761ccf67965SSumit Garg #endif 176259f8882bSJayanth Dodderi Chidanand 176342e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 176442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1()); 176542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1()); 176642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1()); 176742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1()); 176842e35d2fSJayanth Dodderi Chidanand } 176959f8882bSJayanth Dodderi Chidanand 1770ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 177142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_ras(ctx, disr_el1, read_disr_el1()); 1772ed9bb824SMadhukar Pappireddy } 1773ed9bb824SMadhukar Pappireddy 1774ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 177542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1()); 177642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1()); 1777ed9bb824SMadhukar Pappireddy } 1778ed9bb824SMadhukar Pappireddy 1779ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 178042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1poe(ctx, por_el1, read_por_el1()); 1781ed9bb824SMadhukar Pappireddy } 1782ed9bb824SMadhukar Pappireddy 1783ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 178442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1()); 1785ed9bb824SMadhukar Pappireddy } 1786ed9bb824SMadhukar Pappireddy 1787ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 178842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1()); 1789ed9bb824SMadhukar Pappireddy } 1790d6c76e6cSMadhukar Pappireddy 1791d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 179242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1()); 1793d6c76e6cSMadhukar Pappireddy } 1794d6c76e6cSMadhukar Pappireddy 1795d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 179642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0()); 179742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1()); 1798d6c76e6cSMadhukar Pappireddy } 1799d6c76e6cSMadhukar Pappireddy 1800d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 180142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1()); 180242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1()); 180342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1()); 180442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0()); 1805d6c76e6cSMadhukar Pappireddy } 18066d0433f0SJayanth Dodderi Chidanand 18076d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 18086595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1()); 18096595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1()); 18106d0433f0SJayanth Dodderi Chidanand } 18116d0433f0SJayanth Dodderi Chidanand 18124ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 18134ec4e545SJayanth Dodderi Chidanand write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1()); 18144ec4e545SJayanth Dodderi Chidanand } 18154ec4e545SJayanth Dodderi Chidanand 181619d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 181719d52a83SAndre Przywara write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1()); 181819d52a83SAndre Przywara } 181959f8882bSJayanth Dodderi Chidanand } 182059f8882bSJayanth Dodderi Chidanand 182159f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx) 182259f8882bSJayanth Dodderi Chidanand { 182342e35d2fSJayanth Dodderi Chidanand write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1)); 182442e35d2fSJayanth Dodderi Chidanand write_elr_el1(read_el1_ctx_common(ctx, elr_el1)); 182559f8882bSJayanth Dodderi Chidanand 182659b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 182742e35d2fSJayanth Dodderi Chidanand write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1)); 182842e35d2fSJayanth Dodderi Chidanand write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1)); 182959f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 183059f8882bSJayanth Dodderi Chidanand 183142e35d2fSJayanth Dodderi Chidanand write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1)); 183242e35d2fSJayanth Dodderi Chidanand write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1)); 183342e35d2fSJayanth Dodderi Chidanand write_sp_el1(read_el1_ctx_common(ctx, sp_el1)); 183442e35d2fSJayanth Dodderi Chidanand write_esr_el1(read_el1_ctx_common(ctx, esr_el1)); 183542e35d2fSJayanth Dodderi Chidanand write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1)); 183642e35d2fSJayanth Dodderi Chidanand write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1)); 183742e35d2fSJayanth Dodderi Chidanand write_mair_el1(read_el1_ctx_common(ctx, mair_el1)); 183842e35d2fSJayanth Dodderi Chidanand write_amair_el1(read_el1_ctx_common(ctx, amair_el1)); 183942e35d2fSJayanth Dodderi Chidanand write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1)); 184042e35d2fSJayanth Dodderi Chidanand write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1)); 184142e35d2fSJayanth Dodderi Chidanand write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0)); 184242e35d2fSJayanth Dodderi Chidanand write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0)); 184342e35d2fSJayanth Dodderi Chidanand write_par_el1(read_el1_ctx_common(ctx, par_el1)); 184442e35d2fSJayanth Dodderi Chidanand write_far_el1(read_el1_ctx_common(ctx, far_el1)); 184542e35d2fSJayanth Dodderi Chidanand write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1)); 184642e35d2fSJayanth Dodderi Chidanand write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1)); 184742e35d2fSJayanth Dodderi Chidanand write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1)); 184842e35d2fSJayanth Dodderi Chidanand write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1)); 184942e35d2fSJayanth Dodderi Chidanand write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1)); 185042e35d2fSJayanth Dodderi Chidanand write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1)); 185159f8882bSJayanth Dodderi Chidanand 185242e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 185342e35d2fSJayanth Dodderi Chidanand /* Restore Aarch32 registers */ 185442e35d2fSJayanth Dodderi Chidanand write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt)); 185542e35d2fSJayanth Dodderi Chidanand write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und)); 185642e35d2fSJayanth Dodderi Chidanand write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq)); 185742e35d2fSJayanth Dodderi Chidanand write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq)); 185842e35d2fSJayanth Dodderi Chidanand write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2)); 185942e35d2fSJayanth Dodderi Chidanand write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2)); 186042e35d2fSJayanth Dodderi Chidanand } 186159f8882bSJayanth Dodderi Chidanand 1862ccf67965SSumit Garg /* Restore counter-timer kernel control register */ 1863ccf67965SSumit Garg write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1)); 1864ccf67965SSumit Garg #if NS_TIMER_SWITCH 186542e35d2fSJayanth Dodderi Chidanand /* Restore NS Timer registers */ 186642e35d2fSJayanth Dodderi Chidanand write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0)); 186742e35d2fSJayanth Dodderi Chidanand write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0)); 186842e35d2fSJayanth Dodderi Chidanand write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0)); 186942e35d2fSJayanth Dodderi Chidanand write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0)); 1870ccf67965SSumit Garg #endif 187159f8882bSJayanth Dodderi Chidanand 187242e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 187342e35d2fSJayanth Dodderi Chidanand write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1)); 187442e35d2fSJayanth Dodderi Chidanand write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1)); 187542e35d2fSJayanth Dodderi Chidanand write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1)); 187642e35d2fSJayanth Dodderi Chidanand write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1)); 187742e35d2fSJayanth Dodderi Chidanand } 187859f8882bSJayanth Dodderi Chidanand 1879ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 188042e35d2fSJayanth Dodderi Chidanand write_disr_el1(read_el1_ctx_ras(ctx, disr_el1)); 1881ed9bb824SMadhukar Pappireddy } 1882ed9bb824SMadhukar Pappireddy 1883ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 188442e35d2fSJayanth Dodderi Chidanand write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1)); 188542e35d2fSJayanth Dodderi Chidanand write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1)); 1886ed9bb824SMadhukar Pappireddy } 1887ed9bb824SMadhukar Pappireddy 1888ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 188942e35d2fSJayanth Dodderi Chidanand write_por_el1(read_el1_ctx_s1poe(ctx, por_el1)); 1890ed9bb824SMadhukar Pappireddy } 1891ed9bb824SMadhukar Pappireddy 1892ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 189342e35d2fSJayanth Dodderi Chidanand write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1)); 1894ed9bb824SMadhukar Pappireddy } 1895ed9bb824SMadhukar Pappireddy 1896ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 189742e35d2fSJayanth Dodderi Chidanand write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1)); 1898ed9bb824SMadhukar Pappireddy } 1899d6c76e6cSMadhukar Pappireddy 1900d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 190142e35d2fSJayanth Dodderi Chidanand write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1)); 1902d6c76e6cSMadhukar Pappireddy } 1903d6c76e6cSMadhukar Pappireddy 1904d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 190542e35d2fSJayanth Dodderi Chidanand write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0)); 190642e35d2fSJayanth Dodderi Chidanand write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1)); 1907d6c76e6cSMadhukar Pappireddy } 1908d6c76e6cSMadhukar Pappireddy 1909d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 191042e35d2fSJayanth Dodderi Chidanand write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1)); 191142e35d2fSJayanth Dodderi Chidanand write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1)); 191242e35d2fSJayanth Dodderi Chidanand write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1)); 191342e35d2fSJayanth Dodderi Chidanand write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0)); 1914d6c76e6cSMadhukar Pappireddy } 19156d0433f0SJayanth Dodderi Chidanand 19166d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 19176d0433f0SJayanth Dodderi Chidanand write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1)); 19186d0433f0SJayanth Dodderi Chidanand write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1)); 19196d0433f0SJayanth Dodderi Chidanand } 19204ec4e545SJayanth Dodderi Chidanand 19214ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 19224ec4e545SJayanth Dodderi Chidanand write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1)); 19234ec4e545SJayanth Dodderi Chidanand } 19244ec4e545SJayanth Dodderi Chidanand 192519d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 192619d52a83SAndre Przywara write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1)); 192719d52a83SAndre Przywara } 192859f8882bSJayanth Dodderi Chidanand } 192959f8882bSJayanth Dodderi Chidanand 19308b95e848SZelalem Aweke /******************************************************************************* 1931a0674ab0SJayanth Dodderi Chidanand * The next couple of functions are used by runtime services to save and restore 1932a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1933532ed618SSoby Mathew ******************************************************************************/ 1934532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1935532ed618SSoby Mathew { 1936532ed618SSoby Mathew cpu_context_t *ctx; 1937532ed618SSoby Mathew 1938532ed618SSoby Mathew ctx = cm_get_context(security_state); 1939a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1940532ed618SSoby Mathew 19412825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 194217b4c0ddSDimitris Papastamos 194317b4c0ddSDimitris Papastamos #if IMAGE_BL31 1944858dc35cSMaheedhar Bollapalli if (security_state == SECURE) { 194517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 1946858dc35cSMaheedhar Bollapalli } else { 194717b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 1948858dc35cSMaheedhar Bollapalli } 194917b4c0ddSDimitris Papastamos #endif 1950532ed618SSoby Mathew } 1951532ed618SSoby Mathew 1952532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1953532ed618SSoby Mathew { 1954532ed618SSoby Mathew cpu_context_t *ctx; 1955532ed618SSoby Mathew 1956532ed618SSoby Mathew ctx = cm_get_context(security_state); 1957a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1958532ed618SSoby Mathew 19592825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 196017b4c0ddSDimitris Papastamos 196117b4c0ddSDimitris Papastamos #if IMAGE_BL31 1962858dc35cSMaheedhar Bollapalli if (security_state == SECURE) { 196317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 1964858dc35cSMaheedhar Bollapalli } else { 196517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 1966858dc35cSMaheedhar Bollapalli } 196717b4c0ddSDimitris Papastamos #endif 1968532ed618SSoby Mathew } 1969532ed618SSoby Mathew 1970a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */ 1971a0674ab0SJayanth Dodderi Chidanand 1972532ed618SSoby Mathew /******************************************************************************* 1973532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1974532ed618SSoby Mathew * given security state with the given entrypoint 1975532ed618SSoby Mathew ******************************************************************************/ 1976532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1977532ed618SSoby Mathew { 1978532ed618SSoby Mathew cpu_context_t *ctx; 1979532ed618SSoby Mathew el3_state_t *state; 1980532ed618SSoby Mathew 1981532ed618SSoby Mathew ctx = cm_get_context(security_state); 1982a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1983532ed618SSoby Mathew 1984532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1985532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1986532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1987532ed618SSoby Mathew } 1988532ed618SSoby Mathew 1989532ed618SSoby Mathew /******************************************************************************* 1990532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1991532ed618SSoby Mathew * pertaining to the given security state 1992532ed618SSoby Mathew ******************************************************************************/ 1993532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 1994532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 1995532ed618SSoby Mathew { 1996532ed618SSoby Mathew cpu_context_t *ctx; 1997532ed618SSoby Mathew el3_state_t *state; 1998532ed618SSoby Mathew 1999532ed618SSoby Mathew ctx = cm_get_context(security_state); 2000a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2001532ed618SSoby Mathew 2002532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2003532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2004532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 2005532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 2006532ed618SSoby Mathew } 2007532ed618SSoby Mathew 2008532ed618SSoby Mathew /******************************************************************************* 2009532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 2010532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 2011532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 2012532ed618SSoby Mathew ******************************************************************************/ 2013532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 2014532ed618SSoby Mathew uint32_t bit_pos, 2015532ed618SSoby Mathew uint32_t value) 2016532ed618SSoby Mathew { 2017532ed618SSoby Mathew cpu_context_t *ctx; 2018532ed618SSoby Mathew el3_state_t *state; 2019f1be00daSLouis Mayencourt u_register_t scr_el3; 2020532ed618SSoby Mathew 2021532ed618SSoby Mathew ctx = cm_get_context(security_state); 2022a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2023532ed618SSoby Mathew 2024532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 2025d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 2026532ed618SSoby Mathew 2027532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 2028a0fee747SAntonio Nino Diaz assert(value <= 1U); 2029532ed618SSoby Mathew 2030532ed618SSoby Mathew /* 2031532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 2032532ed618SSoby Mathew * and set it to its new value. 2033532ed618SSoby Mathew */ 2034532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2035f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2036d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 2037f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 2038532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2039532ed618SSoby Mathew } 2040532ed618SSoby Mathew 2041532ed618SSoby Mathew /******************************************************************************* 2042532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 2043532ed618SSoby Mathew * given security state. 2044532ed618SSoby Mathew ******************************************************************************/ 2045f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 2046532ed618SSoby Mathew { 204754c9c68aSNithin G const cpu_context_t *ctx; 204854c9c68aSNithin G const el3_state_t *state; 2049532ed618SSoby Mathew 2050532ed618SSoby Mathew ctx = cm_get_context(security_state); 2051a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2052532ed618SSoby Mathew 2053532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2054532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2055f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 2056532ed618SSoby Mathew } 2057532ed618SSoby Mathew 2058532ed618SSoby Mathew /******************************************************************************* 2059532ed618SSoby Mathew * This function is used to program the context that's used for exception 2060532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 2061532ed618SSoby Mathew * the required security state 2062532ed618SSoby Mathew ******************************************************************************/ 2063532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 2064532ed618SSoby Mathew { 2065532ed618SSoby Mathew cpu_context_t *ctx; 2066532ed618SSoby Mathew 2067532ed618SSoby Mathew ctx = cm_get_context(security_state); 2068a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2069532ed618SSoby Mathew 2070532ed618SSoby Mathew cm_set_next_context(ctx); 2071532ed618SSoby Mathew } 2072