xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision a0674ab08192e2175afe919f929c9985adc32174)
1532ed618SSoby Mathew /*
20a33adc0SGovindraj Raja  * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h>
23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
28744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h>
3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h>
3109d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
32c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
33dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3409d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3509d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
36d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
37813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
388fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
3909d40e0eSAntonio Nino Diaz #include <lib/utils.h>
40532ed618SSoby Mathew 
41781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
42781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
43781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
44781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
45532ed618SSoby Mathew 
46461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
47461c0a5dSElizabeth Ho static bool has_secure_perworld_init;
48461c0a5dSElizabeth Ho 
49123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx);
5024a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
51781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
52461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void);
53b515f541SZelalem Aweke 
54*a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
55b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
56b515f541SZelalem Aweke {
57b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
58b515f541SZelalem Aweke 
59b515f541SZelalem Aweke 	/*
60b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
61b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
62b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
63b515f541SZelalem Aweke 	 * set to zero.
64b515f541SZelalem Aweke 	 *
65b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
66b515f541SZelalem Aweke 	 *
67b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
68b515f541SZelalem Aweke 	 * required by PSCI specification)
69b515f541SZelalem Aweke 	 */
70b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
71b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
72b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
73b515f541SZelalem Aweke 	} else {
74b515f541SZelalem Aweke 		/*
75b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
76b515f541SZelalem Aweke 		 * fields need to be set.
77b515f541SZelalem Aweke 		 *
78b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
79b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
80b515f541SZelalem Aweke 		 *
81b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
82b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
83b515f541SZelalem Aweke 		 *
84b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
85b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
86b515f541SZelalem Aweke 		 */
87b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
88b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
89b515f541SZelalem Aweke 	}
90b515f541SZelalem Aweke 
91b515f541SZelalem Aweke #if ERRATA_A75_764081
92b515f541SZelalem Aweke 	/*
93b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
94b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
95b515f541SZelalem Aweke 	 */
96b515f541SZelalem Aweke 	sctlr_elx |= SCTLR_IESB_BIT;
97b515f541SZelalem Aweke #endif
9859b7c0a0SJayanth Dodderi Chidanand 
99b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
100a0d9a973SJayanth Dodderi Chidanand 	write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
101b515f541SZelalem Aweke 
102b515f541SZelalem Aweke 	/*
103b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
104b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
105b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
106b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
107b515f541SZelalem Aweke 	 * be zero.
108b515f541SZelalem Aweke 	 */
109b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
11042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
111b515f541SZelalem Aweke }
112*a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
113b515f541SZelalem Aweke 
1142bbad1d1SZelalem Aweke /******************************************************************************
1152bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1162bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1172bbad1d1SZelalem Aweke  *****************************************************************************/
1182bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
119532ed618SSoby Mathew {
1202bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1212bbad1d1SZelalem Aweke 	el3_state_t *state;
1222bbad1d1SZelalem Aweke 
1232bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1242bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1252bbad1d1SZelalem Aweke 
1262bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
127532ed618SSoby Mathew 	/*
1282bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1292bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
130532ed618SSoby Mathew 	 */
1312bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1322bbad1d1SZelalem Aweke #endif
1332bbad1d1SZelalem Aweke 
134ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
135ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1362bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1372bbad1d1SZelalem Aweke 	}
1382bbad1d1SZelalem Aweke 
1392bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1402bbad1d1SZelalem Aweke 
141b515f541SZelalem Aweke 	/*
142b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
143b515f541SZelalem Aweke 	 * at S-EL2.
144b515f541SZelalem Aweke 	 */
145*a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2)
146b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
147b515f541SZelalem Aweke #endif
148b515f541SZelalem Aweke 
1492bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
150461c0a5dSElizabeth Ho 
151461c0a5dSElizabeth Ho 	/**
152461c0a5dSElizabeth Ho 	 * manage_extensions_secure_per_world api has to be executed once,
153461c0a5dSElizabeth Ho 	 * as the registers getting initialised, maintain constant value across
154461c0a5dSElizabeth Ho 	 * all the cpus for the secure world.
155461c0a5dSElizabeth Ho 	 * Henceforth, this check ensures that the registers are initialised once
156461c0a5dSElizabeth Ho 	 * and avoids re-initialization from multiple cores.
157461c0a5dSElizabeth Ho 	 */
158461c0a5dSElizabeth Ho 	if (!has_secure_perworld_init) {
159461c0a5dSElizabeth Ho 		manage_extensions_secure_per_world();
160461c0a5dSElizabeth Ho 	}
1612bbad1d1SZelalem Aweke }
1622bbad1d1SZelalem Aweke 
1632bbad1d1SZelalem Aweke #if ENABLE_RME
1642bbad1d1SZelalem Aweke /******************************************************************************
1652bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1662bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1672bbad1d1SZelalem Aweke  *****************************************************************************/
1682bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1692bbad1d1SZelalem Aweke {
1702bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1712bbad1d1SZelalem Aweke 	el3_state_t *state;
1722bbad1d1SZelalem Aweke 
1732bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1742bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1752bbad1d1SZelalem Aweke 
17601cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
17701cf14ddSMaksims Svecovs 
17830019d86SSona Mathew 	/* CSV2 version 2 and above */
1797db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
18001cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
18101cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1827db710f0SAndre Przywara 	}
1832bbad1d1SZelalem Aweke 
1842bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1852bbad1d1SZelalem Aweke }
1862bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1872bbad1d1SZelalem Aweke 
1882bbad1d1SZelalem Aweke /******************************************************************************
1892bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1902bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1912bbad1d1SZelalem Aweke  *****************************************************************************/
1922bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1932bbad1d1SZelalem Aweke {
1942bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1952bbad1d1SZelalem Aweke 	el3_state_t *state;
1962bbad1d1SZelalem Aweke 
1972bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1982bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1992bbad1d1SZelalem Aweke 
2002bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
2012bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
2022bbad1d1SZelalem Aweke 
203ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
204ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
2052bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
206ef0d0e54SGovindraj Raja 	}
2072bbad1d1SZelalem Aweke 
208f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS
209f0c96a2eSBoyan Karatotev 	/*
210f0c96a2eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by default
211f0c96a2eSBoyan Karatotev 	 * for Non secure lower exception levels. We do not have an explicit
212f0c96a2eSBoyan Karatotev 	 * flag to set it.
213f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
214f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
215f0c96a2eSBoyan Karatotev 	 *
216f0c96a2eSBoyan Karatotev 	 * To prevent the leakage between the worlds during world switch,
217f0c96a2eSBoyan Karatotev 	 * we enable it only for the non-secure world.
218f0c96a2eSBoyan Karatotev 	 *
219f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
220f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
221f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
222f0c96a2eSBoyan Karatotev 	 *
223f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
224f0c96a2eSBoyan Karatotev 	 *  other than EL3
225f0c96a2eSBoyan Karatotev 	 *
226f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
227f0c96a2eSBoyan Karatotev 	 *  than EL3
228f0c96a2eSBoyan Karatotev 	 */
229f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
230f0c96a2eSBoyan Karatotev 
231f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
232f0c96a2eSBoyan Karatotev 
23346cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
23446cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
23546cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
23646cc41d5SManish Pandey #endif
23746cc41d5SManish Pandey 
23800e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
23900e8f79cSManish Pandey 	/*
24000e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
24100e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
24200e8f79cSManish Pandey 	 * are trapped to EL3.
24300e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
24400e8f79cSManish Pandey 	 *
24500e8f79cSManish Pandey 	 */
24600e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
24700e8f79cSManish Pandey #endif
24800e8f79cSManish Pandey 
24930019d86SSona Mathew 	/* CSV2 version 2 and above */
2507db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
25101cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
25201cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2537db710f0SAndre Przywara 	}
25401cf14ddSMaksims Svecovs 
2552bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2562bbad1d1SZelalem Aweke 	/*
2572bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2582bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2592bbad1d1SZelalem Aweke 	 */
2602bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2612bbad1d1SZelalem Aweke #endif
2622bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2638b95e848SZelalem Aweke 
2648b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
265*a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
2668b95e848SZelalem Aweke 
2678b95e848SZelalem Aweke 	/*
268da1a4591SJayanth Dodderi Chidanand 	 * Initialize SCTLR_EL2 context register with reset value.
2698b95e848SZelalem Aweke 	 */
270da1a4591SJayanth Dodderi Chidanand 	write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
2718b95e848SZelalem Aweke 
272ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
273ddb615b4SJuan Pablo Conde 		/*
274ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
275ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
276ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
277ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
278ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
279ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
280ddb615b4SJuan Pablo Conde 		 */
281d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
282ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
283ddb615b4SJuan Pablo Conde 	}
2844a530b4cSJuan Pablo Conde 
2854a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
2864a530b4cSJuan Pablo Conde 		/*
2874a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
2884a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
2894a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
2904a530b4cSJuan Pablo Conde 		 */
291d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
2924a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
293d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
2944a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
295d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
2964a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
2974a530b4cSJuan Pablo Conde 	}
298*a0674ab0SJayanth Dodderi Chidanand #else
299*a0674ab0SJayanth Dodderi Chidanand 	/* Initialize EL1 context registers */
300*a0674ab0SJayanth Dodderi Chidanand 	setup_el1_context(ctx, ep);
301*a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
30224a70738SBoyan Karatotev 
30324a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
304532ed618SSoby Mathew }
305532ed618SSoby Mathew 
306532ed618SSoby Mathew /*******************************************************************************
3072bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3082bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3092bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
310532ed618SSoby Mathew  *
3118aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
312532ed618SSoby Mathew  * timer availability for the new execution context.
313532ed618SSoby Mathew  ******************************************************************************/
3142bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
315532ed618SSoby Mathew {
316f1be00daSLouis Mayencourt 	u_register_t scr_el3;
317123002f9SJayanth Dodderi Chidanand 	u_register_t mdcr_el3;
318532ed618SSoby Mathew 	el3_state_t *state;
319532ed618SSoby Mathew 	gp_regs_t *gp_regs;
320532ed618SSoby Mathew 
321f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
322f0c96a2eSBoyan Karatotev 
323532ed618SSoby Mathew 	/* Clear any residual register values from the context */
32432f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
325532ed618SSoby Mathew 
326532ed618SSoby Mathew 	/*
3275e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
3285e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
3295e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
3305e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
3315e8cc727SBoyan Karatotev 	 */
332*a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3335e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
3345e8cc727SBoyan Karatotev 
3355e8cc727SBoyan Karatotev 	/*
3365e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
3375e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
3385e8cc727SBoyan Karatotev 	 */
339d6af2344SJayanth Dodderi Chidanand 	u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
3405e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
341d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
3420aa3284aSJagdish Gediya 
3430aa3284aSJagdish Gediya 	/*
3440aa3284aSJagdish Gediya 	 * The actlr_el2 register can be initialized in platform's reset handler
3450aa3284aSJagdish Gediya 	 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
3460aa3284aSJagdish Gediya 	 */
3470aa3284aSJagdish Gediya 	write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
348*a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
3495e8cc727SBoyan Karatotev 
3505c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
3515c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
352c5ea4f8aSZelalem Aweke 
35318f2efd6SDavid Cunado 	/*
354f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
355f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
356f0c96a2eSBoyan Karatotev 	 *
357f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
358f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
359f0c96a2eSBoyan Karatotev 	 *
360f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
361f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
362f0c96a2eSBoyan Karatotev 	 *
363f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
364f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
365f0c96a2eSBoyan Karatotev 	 */
366f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
367f0c96a2eSBoyan Karatotev 
368f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
369f0c96a2eSBoyan Karatotev 
370f0c96a2eSBoyan Karatotev 	/*
37118f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
37218f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
37318f2efd6SDavid Cunado 	 */
374c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
375532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
376c5ea4f8aSZelalem Aweke 	}
3772bbad1d1SZelalem Aweke 
37818f2efd6SDavid Cunado 	/*
37918f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
38018f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
381b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
382b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
383b515f541SZelalem Aweke 	 * is not trapped)
38418f2efd6SDavid Cunado 	 */
385c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
386532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
387c5ea4f8aSZelalem Aweke 	}
388532ed618SSoby Mathew 
389cb4ec47bSjohpow01 	/*
390cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
391cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
392cb4ec47bSjohpow01 	 */
393c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
394cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
395c5a3ebbdSAndre Przywara 	}
396cb4ec47bSjohpow01 
397ff86e0b4SJuan Pablo Conde 	/*
398ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
399ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
400ff86e0b4SJuan Pablo Conde 	 */
401ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP
402ff86e0b4SJuan Pablo Conde 	scr_el3 |= SCR_TRNDR_BIT;
403ff86e0b4SJuan Pablo Conde #endif
404ff86e0b4SJuan Pablo Conde 
4051a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4061a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4071a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4081a7c1cfeSJeenu Viswambharan #endif
4091a7c1cfeSJeenu Viswambharan 
410f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS
411f0c96a2eSBoyan Karatotev 	/*
412f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
413f0c96a2eSBoyan Karatotev 	 *
414f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
415f0c96a2eSBoyan Karatotev 	 *  other than EL3
416f0c96a2eSBoyan Karatotev 	 *
417f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
418f0c96a2eSBoyan Karatotev 	 *  than EL3
419f0c96a2eSBoyan Karatotev 	 */
420f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
421f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
422f0c96a2eSBoyan Karatotev 
4235283962eSAntonio Nino Diaz 	/*
424d3331603SMark Brown 	 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
425d3331603SMark Brown 	 */
426d3331603SMark Brown 	if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
427d3331603SMark Brown 		scr_el3 |= SCR_TCR2EN_BIT;
428d3331603SMark Brown 	}
429d3331603SMark Brown 
430d3331603SMark Brown 	/*
431062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
432062b6c6bSMark Brown 	 * registers for AArch64 if present.
433062b6c6bSMark Brown 	 */
434062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
435062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
436062b6c6bSMark Brown 	}
437062b6c6bSMark Brown 
438062b6c6bSMark Brown 	/*
439688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
440688ab57bSMark Brown 	 */
441688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
442688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
443688ab57bSMark Brown 	}
444688ab57bSMark Brown 
445688ab57bSMark Brown 	/*
44618f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
44718f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
44818f2efd6SDavid Cunado 	 * next mode is Hyp.
449110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
450110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
451110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
45229d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
45329d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
45429d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
455532ed618SSoby Mathew 	 */
456a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
457a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
458a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
459532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
460110ee433SJimmy Brisson 
461ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
462110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
463110ee433SJimmy Brisson 		}
46429d0ee54SJimmy Brisson 
465b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
46629d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
46729d0ee54SJimmy Brisson 		}
468532ed618SSoby Mathew 	}
469532ed618SSoby Mathew 
4706cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
4711223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
4726cac724dSjohpow01 		/* Set delay in SCR_EL3 */
4736cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
474781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
4756cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
4766cac724dSjohpow01 
4776cac724dSjohpow01 		/* Enable WFE delay */
4786cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
4791223d2a0SAndre Przywara 	}
4806cac724dSjohpow01 
4819f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
4829f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
4839f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
4849f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
4859f4b6259SJayanth Dodderi Chidanand 	}
4869f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
4879f4b6259SJayanth Dodderi Chidanand 
48818f2efd6SDavid Cunado 	/*
489e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
490e290a8fcSAlexei Fedorov 	 * before doing ERET
4913e61b2b5SDavid Cunado 	 */
492532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
493532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
494532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
495532ed618SSoby Mathew 
496123002f9SJayanth Dodderi Chidanand 	/* Start with a clean MDCR_EL3 copy as all relevant values are set */
497123002f9SJayanth Dodderi Chidanand 	mdcr_el3 = MDCR_EL3_RESET_VAL;
498123002f9SJayanth Dodderi Chidanand 
499123002f9SJayanth Dodderi Chidanand 	/* ---------------------------------------------------------------------
500123002f9SJayanth Dodderi Chidanand 	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
501123002f9SJayanth Dodderi Chidanand 	 * Some fields are architecturally UNKNOWN on reset.
502123002f9SJayanth Dodderi Chidanand 	 *
503123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
504123002f9SJayanth Dodderi Chidanand 	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
505123002f9SJayanth Dodderi Chidanand 	 *  disabled from all ELs in Secure state.
506123002f9SJayanth Dodderi Chidanand 	 *
507123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
508123002f9SJayanth Dodderi Chidanand 	 *  privileged debug from S-EL1.
509123002f9SJayanth Dodderi Chidanand 	 *
510123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
511123002f9SJayanth Dodderi Chidanand 	 *  access to the powerdown debug registers do not trap to EL3.
512123002f9SJayanth Dodderi Chidanand 	 *
513123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
514123002f9SJayanth Dodderi Chidanand 	 *  debug registers, other than those registers that are controlled by
515123002f9SJayanth Dodderi Chidanand 	 *  MDCR_EL3.TDOSA.
516123002f9SJayanth Dodderi Chidanand 	 */
517123002f9SJayanth Dodderi Chidanand 	mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
518123002f9SJayanth Dodderi Chidanand 			& ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
519123002f9SJayanth Dodderi Chidanand 	write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
520123002f9SJayanth Dodderi Chidanand 
521123002f9SJayanth Dodderi Chidanand 	/*
522123002f9SJayanth Dodderi Chidanand 	 * Configure MDCR_EL3 register as applicable for each world
523123002f9SJayanth Dodderi Chidanand 	 * (NS/Secure/Realm) context.
524123002f9SJayanth Dodderi Chidanand 	 */
525123002f9SJayanth Dodderi Chidanand 	manage_extensions_common(ctx);
526123002f9SJayanth Dodderi Chidanand 
527532ed618SSoby Mathew 	/*
528532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
529532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
530532ed618SSoby Mathew 	 */
531532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
532532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
533532ed618SSoby Mathew }
534532ed618SSoby Mathew 
535532ed618SSoby Mathew /*******************************************************************************
5362bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
5372bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
5382bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
5392bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
5402bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
5412bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
5422bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
5432bbad1d1SZelalem Aweke  * state cpu context pointers.
5442bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
5452bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
5462bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
5472bbad1d1SZelalem Aweke  ******************************************************************************/
5482bbad1d1SZelalem Aweke void __init cm_init(void)
5492bbad1d1SZelalem Aweke {
5502bbad1d1SZelalem Aweke 	/*
5511b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
5522bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
5532bbad1d1SZelalem Aweke 	 */
5542bbad1d1SZelalem Aweke }
5552bbad1d1SZelalem Aweke 
5562bbad1d1SZelalem Aweke /*******************************************************************************
5572bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
5582bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
5592bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
5602bbad1d1SZelalem Aweke  ******************************************************************************/
5612bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
5622bbad1d1SZelalem Aweke {
5632bbad1d1SZelalem Aweke 	unsigned int security_state;
5642bbad1d1SZelalem Aweke 
5652bbad1d1SZelalem Aweke 	assert(ctx != NULL);
5662bbad1d1SZelalem Aweke 
5672bbad1d1SZelalem Aweke 	/*
5682bbad1d1SZelalem Aweke 	 * Perform initializations that are common
5692bbad1d1SZelalem Aweke 	 * to all security states
5702bbad1d1SZelalem Aweke 	 */
5712bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
5722bbad1d1SZelalem Aweke 
5732bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
5742bbad1d1SZelalem Aweke 
5752bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
5762bbad1d1SZelalem Aweke 	switch (security_state) {
5772bbad1d1SZelalem Aweke 	case SECURE:
5782bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
5792bbad1d1SZelalem Aweke 		break;
5802bbad1d1SZelalem Aweke #if ENABLE_RME
5812bbad1d1SZelalem Aweke 	case REALM:
5822bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
5832bbad1d1SZelalem Aweke 		break;
5842bbad1d1SZelalem Aweke #endif
5852bbad1d1SZelalem Aweke 	case NON_SECURE:
5862bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
5872bbad1d1SZelalem Aweke 		break;
5882bbad1d1SZelalem Aweke 	default:
5892bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
5902bbad1d1SZelalem Aweke 		panic();
5912bbad1d1SZelalem Aweke 		break;
5922bbad1d1SZelalem Aweke 	}
5932bbad1d1SZelalem Aweke }
5942bbad1d1SZelalem Aweke 
5952bbad1d1SZelalem Aweke /*******************************************************************************
59624a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
59724a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
59824a70738SBoyan Karatotev  * overwritten by el3_exit.
59924a70738SBoyan Karatotev  ******************************************************************************/
60024a70738SBoyan Karatotev #if IMAGE_BL31
60124a70738SBoyan Karatotev void cm_manage_extensions_el3(void)
60224a70738SBoyan Karatotev {
6034085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
6044085a02cSBoyan Karatotev 		amu_init_el3();
6054085a02cSBoyan Karatotev 	}
6064085a02cSBoyan Karatotev 
60760d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
60860d330dcSBoyan Karatotev 		sme_init_el3();
60960d330dcSBoyan Karatotev 	}
61060d330dcSBoyan Karatotev 
61160d330dcSBoyan Karatotev 	pmuv3_init_el3();
61224a70738SBoyan Karatotev }
61324a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
61424a70738SBoyan Karatotev 
6154087ed6cSJayanth Dodderi Chidanand /******************************************************************************
6164087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
6174087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
6184087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
6194087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31
6204087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
6214087ed6cSJayanth Dodderi Chidanand {
6224087ed6cSJayanth Dodderi Chidanand 	/*
6234087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
6244087ed6cSJayanth Dodderi Chidanand 	 *
6254087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
6264087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
6274087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
6284087ed6cSJayanth Dodderi Chidanand 	 *
6294087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
6304087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
6314087ed6cSJayanth Dodderi Chidanand 	 */
6324087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
633ac4f6aafSArvind Ram Prakash 
6344087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
635ac4f6aafSArvind Ram Prakash 
636ac4f6aafSArvind Ram Prakash 	/*
637ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
638ac4f6aafSArvind Ram Prakash 	 *
639ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
640ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
641ac4f6aafSArvind Ram Prakash 	 */
642ac4f6aafSArvind Ram Prakash 
643ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
6444087ed6cSJayanth Dodderi Chidanand }
6454087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
6464087ed6cSJayanth Dodderi Chidanand 
64724a70738SBoyan Karatotev /*******************************************************************************
648461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
649461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
650461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
651461c0a5dSElizabeth Ho  ******************************************************************************/
652461c0a5dSElizabeth Ho #if IMAGE_BL31
653461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void)
654461c0a5dSElizabeth Ho {
6554087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
6564087ed6cSJayanth Dodderi Chidanand 
657461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
658461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
659461c0a5dSElizabeth Ho 	}
660461c0a5dSElizabeth Ho 
661461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
662461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
663461c0a5dSElizabeth Ho 	}
664461c0a5dSElizabeth Ho 
665461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
666461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
667461c0a5dSElizabeth Ho 	}
668461c0a5dSElizabeth Ho 
669461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
670461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
671461c0a5dSElizabeth Ho 	}
672ac4f6aafSArvind Ram Prakash 
673ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
674ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
675ac4f6aafSArvind Ram Prakash 	}
676461c0a5dSElizabeth Ho }
677461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
678461c0a5dSElizabeth Ho 
679461c0a5dSElizabeth Ho /*******************************************************************************
680461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
681461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
682461c0a5dSElizabeth Ho  * across the cores for the secure world.
683461c0a5dSElizabeth Ho  ******************************************************************************/
684461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
685461c0a5dSElizabeth Ho {
686461c0a5dSElizabeth Ho #if IMAGE_BL31
6874087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
6884087ed6cSJayanth Dodderi Chidanand 
689461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
690461c0a5dSElizabeth Ho 
691461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
692461c0a5dSElizabeth Ho 		/*
693461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
694461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
695461c0a5dSElizabeth Ho 		 */
696461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
697461c0a5dSElizabeth Ho 		} else {
698461c0a5dSElizabeth Ho 		/*
699461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
700461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
701461c0a5dSElizabeth Ho 		 */
702461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
703461c0a5dSElizabeth Ho 		}
704461c0a5dSElizabeth Ho 	}
705461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
706461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
707461c0a5dSElizabeth Ho 		/*
708461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
709461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
710461c0a5dSElizabeth Ho 		 */
711461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
712461c0a5dSElizabeth Ho 		} else {
713461c0a5dSElizabeth Ho 		/*
714461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
715461c0a5dSElizabeth Ho 		 * can safely use them.
716461c0a5dSElizabeth Ho 		 */
717461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
718461c0a5dSElizabeth Ho 		}
719461c0a5dSElizabeth Ho 	}
720461c0a5dSElizabeth Ho 
721461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
722461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
723461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
724461c0a5dSElizabeth Ho 	}
725461c0a5dSElizabeth Ho 
726461c0a5dSElizabeth Ho 	has_secure_perworld_init = true;
727461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
728461c0a5dSElizabeth Ho }
729461c0a5dSElizabeth Ho 
730461c0a5dSElizabeth Ho /*******************************************************************************
731123002f9SJayanth Dodderi Chidanand  * Enable architecture extensions on first entry to Non-secure world only
732123002f9SJayanth Dodderi Chidanand  * and disable for secure world.
733123002f9SJayanth Dodderi Chidanand  *
734123002f9SJayanth Dodderi Chidanand  * NOTE: Arch features which have been provided with the capability of getting
735123002f9SJayanth Dodderi Chidanand  * enabled only for non-secure world and being disabled for secure world are
736123002f9SJayanth Dodderi Chidanand  * grouped here, as the MDCR_EL3 context value remains same across the worlds.
737123002f9SJayanth Dodderi Chidanand  ******************************************************************************/
738123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx)
739123002f9SJayanth Dodderi Chidanand {
740123002f9SJayanth Dodderi Chidanand #if IMAGE_BL31
741123002f9SJayanth Dodderi Chidanand 	if (is_feat_spe_supported()) {
742123002f9SJayanth Dodderi Chidanand 		/*
743123002f9SJayanth Dodderi Chidanand 		 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
744123002f9SJayanth Dodderi Chidanand 		 */
745123002f9SJayanth Dodderi Chidanand 		spe_enable(ctx);
746123002f9SJayanth Dodderi Chidanand 	}
747123002f9SJayanth Dodderi Chidanand 
748123002f9SJayanth Dodderi Chidanand 	if (is_feat_trbe_supported()) {
749123002f9SJayanth Dodderi Chidanand 		/*
750a822a228SManish Pandey 		 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
751123002f9SJayanth Dodderi Chidanand 		 * Realm state.
752123002f9SJayanth Dodderi Chidanand 		 */
753123002f9SJayanth Dodderi Chidanand 		trbe_enable(ctx);
754123002f9SJayanth Dodderi Chidanand 	}
755123002f9SJayanth Dodderi Chidanand 
756123002f9SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
757123002f9SJayanth Dodderi Chidanand 		/*
758a822a228SManish Pandey 		 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
759123002f9SJayanth Dodderi Chidanand 		 */
760123002f9SJayanth Dodderi Chidanand 		trf_enable(ctx);
761123002f9SJayanth Dodderi Chidanand 	}
762123002f9SJayanth Dodderi Chidanand 
763123002f9SJayanth Dodderi Chidanand 	if (is_feat_brbe_supported()) {
764123002f9SJayanth Dodderi Chidanand 		/*
765a822a228SManish Pandey 		 * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state.
766123002f9SJayanth Dodderi Chidanand 		 */
767123002f9SJayanth Dodderi Chidanand 		brbe_enable(ctx);
768123002f9SJayanth Dodderi Chidanand 	}
769123002f9SJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
770123002f9SJayanth Dodderi Chidanand }
771123002f9SJayanth Dodderi Chidanand 
772123002f9SJayanth Dodderi Chidanand /*******************************************************************************
77324a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
77424a70738SBoyan Karatotev  ******************************************************************************/
77524a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
77624a70738SBoyan Karatotev {
77724a70738SBoyan Karatotev #if IMAGE_BL31
7784085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
7794085a02cSBoyan Karatotev 		amu_enable(ctx);
7804085a02cSBoyan Karatotev 	}
7814085a02cSBoyan Karatotev 
78260d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
78360d330dcSBoyan Karatotev 		sme_enable(ctx);
78460d330dcSBoyan Karatotev 	}
78560d330dcSBoyan Karatotev 
78633e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
78733e6aaacSArvind Ram Prakash 		fgt2_enable(ctx);
78833e6aaacSArvind Ram Prakash 	}
78933e6aaacSArvind Ram Prakash 
79083271d5aSArvind Ram Prakash 	if (is_feat_debugv8p9_supported()) {
79183271d5aSArvind Ram Prakash 		debugv8p9_extended_bp_wp_enable(ctx);
79283271d5aSArvind Ram Prakash 	}
79383271d5aSArvind Ram Prakash 
794c73686a1SBoyan Karatotev 	pmuv3_enable(ctx);
79524a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
79624a70738SBoyan Karatotev }
79724a70738SBoyan Karatotev 
798b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
799b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void)
800b48bd790SBoyan Karatotev {
801b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = read_hcr_el2();
802b48bd790SBoyan Karatotev 	/*
803b48bd790SBoyan Karatotev 	 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
804b48bd790SBoyan Karatotev 	 *  accessing key registers or using pointer authentication instructions
805b48bd790SBoyan Karatotev 	 *  from lower ELs.
806b48bd790SBoyan Karatotev 	 */
807b48bd790SBoyan Karatotev 	hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
808b48bd790SBoyan Karatotev 
809b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
810b48bd790SBoyan Karatotev }
811b48bd790SBoyan Karatotev 
812183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
81324a70738SBoyan Karatotev /*******************************************************************************
81424a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
81524a70738SBoyan Karatotev  * world when EL2 is empty and unused.
81624a70738SBoyan Karatotev  ******************************************************************************/
81724a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
81824a70738SBoyan Karatotev {
81924a70738SBoyan Karatotev #if IMAGE_BL31
82060d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
82160d330dcSBoyan Karatotev 		spe_init_el2_unused();
82260d330dcSBoyan Karatotev 	}
82360d330dcSBoyan Karatotev 
8244085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8254085a02cSBoyan Karatotev 		amu_init_el2_unused();
8264085a02cSBoyan Karatotev 	}
8274085a02cSBoyan Karatotev 
82860d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
82960d330dcSBoyan Karatotev 		mpam_init_el2_unused();
83060d330dcSBoyan Karatotev 	}
83160d330dcSBoyan Karatotev 
83260d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
83360d330dcSBoyan Karatotev 		trbe_init_el2_unused();
83460d330dcSBoyan Karatotev 	}
83560d330dcSBoyan Karatotev 
83660d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
83760d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
83860d330dcSBoyan Karatotev 	}
83960d330dcSBoyan Karatotev 
84060d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
84160d330dcSBoyan Karatotev 		trf_init_el2_unused();
84260d330dcSBoyan Karatotev 	}
84360d330dcSBoyan Karatotev 
844c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
84560d330dcSBoyan Karatotev 
84660d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
84760d330dcSBoyan Karatotev 		sve_init_el2_unused();
84860d330dcSBoyan Karatotev 	}
84960d330dcSBoyan Karatotev 
85060d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
85160d330dcSBoyan Karatotev 		sme_init_el2_unused();
85260d330dcSBoyan Karatotev 	}
853b48bd790SBoyan Karatotev 
854b48bd790SBoyan Karatotev #if ENABLE_PAUTH
855b48bd790SBoyan Karatotev 	enable_pauth_el2();
856b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */
85724a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
85824a70738SBoyan Karatotev }
859183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
86024a70738SBoyan Karatotev 
86124a70738SBoyan Karatotev /*******************************************************************************
86268ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
86368ac5ed0SArunachalam Ganapathy  ******************************************************************************/
864dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
86568ac5ed0SArunachalam Ganapathy {
86668ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
8670d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
8680d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
8690d122947SBoyan Karatotev 		/*
8700d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
8710d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
8720d122947SBoyan Karatotev 		 */
87360d330dcSBoyan Karatotev 			sme_init_el3();
8740d122947SBoyan Karatotev 			sme_enable(ctx);
8750d122947SBoyan Karatotev 		} else {
8760d122947SBoyan Karatotev 		/*
8770d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
8780d122947SBoyan Karatotev 		 * world can safely use the associated registers.
8790d122947SBoyan Karatotev 		 */
8800d122947SBoyan Karatotev 			sme_disable(ctx);
8810d122947SBoyan Karatotev 		}
8820d122947SBoyan Karatotev 	}
883dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
88468ac5ed0SArunachalam Ganapathy }
88568ac5ed0SArunachalam Ganapathy 
886a6b3643cSChris Kay #if !IMAGE_BL1
88768ac5ed0SArunachalam Ganapathy /*******************************************************************************
888532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
889532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
890532ed618SSoby Mathew  * specified by the entry_point_info structure.
891532ed618SSoby Mathew  ******************************************************************************/
892532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
893532ed618SSoby Mathew 			      const entry_point_info_t *ep)
894532ed618SSoby Mathew {
895532ed618SSoby Mathew 	cpu_context_t *ctx;
896532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
8971634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
898532ed618SSoby Mathew }
899a6b3643cSChris Kay #endif /* !IMAGE_BL1 */
900532ed618SSoby Mathew 
901532ed618SSoby Mathew /*******************************************************************************
902532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
903532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
904532ed618SSoby Mathew  * entry_point_info structure.
905532ed618SSoby Mathew  ******************************************************************************/
906532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
907532ed618SSoby Mathew {
908532ed618SSoby Mathew 	cpu_context_t *ctx;
909532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
9101634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
911532ed618SSoby Mathew }
912532ed618SSoby Mathew 
913b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
914183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
915b48bd790SBoyan Karatotev {
916183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
917b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
918b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
919b48bd790SBoyan Karatotev 	u_register_t scr_el3;
920b48bd790SBoyan Karatotev 
921b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
922b48bd790SBoyan Karatotev 
923b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
924b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
925b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
926b48bd790SBoyan Karatotev 	}
927b48bd790SBoyan Karatotev 
928b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
929b48bd790SBoyan Karatotev 
930b48bd790SBoyan Karatotev 	/*
931b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
932b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
933b48bd790SBoyan Karatotev 	 */
934b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
935b48bd790SBoyan Karatotev 
936b48bd790SBoyan Karatotev 	/*
937b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
938b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
939b48bd790SBoyan Karatotev 	 *
940b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
941b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
942b48bd790SBoyan Karatotev 	 *
943b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
944b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
945b48bd790SBoyan Karatotev 	 */
946b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
947b48bd790SBoyan Karatotev 
948b48bd790SBoyan Karatotev 	/*
949b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
950b48bd790SBoyan Karatotev 	 * UNKNOWN value.
951b48bd790SBoyan Karatotev 	 */
952b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
953b48bd790SBoyan Karatotev 
954b48bd790SBoyan Karatotev 	/*
955b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
956b48bd790SBoyan Karatotev 	 * respectively.
957b48bd790SBoyan Karatotev 	 */
958b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
959b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
960b48bd790SBoyan Karatotev 
961b48bd790SBoyan Karatotev 	/*
962b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
963b48bd790SBoyan Karatotev 	 *
964b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
965b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
966b48bd790SBoyan Karatotev 	 * VMID.
967b48bd790SBoyan Karatotev 	 *
968b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
969b48bd790SBoyan Karatotev 	 * disabled.
970b48bd790SBoyan Karatotev 	 */
971b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
972b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
973b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
974b48bd790SBoyan Karatotev 
975b48bd790SBoyan Karatotev 	/*
976b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
977b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
978b48bd790SBoyan Karatotev 	 *
979b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
980b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
981b48bd790SBoyan Karatotev 	 *
982b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
983b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
984b48bd790SBoyan Karatotev 	 *
985b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
986b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
987b48bd790SBoyan Karatotev 	 *
988b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
989b48bd790SBoyan Karatotev 	 * EL2.
990b48bd790SBoyan Karatotev 	 */
991b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
992b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
993b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
994b48bd790SBoyan Karatotev 
995b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
996b48bd790SBoyan Karatotev 
997b48bd790SBoyan Karatotev 	/*
998b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
999b48bd790SBoyan Karatotev 	 *
1000b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1001b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
1002b48bd790SBoyan Karatotev 	 */
1003b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1004b48bd790SBoyan Karatotev 
1005b48bd790SBoyan Karatotev 	/*
1006b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1007b48bd790SBoyan Karatotev 	 * reset.
1008b48bd790SBoyan Karatotev 	 *
1009b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1010b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
1011b48bd790SBoyan Karatotev 	 */
1012b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1013b48bd790SBoyan Karatotev 
1014b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
1015183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
1016b48bd790SBoyan Karatotev }
1017b48bd790SBoyan Karatotev 
1018532ed618SSoby Mathew /*******************************************************************************
1019c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
1020c5ea4f8aSZelalem Aweke  * normal world.
1021532ed618SSoby Mathew  *
1022532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1023532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1024532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1025532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
1026532ed618SSoby Mathew  ******************************************************************************/
1027532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
1028532ed618SSoby Mathew {
1029da1a4591SJayanth Dodderi Chidanand 	u_register_t sctlr_el2, scr_el3;
1030532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
1031532ed618SSoby Mathew 
1032a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1033532ed618SSoby Mathew 
1034532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
1035ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
1036ddb615b4SJuan Pablo Conde 
1037f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1038a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
1039ddb615b4SJuan Pablo Conde 
1040d39b1236SJayanth Dodderi Chidanand 		if (el2_implemented != EL_IMPL_NONE) {
1041d39b1236SJayanth Dodderi Chidanand 
1042ddb615b4SJuan Pablo Conde 			/*
1043ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
1044ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
1045ddb615b4SJuan Pablo Conde 			 */
1046ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
1047ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
1048ddb615b4SJuan Pablo Conde 			}
10494a530b4cSJuan Pablo Conde 
10504a530b4cSJuan Pablo Conde 			/*
10514a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
10524a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
10534a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
10544a530b4cSJuan Pablo Conde 			 * behavior.
10554a530b4cSJuan Pablo Conde 			 */
10564a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
10574a530b4cSJuan Pablo Conde 				/*
10584a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
10594a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
10604a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
10614a530b4cSJuan Pablo Conde 				 * initialization for this feature.
10624a530b4cSJuan Pablo Conde 				 */
10634a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
10644a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
10654a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1066ddb615b4SJuan Pablo Conde 			}
10674a530b4cSJuan Pablo Conde 
1068d39b1236SJayanth Dodderi Chidanand 			/* Condition to ensure EL2 is being used. */
1069a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1070da1a4591SJayanth Dodderi Chidanand 				/* Initialize SCTLR_EL2 register with reset value. */
1071da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 = SCTLR_EL2_RES1;
10725f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
10735f5d1ed7SLouis Mayencourt 				/*
1074d39b1236SJayanth Dodderi Chidanand 				 * If workaround of errata 764081 for Cortex-A75
1075d39b1236SJayanth Dodderi Chidanand 				 * is used then set SCTLR_EL2.IESB to enable
1076d39b1236SJayanth Dodderi Chidanand 				 * Implicit Error Synchronization Barrier.
10775f5d1ed7SLouis Mayencourt 				 */
1078da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 |= SCTLR_IESB_BIT;
1079da1a4591SJayanth Dodderi Chidanand #endif
1080da1a4591SJayanth Dodderi Chidanand 				write_sctlr_el2(sctlr_el2);
1081d39b1236SJayanth Dodderi Chidanand 			} else {
1082d39b1236SJayanth Dodderi Chidanand 				/*
1083d39b1236SJayanth Dodderi Chidanand 				 * (scr_el3 & SCR_HCE_BIT==0)
1084d39b1236SJayanth Dodderi Chidanand 				 * EL2 implemented but unused.
1085d39b1236SJayanth Dodderi Chidanand 				 */
1086b48bd790SBoyan Karatotev 				init_nonsecure_el2_unused(ctx);
1087532ed618SSoby Mathew 			}
1088532ed618SSoby Mathew 		}
1089d39b1236SJayanth Dodderi Chidanand 	}
1090*a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS)
1091*a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
109217b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
1093*a0674ab0SJayanth Dodderi Chidanand #endif
109417b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1095532ed618SSoby Mathew }
1096532ed618SSoby Mathew 
1097*a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
1098bb7b85a3SAndre Przywara 
1099bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1100bb7b85a3SAndre Przywara {
1101d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1102bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1103d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1104bb7b85a3SAndre Przywara 	}
1105d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1106d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1107d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1108d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1109bb7b85a3SAndre Przywara }
1110bb7b85a3SAndre Przywara 
1111bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1112bb7b85a3SAndre Przywara {
1113d6af2344SJayanth Dodderi Chidanand 	write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1114bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1115d6af2344SJayanth Dodderi Chidanand 		write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1116bb7b85a3SAndre Przywara 	}
1117d6af2344SJayanth Dodderi Chidanand 	write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1118d6af2344SJayanth Dodderi Chidanand 	write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1119d6af2344SJayanth Dodderi Chidanand 	write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1120d6af2344SJayanth Dodderi Chidanand 	write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1121bb7b85a3SAndre Przywara }
1122bb7b85a3SAndre Przywara 
112333e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
112433e6aaacSArvind Ram Prakash {
112533e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
112633e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
112733e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
112833e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
112933e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
113033e6aaacSArvind Ram Prakash }
113133e6aaacSArvind Ram Prakash 
113233e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
113333e6aaacSArvind Ram Prakash {
113433e6aaacSArvind Ram Prakash 	write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
113533e6aaacSArvind Ram Prakash 	write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
113633e6aaacSArvind Ram Prakash 	write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
113733e6aaacSArvind Ram Prakash 	write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
113833e6aaacSArvind Ram Prakash 	write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
113933e6aaacSArvind Ram Prakash }
114033e6aaacSArvind Ram Prakash 
11417d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
11429448f2b8SAndre Przywara {
11439448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
11449448f2b8SAndre Przywara 
11457d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
11469448f2b8SAndre Przywara 
11479448f2b8SAndre Przywara 	/*
11489448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
11499448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
11509448f2b8SAndre Przywara 	 */
11519448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
11529448f2b8SAndre Przywara 		return;
11539448f2b8SAndre Przywara 	}
11549448f2b8SAndre Przywara 
11559448f2b8SAndre Przywara 	/*
11569448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
11579448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
11589448f2b8SAndre Przywara 	 */
11597d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
11607d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
11617d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
11629448f2b8SAndre Przywara 
11639448f2b8SAndre Przywara 	/*
11649448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
11659448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
11669448f2b8SAndre Przywara 	 */
11679448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
11689448f2b8SAndre Przywara 	case 7:
11697d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
11709448f2b8SAndre Przywara 		__fallthrough;
11719448f2b8SAndre Przywara 	case 6:
11727d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
11739448f2b8SAndre Przywara 		__fallthrough;
11749448f2b8SAndre Przywara 	case 5:
11757d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
11769448f2b8SAndre Przywara 		__fallthrough;
11779448f2b8SAndre Przywara 	case 4:
11787d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
11799448f2b8SAndre Przywara 		__fallthrough;
11809448f2b8SAndre Przywara 	case 3:
11817d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
11829448f2b8SAndre Przywara 		__fallthrough;
11839448f2b8SAndre Przywara 	case 2:
11847d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
11859448f2b8SAndre Przywara 		__fallthrough;
11869448f2b8SAndre Przywara 	case 1:
11877d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
11889448f2b8SAndre Przywara 		break;
11899448f2b8SAndre Przywara 	}
11909448f2b8SAndre Przywara }
11919448f2b8SAndre Przywara 
11927d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
11939448f2b8SAndre Przywara {
11949448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
11959448f2b8SAndre Przywara 
11967d930c7eSJayanth Dodderi Chidanand 	write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
11979448f2b8SAndre Przywara 
11989448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
11999448f2b8SAndre Przywara 		return;
12009448f2b8SAndre Przywara 	}
12019448f2b8SAndre Przywara 
12027d930c7eSJayanth Dodderi Chidanand 	write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
12037d930c7eSJayanth Dodderi Chidanand 	write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
12047d930c7eSJayanth Dodderi Chidanand 	write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
12059448f2b8SAndre Przywara 
12069448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12079448f2b8SAndre Przywara 	case 7:
12087d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
12099448f2b8SAndre Przywara 		__fallthrough;
12109448f2b8SAndre Przywara 	case 6:
12117d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
12129448f2b8SAndre Przywara 		__fallthrough;
12139448f2b8SAndre Przywara 	case 5:
12147d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
12159448f2b8SAndre Przywara 		__fallthrough;
12169448f2b8SAndre Przywara 	case 4:
12177d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
12189448f2b8SAndre Przywara 		__fallthrough;
12199448f2b8SAndre Przywara 	case 3:
12207d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
12219448f2b8SAndre Przywara 		__fallthrough;
12229448f2b8SAndre Przywara 	case 2:
12237d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
12249448f2b8SAndre Przywara 		__fallthrough;
12259448f2b8SAndre Przywara 	case 1:
12267d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
12279448f2b8SAndre Przywara 		break;
12289448f2b8SAndre Przywara 	}
12299448f2b8SAndre Przywara }
12309448f2b8SAndre Przywara 
1231937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1232937d6fdbSManish Pandey  * The following registers are not added:
1233937d6fdbSManish Pandey  * ICH_AP0R<n>_EL2
1234937d6fdbSManish Pandey  * ICH_AP1R<n>_EL2
1235937d6fdbSManish Pandey  * ICH_LR<n>_EL2
1236937d6fdbSManish Pandey  *
1237937d6fdbSManish Pandey  * NOTE: For a system with S-EL2 present but not enabled, accessing
1238937d6fdbSManish Pandey  * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1239937d6fdbSManish Pandey  * SCR_EL3.NS = 1 before accessing this register.
1240937d6fdbSManish Pandey  * ---------------------------------------------------------------------------
1241937d6fdbSManish Pandey  */
1242937d6fdbSManish Pandey static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1243937d6fdbSManish Pandey {
1244937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1245d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1246937d6fdbSManish Pandey #else
1247937d6fdbSManish Pandey 	u_register_t scr_el3 = read_scr_el3();
1248937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1249937d6fdbSManish Pandey 	isb();
1250937d6fdbSManish Pandey 
1251d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1252937d6fdbSManish Pandey 
1253937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1254937d6fdbSManish Pandey 	isb();
1255937d6fdbSManish Pandey #endif
1256d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1257d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
1258937d6fdbSManish Pandey }
1259937d6fdbSManish Pandey 
1260937d6fdbSManish Pandey static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1261937d6fdbSManish Pandey {
1262937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1263d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1264937d6fdbSManish Pandey #else
1265937d6fdbSManish Pandey 	u_register_t scr_el3 = read_scr_el3();
1266937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1267937d6fdbSManish Pandey 	isb();
1268937d6fdbSManish Pandey 
1269d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1270937d6fdbSManish Pandey 
1271937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1272937d6fdbSManish Pandey 	isb();
1273937d6fdbSManish Pandey #endif
1274d6af2344SJayanth Dodderi Chidanand 	write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1275d6af2344SJayanth Dodderi Chidanand 	write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
1276937d6fdbSManish Pandey }
1277937d6fdbSManish Pandey 
1278ac58e574SBoyan Karatotev /* -----------------------------------------------------
1279ac58e574SBoyan Karatotev  * The following registers are not added:
1280ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1281ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1282ac58e574SBoyan Karatotev  * -----------------------------------------------------
1283ac58e574SBoyan Karatotev  */
1284ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1285ac58e574SBoyan Karatotev {
1286d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1287d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1288d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1289d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1290d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1291d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1292d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1293ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1294d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1295ac58e574SBoyan Karatotev 	}
1296d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1297d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1298d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, far_el2, read_far_el2());
1299d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1300d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1301d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1302d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1303d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1304d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1305d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1306d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1307d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1308d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1309d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1310d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1311d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1312d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1313d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1314d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1315d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
1316ac58e574SBoyan Karatotev }
1317ac58e574SBoyan Karatotev 
1318ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1319ac58e574SBoyan Karatotev {
1320d6af2344SJayanth Dodderi Chidanand 	write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1321d6af2344SJayanth Dodderi Chidanand 	write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1322d6af2344SJayanth Dodderi Chidanand 	write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1323d6af2344SJayanth Dodderi Chidanand 	write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1324d6af2344SJayanth Dodderi Chidanand 	write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1325d6af2344SJayanth Dodderi Chidanand 	write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1326d6af2344SJayanth Dodderi Chidanand 	write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1327ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1328d6af2344SJayanth Dodderi Chidanand 		write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1329ac58e574SBoyan Karatotev 	}
1330d6af2344SJayanth Dodderi Chidanand 	write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1331d6af2344SJayanth Dodderi Chidanand 	write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1332d6af2344SJayanth Dodderi Chidanand 	write_far_el2(read_el2_ctx_common(ctx, far_el2));
1333d6af2344SJayanth Dodderi Chidanand 	write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1334d6af2344SJayanth Dodderi Chidanand 	write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1335d6af2344SJayanth Dodderi Chidanand 	write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1336d6af2344SJayanth Dodderi Chidanand 	write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1337d6af2344SJayanth Dodderi Chidanand 	write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1338d6af2344SJayanth Dodderi Chidanand 	write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1339d6af2344SJayanth Dodderi Chidanand 	write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1340d6af2344SJayanth Dodderi Chidanand 	write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1341d6af2344SJayanth Dodderi Chidanand 	write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1342d6af2344SJayanth Dodderi Chidanand 	write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1343d6af2344SJayanth Dodderi Chidanand 	write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1344d6af2344SJayanth Dodderi Chidanand 	write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1345d6af2344SJayanth Dodderi Chidanand 	write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1346d6af2344SJayanth Dodderi Chidanand 	write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1347d6af2344SJayanth Dodderi Chidanand 	write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1348d6af2344SJayanth Dodderi Chidanand 	write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1349d6af2344SJayanth Dodderi Chidanand 	write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1350ac58e574SBoyan Karatotev }
1351ac58e574SBoyan Karatotev 
135228f39f02SMax Shvetsov /*******************************************************************************
135328f39f02SMax Shvetsov  * Save EL2 sysreg context
135428f39f02SMax Shvetsov  ******************************************************************************/
135528f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
135628f39f02SMax Shvetsov {
135728f39f02SMax Shvetsov 	cpu_context_t *ctx;
1358d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
135928f39f02SMax Shvetsov 
136028f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
136128f39f02SMax Shvetsov 	assert(ctx != NULL);
136228f39f02SMax Shvetsov 
1363d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1364d20052f3SZelalem Aweke 
1365d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
1366937d6fdbSManish Pandey 	el2_sysregs_context_save_gic(el2_sysregs_ctx);
13670a33adc0SGovindraj Raja 
1368c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1369a796d5aaSJayanth Dodderi Chidanand 		write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
13700a33adc0SGovindraj Raja 	}
13719acff28aSArvind Ram Prakash 
13729448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
13737d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
13749448f2b8SAndre Przywara 	}
1375bb7b85a3SAndre Przywara 
1376de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1377d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1378de8c4892SAndre Przywara 	}
1379bb7b85a3SAndre Przywara 
138033e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
138133e6aaacSArvind Ram Prakash 		el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
138233e6aaacSArvind Ram Prakash 	}
138333e6aaacSArvind Ram Prakash 
1384b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1385d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1386b8f03d29SAndre Przywara 	}
1387b8f03d29SAndre Przywara 
1388ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1389d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1390d6af2344SJayanth Dodderi Chidanand 					read_contextidr_el2());
1391d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1392ea735bf5SAndre Przywara 	}
13936503ff29SAndre Przywara 
13946503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1395d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1396d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
13976503ff29SAndre Przywara 	}
1398d5384b69SAndre Przywara 
1399d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1400d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1401d5384b69SAndre Przywara 	}
1402d5384b69SAndre Przywara 
1403fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1404d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1405fc8d2d39SAndre Przywara 	}
14067db710f0SAndre Przywara 
14077db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1408d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1409d6af2344SJayanth Dodderi Chidanand 					read_scxtnum_el2());
14107db710f0SAndre Przywara 	}
14117db710f0SAndre Przywara 
1412c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1413d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1414c5a3ebbdSAndre Przywara 	}
1415d6af2344SJayanth Dodderi Chidanand 
1416d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1417d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1418d3331603SMark Brown 	}
1419d6af2344SJayanth Dodderi Chidanand 
1420062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1421d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1422d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1423062b6c6bSMark Brown 	}
1424d6af2344SJayanth Dodderi Chidanand 
1425062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1426d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1427062b6c6bSMark Brown 	}
1428d6af2344SJayanth Dodderi Chidanand 
1429d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1430d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1431d6af2344SJayanth Dodderi Chidanand 	}
1432d6af2344SJayanth Dodderi Chidanand 
1433688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
14346aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
14356aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1436688ab57bSMark Brown 	}
143728f39f02SMax Shvetsov }
143828f39f02SMax Shvetsov 
143928f39f02SMax Shvetsov /*******************************************************************************
144028f39f02SMax Shvetsov  * Restore EL2 sysreg context
144128f39f02SMax Shvetsov  ******************************************************************************/
144228f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
144328f39f02SMax Shvetsov {
144428f39f02SMax Shvetsov 	cpu_context_t *ctx;
1445d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
144628f39f02SMax Shvetsov 
144728f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
144828f39f02SMax Shvetsov 	assert(ctx != NULL);
144928f39f02SMax Shvetsov 
1450d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1451d20052f3SZelalem Aweke 
1452d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
1453937d6fdbSManish Pandey 	el2_sysregs_context_restore_gic(el2_sysregs_ctx);
145430788a84SGovindraj Raja 
1455c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1456a796d5aaSJayanth Dodderi Chidanand 		write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
145730788a84SGovindraj Raja 	}
14589acff28aSArvind Ram Prakash 
14599448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
14607d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
14619448f2b8SAndre Przywara 	}
1462bb7b85a3SAndre Przywara 
1463de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1464d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1465de8c4892SAndre Przywara 	}
1466bb7b85a3SAndre Przywara 
146733e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
146833e6aaacSArvind Ram Prakash 		el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
146933e6aaacSArvind Ram Prakash 	}
147033e6aaacSArvind Ram Prakash 
1471b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1472d6af2344SJayanth Dodderi Chidanand 		write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1473b8f03d29SAndre Przywara 	}
1474b8f03d29SAndre Przywara 
1475ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1476d6af2344SJayanth Dodderi Chidanand 		write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1477d6af2344SJayanth Dodderi Chidanand 					contextidr_el2));
1478d6af2344SJayanth Dodderi Chidanand 		write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1479ea735bf5SAndre Przywara 	}
14806503ff29SAndre Przywara 
14816503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1482d6af2344SJayanth Dodderi Chidanand 		write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1483d6af2344SJayanth Dodderi Chidanand 		write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
14846503ff29SAndre Przywara 	}
1485d5384b69SAndre Przywara 
1486d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1487d6af2344SJayanth Dodderi Chidanand 		write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1488fc8d2d39SAndre Przywara 	}
14897db710f0SAndre Przywara 
1490d6af2344SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
1491d6af2344SJayanth Dodderi Chidanand 		write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1492d6af2344SJayanth Dodderi Chidanand 	}
1493d6af2344SJayanth Dodderi Chidanand 
14947db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1495d6af2344SJayanth Dodderi Chidanand 		write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1496d6af2344SJayanth Dodderi Chidanand 					scxtnum_el2));
14977db710f0SAndre Przywara 	}
14987db710f0SAndre Przywara 
1499c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1500d6af2344SJayanth Dodderi Chidanand 		write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1501c5a3ebbdSAndre Przywara 	}
1502d6af2344SJayanth Dodderi Chidanand 
1503d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1504d6af2344SJayanth Dodderi Chidanand 		write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1505d3331603SMark Brown 	}
1506d6af2344SJayanth Dodderi Chidanand 
1507062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1508d6af2344SJayanth Dodderi Chidanand 		write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1509d6af2344SJayanth Dodderi Chidanand 		write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1510062b6c6bSMark Brown 	}
1511d6af2344SJayanth Dodderi Chidanand 
1512062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1513d6af2344SJayanth Dodderi Chidanand 		write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1514062b6c6bSMark Brown 	}
1515d6af2344SJayanth Dodderi Chidanand 
1516d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1517d6af2344SJayanth Dodderi Chidanand 		write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1518d6af2344SJayanth Dodderi Chidanand 	}
1519d6af2344SJayanth Dodderi Chidanand 
1520688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1521d6af2344SJayanth Dodderi Chidanand 		write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1522d6af2344SJayanth Dodderi Chidanand 		write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1523688ab57bSMark Brown 	}
152428f39f02SMax Shvetsov }
1525*a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
152628f39f02SMax Shvetsov 
15272f41c9a7SManish Pandey #if IMAGE_BL31
15282f41c9a7SManish Pandey /*********************************************************************************
15292f41c9a7SManish Pandey * This function allows Architecture features asymmetry among cores.
15302f41c9a7SManish Pandey * TF-A assumes that all the cores in the platform has architecture feature parity
15312f41c9a7SManish Pandey * and hence the context is setup on different core (e.g. primary sets up the
15322f41c9a7SManish Pandey * context for secondary cores).This assumption may not be true for systems where
15332f41c9a7SManish Pandey * cores are not conforming to same Arch version or there is CPU Erratum which
15342f41c9a7SManish Pandey * requires certain feature to be be disabled only on a given core.
15352f41c9a7SManish Pandey *
15362f41c9a7SManish Pandey * This function is called on secondary cores to override any disparity in context
15372f41c9a7SManish Pandey * setup by primary, this would be called during warmboot path.
15382f41c9a7SManish Pandey *********************************************************************************/
15392f41c9a7SManish Pandey void cm_handle_asymmetric_features(void)
15402f41c9a7SManish Pandey {
1541188f8c4bSManish Pandey #if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
1542188f8c4bSManish Pandey 	cpu_context_t *spe_ctx = cm_get_context(NON_SECURE);
1543188f8c4bSManish Pandey 
1544188f8c4bSManish Pandey 	assert(spe_ctx != NULL);
1545188f8c4bSManish Pandey 
1546188f8c4bSManish Pandey 	if (is_feat_spe_supported()) {
1547188f8c4bSManish Pandey 		spe_enable(spe_ctx);
1548188f8c4bSManish Pandey 	} else {
1549188f8c4bSManish Pandey 		spe_disable(spe_ctx);
1550188f8c4bSManish Pandey 	}
1551188f8c4bSManish Pandey #endif
1552721249b0SArvind Ram Prakash #if ERRATA_A520_2938996 || ERRATA_X4_2726228
1553721249b0SArvind Ram Prakash 	cpu_context_t *trbe_ctx = cm_get_context(NON_SECURE);
1554721249b0SArvind Ram Prakash 
1555721249b0SArvind Ram Prakash 	assert(trbe_ctx != NULL);
1556721249b0SArvind Ram Prakash 
1557721249b0SArvind Ram Prakash 	if (check_if_affected_core() == ERRATA_APPLIES) {
1558721249b0SArvind Ram Prakash 		if (is_feat_trbe_supported()) {
1559721249b0SArvind Ram Prakash 			trbe_disable(trbe_ctx);
1560721249b0SArvind Ram Prakash 		}
1561721249b0SArvind Ram Prakash 	}
1562721249b0SArvind Ram Prakash #endif
15632f41c9a7SManish Pandey }
15642f41c9a7SManish Pandey #endif
15652f41c9a7SManish Pandey 
1566532ed618SSoby Mathew /*******************************************************************************
15678b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
15688b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
15698b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
15708b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
15718b95e848SZelalem Aweke  ******************************************************************************/
15728b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
15738b95e848SZelalem Aweke {
15742f41c9a7SManish Pandey #if IMAGE_BL31
15752f41c9a7SManish Pandey 	/*
15762f41c9a7SManish Pandey 	 * Check and handle Architecture feature asymmetry among cores.
15772f41c9a7SManish Pandey 	 *
15782f41c9a7SManish Pandey 	 * In warmboot path secondary cores context is initialized on core which
15792f41c9a7SManish Pandey 	 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
15802f41c9a7SManish Pandey 	 * it in this function call.
15812f41c9a7SManish Pandey 	 * For Symmetric cores this is an empty function.
15822f41c9a7SManish Pandey 	 */
15832f41c9a7SManish Pandey 	cm_handle_asymmetric_features();
15842f41c9a7SManish Pandey #endif
15852f41c9a7SManish Pandey 
1586*a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
15874085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
15888b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
15898b95e848SZelalem Aweke 	assert(ctx != NULL);
15908b95e848SZelalem Aweke 
1591b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
15924085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1593b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1594b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
15954085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
15968b95e848SZelalem Aweke 
1597*a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL2 sysreg contexts */
15988b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
15998b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
16008b95e848SZelalem Aweke #else
16018b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
1602*a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
16038b95e848SZelalem Aweke }
16048b95e848SZelalem Aweke 
1605*a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1606*a0674ab0SJayanth Dodderi Chidanand /*******************************************************************************
1607*a0674ab0SJayanth Dodderi Chidanand  * The next set of six functions are used by runtime services to save and restore
1608*a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1609*a0674ab0SJayanth Dodderi Chidanand  ******************************************************************************/
161059f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
161159f8882bSJayanth Dodderi Chidanand {
161242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
161342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
161459f8882bSJayanth Dodderi Chidanand 
161559b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
161642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
161742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
161859f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
161959f8882bSJayanth Dodderi Chidanand 
162042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
162142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
162242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
162342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
162442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1());
162542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1());
162642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
162742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
162842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
162942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
163042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
163142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
163242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, par_el1, read_par_el1());
163342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, far_el1, read_far_el1());
163442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
163542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
163642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
163742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
163842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
163942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
164059f8882bSJayanth Dodderi Chidanand 
164142e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
164242e35d2fSJayanth Dodderi Chidanand 		/* Save Aarch32 registers */
164342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
164442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
164542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
164642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
164742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
164842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
164942e35d2fSJayanth Dodderi Chidanand 	}
165059f8882bSJayanth Dodderi Chidanand 
165142e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
165242e35d2fSJayanth Dodderi Chidanand 		/* Save NS Timer registers */
165342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
165442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
165542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
165642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
165742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
165842e35d2fSJayanth Dodderi Chidanand 	}
165959f8882bSJayanth Dodderi Chidanand 
166042e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
166142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
166242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
166342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
166442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
166542e35d2fSJayanth Dodderi Chidanand 	}
166659f8882bSJayanth Dodderi Chidanand 
1667ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
166842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
1669ed9bb824SMadhukar Pappireddy 	}
1670ed9bb824SMadhukar Pappireddy 
1671ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
167242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
167342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
1674ed9bb824SMadhukar Pappireddy 	}
1675ed9bb824SMadhukar Pappireddy 
1676ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
167742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
1678ed9bb824SMadhukar Pappireddy 	}
1679ed9bb824SMadhukar Pappireddy 
1680ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
168142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
1682ed9bb824SMadhukar Pappireddy 	}
1683ed9bb824SMadhukar Pappireddy 
1684ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
168542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
1686ed9bb824SMadhukar Pappireddy 	}
1687d6c76e6cSMadhukar Pappireddy 
1688d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
168942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
1690d6c76e6cSMadhukar Pappireddy 	}
1691d6c76e6cSMadhukar Pappireddy 
1692d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
169342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
169442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
1695d6c76e6cSMadhukar Pappireddy 	}
1696d6c76e6cSMadhukar Pappireddy 
1697d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
169842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
169942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
170042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
170142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
1702d6c76e6cSMadhukar Pappireddy 	}
170359f8882bSJayanth Dodderi Chidanand }
170459f8882bSJayanth Dodderi Chidanand 
170559f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
170659f8882bSJayanth Dodderi Chidanand {
170742e35d2fSJayanth Dodderi Chidanand 	write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
170842e35d2fSJayanth Dodderi Chidanand 	write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
170959f8882bSJayanth Dodderi Chidanand 
171059b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
171142e35d2fSJayanth Dodderi Chidanand 	write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
171242e35d2fSJayanth Dodderi Chidanand 	write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
171359f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
171459f8882bSJayanth Dodderi Chidanand 
171542e35d2fSJayanth Dodderi Chidanand 	write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
171642e35d2fSJayanth Dodderi Chidanand 	write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
171742e35d2fSJayanth Dodderi Chidanand 	write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
171842e35d2fSJayanth Dodderi Chidanand 	write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
171942e35d2fSJayanth Dodderi Chidanand 	write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
172042e35d2fSJayanth Dodderi Chidanand 	write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
172142e35d2fSJayanth Dodderi Chidanand 	write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
172242e35d2fSJayanth Dodderi Chidanand 	write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
172342e35d2fSJayanth Dodderi Chidanand 	write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
172442e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
172542e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
172642e35d2fSJayanth Dodderi Chidanand 	write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
172742e35d2fSJayanth Dodderi Chidanand 	write_par_el1(read_el1_ctx_common(ctx, par_el1));
172842e35d2fSJayanth Dodderi Chidanand 	write_far_el1(read_el1_ctx_common(ctx, far_el1));
172942e35d2fSJayanth Dodderi Chidanand 	write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
173042e35d2fSJayanth Dodderi Chidanand 	write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
173142e35d2fSJayanth Dodderi Chidanand 	write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
173242e35d2fSJayanth Dodderi Chidanand 	write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
173342e35d2fSJayanth Dodderi Chidanand 	write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
173442e35d2fSJayanth Dodderi Chidanand 	write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
173559f8882bSJayanth Dodderi Chidanand 
173642e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
173742e35d2fSJayanth Dodderi Chidanand 		/* Restore Aarch32 registers */
173842e35d2fSJayanth Dodderi Chidanand 		write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
173942e35d2fSJayanth Dodderi Chidanand 		write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
174042e35d2fSJayanth Dodderi Chidanand 		write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
174142e35d2fSJayanth Dodderi Chidanand 		write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
174242e35d2fSJayanth Dodderi Chidanand 		write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
174342e35d2fSJayanth Dodderi Chidanand 		write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
174442e35d2fSJayanth Dodderi Chidanand 	}
174559f8882bSJayanth Dodderi Chidanand 
174642e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
174742e35d2fSJayanth Dodderi Chidanand 		/* Restore NS Timer registers */
174842e35d2fSJayanth Dodderi Chidanand 		write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
174942e35d2fSJayanth Dodderi Chidanand 		write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
175042e35d2fSJayanth Dodderi Chidanand 		write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
175142e35d2fSJayanth Dodderi Chidanand 		write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
175242e35d2fSJayanth Dodderi Chidanand 		write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
175342e35d2fSJayanth Dodderi Chidanand 	}
175459f8882bSJayanth Dodderi Chidanand 
175542e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
175642e35d2fSJayanth Dodderi Chidanand 		write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
175742e35d2fSJayanth Dodderi Chidanand 		write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
175842e35d2fSJayanth Dodderi Chidanand 		write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
175942e35d2fSJayanth Dodderi Chidanand 		write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
176042e35d2fSJayanth Dodderi Chidanand 	}
176159f8882bSJayanth Dodderi Chidanand 
1762ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
176342e35d2fSJayanth Dodderi Chidanand 		write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
1764ed9bb824SMadhukar Pappireddy 	}
1765ed9bb824SMadhukar Pappireddy 
1766ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
176742e35d2fSJayanth Dodderi Chidanand 		write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
176842e35d2fSJayanth Dodderi Chidanand 		write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
1769ed9bb824SMadhukar Pappireddy 	}
1770ed9bb824SMadhukar Pappireddy 
1771ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
177242e35d2fSJayanth Dodderi Chidanand 		write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
1773ed9bb824SMadhukar Pappireddy 	}
1774ed9bb824SMadhukar Pappireddy 
1775ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
177642e35d2fSJayanth Dodderi Chidanand 		write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
1777ed9bb824SMadhukar Pappireddy 	}
1778ed9bb824SMadhukar Pappireddy 
1779ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
178042e35d2fSJayanth Dodderi Chidanand 		write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
1781ed9bb824SMadhukar Pappireddy 	}
1782d6c76e6cSMadhukar Pappireddy 
1783d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
178442e35d2fSJayanth Dodderi Chidanand 		write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
1785d6c76e6cSMadhukar Pappireddy 	}
1786d6c76e6cSMadhukar Pappireddy 
1787d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
178842e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
178942e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
1790d6c76e6cSMadhukar Pappireddy 	}
1791d6c76e6cSMadhukar Pappireddy 
1792d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
179342e35d2fSJayanth Dodderi Chidanand 		write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
179442e35d2fSJayanth Dodderi Chidanand 		write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
179542e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
179642e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
1797d6c76e6cSMadhukar Pappireddy 	}
179859f8882bSJayanth Dodderi Chidanand }
179959f8882bSJayanth Dodderi Chidanand 
18008b95e848SZelalem Aweke /*******************************************************************************
1801*a0674ab0SJayanth Dodderi Chidanand  * The next couple of functions are used by runtime services to save and restore
1802*a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1803532ed618SSoby Mathew  ******************************************************************************/
1804532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1805532ed618SSoby Mathew {
1806532ed618SSoby Mathew 	cpu_context_t *ctx;
1807532ed618SSoby Mathew 
1808532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1809a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1810532ed618SSoby Mathew 
18112825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
181217b4c0ddSDimitris Papastamos 
181317b4c0ddSDimitris Papastamos #if IMAGE_BL31
181417b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
181517b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
181617b4c0ddSDimitris Papastamos 	else
181717b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
181817b4c0ddSDimitris Papastamos #endif
1819532ed618SSoby Mathew }
1820532ed618SSoby Mathew 
1821532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1822532ed618SSoby Mathew {
1823532ed618SSoby Mathew 	cpu_context_t *ctx;
1824532ed618SSoby Mathew 
1825532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1826a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1827532ed618SSoby Mathew 
18282825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
182917b4c0ddSDimitris Papastamos 
183017b4c0ddSDimitris Papastamos #if IMAGE_BL31
183117b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
183217b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
183317b4c0ddSDimitris Papastamos 	else
183417b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
183517b4c0ddSDimitris Papastamos #endif
1836532ed618SSoby Mathew }
1837532ed618SSoby Mathew 
1838*a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1839*a0674ab0SJayanth Dodderi Chidanand 
1840532ed618SSoby Mathew /*******************************************************************************
1841532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1842532ed618SSoby Mathew  * given security state with the given entrypoint
1843532ed618SSoby Mathew  ******************************************************************************/
1844532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1845532ed618SSoby Mathew {
1846532ed618SSoby Mathew 	cpu_context_t *ctx;
1847532ed618SSoby Mathew 	el3_state_t *state;
1848532ed618SSoby Mathew 
1849532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1850a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1851532ed618SSoby Mathew 
1852532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1853532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1854532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1855532ed618SSoby Mathew }
1856532ed618SSoby Mathew 
1857532ed618SSoby Mathew /*******************************************************************************
1858532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1859532ed618SSoby Mathew  * pertaining to the given security state
1860532ed618SSoby Mathew  ******************************************************************************/
1861532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1862532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1863532ed618SSoby Mathew {
1864532ed618SSoby Mathew 	cpu_context_t *ctx;
1865532ed618SSoby Mathew 	el3_state_t *state;
1866532ed618SSoby Mathew 
1867532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1868a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1869532ed618SSoby Mathew 
1870532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1871532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1872532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1873532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1874532ed618SSoby Mathew }
1875532ed618SSoby Mathew 
1876532ed618SSoby Mathew /*******************************************************************************
1877532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1878532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1879532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1880532ed618SSoby Mathew  ******************************************************************************/
1881532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1882532ed618SSoby Mathew 			  uint32_t bit_pos,
1883532ed618SSoby Mathew 			  uint32_t value)
1884532ed618SSoby Mathew {
1885532ed618SSoby Mathew 	cpu_context_t *ctx;
1886532ed618SSoby Mathew 	el3_state_t *state;
1887f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1888532ed618SSoby Mathew 
1889532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1890a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1891532ed618SSoby Mathew 
1892532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1893d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1894532ed618SSoby Mathew 
1895532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1896a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1897532ed618SSoby Mathew 
1898532ed618SSoby Mathew 	/*
1899532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1900532ed618SSoby Mathew 	 * and set it to its new value.
1901532ed618SSoby Mathew 	 */
1902532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1903f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1904d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1905f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1906532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1907532ed618SSoby Mathew }
1908532ed618SSoby Mathew 
1909532ed618SSoby Mathew /*******************************************************************************
1910532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1911532ed618SSoby Mathew  * given security state.
1912532ed618SSoby Mathew  ******************************************************************************/
1913f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1914532ed618SSoby Mathew {
1915532ed618SSoby Mathew 	cpu_context_t *ctx;
1916532ed618SSoby Mathew 	el3_state_t *state;
1917532ed618SSoby Mathew 
1918532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1919a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1920532ed618SSoby Mathew 
1921532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1922532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1923f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
1924532ed618SSoby Mathew }
1925532ed618SSoby Mathew 
1926532ed618SSoby Mathew /*******************************************************************************
1927532ed618SSoby Mathew  * This function is used to program the context that's used for exception
1928532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1929532ed618SSoby Mathew  * the required security state
1930532ed618SSoby Mathew  ******************************************************************************/
1931532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
1932532ed618SSoby Mathew {
1933532ed618SSoby Mathew 	cpu_context_t *ctx;
1934532ed618SSoby Mathew 
1935532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1936a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1937532ed618SSoby Mathew 
1938532ed618SSoby Mathew 	cm_set_next_context(ctx);
1939532ed618SSoby Mathew }
1940