1532ed618SSoby Mathew /* 201cf14ddSMaksims Svecovs * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 2309d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2409d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 25744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2609d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 27c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 28dc78e62dSjohpow01 #include <lib/extensions/sme.h> 2909d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3009d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 31d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 32813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 338fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 3409d40e0eSAntonio Nino Diaz #include <lib/utils.h> 35532ed618SSoby Mathew 36781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 37781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 38781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 39781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 40532ed618SSoby Mathew 4124a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 42781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 43b515f541SZelalem Aweke 44b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 45b515f541SZelalem Aweke { 46b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 47b515f541SZelalem Aweke 48b515f541SZelalem Aweke /* 49b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 50b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 51b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 52b515f541SZelalem Aweke * set to zero. 53b515f541SZelalem Aweke * 54b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 55b515f541SZelalem Aweke * 56b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 57b515f541SZelalem Aweke * required by PSCI specification) 58b515f541SZelalem Aweke */ 59b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 60b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 61b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 62b515f541SZelalem Aweke } else { 63b515f541SZelalem Aweke /* 64b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 65b515f541SZelalem Aweke * fields need to be set. 66b515f541SZelalem Aweke * 67b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 68b515f541SZelalem Aweke * instructions are not trapped to EL1. 69b515f541SZelalem Aweke * 70b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 71b515f541SZelalem Aweke * instructions are not trapped to EL1. 72b515f541SZelalem Aweke * 73b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 74b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 75b515f541SZelalem Aweke */ 76b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 77b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 78b515f541SZelalem Aweke } 79b515f541SZelalem Aweke 80b515f541SZelalem Aweke #if ERRATA_A75_764081 81b515f541SZelalem Aweke /* 82b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 83b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 84b515f541SZelalem Aweke */ 85b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 86b515f541SZelalem Aweke #endif 87b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 88b515f541SZelalem Aweke write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 89b515f541SZelalem Aweke 90b515f541SZelalem Aweke /* 91b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 92b515f541SZelalem Aweke * implementation defined. The context restore process will write 93b515f541SZelalem Aweke * the value from the context to the actual register and can cause 94b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 95b515f541SZelalem Aweke * be zero. 96b515f541SZelalem Aweke */ 97b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 98b515f541SZelalem Aweke write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); 99b515f541SZelalem Aweke } 100b515f541SZelalem Aweke 1012bbad1d1SZelalem Aweke /****************************************************************************** 1022bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1032bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1042bbad1d1SZelalem Aweke *****************************************************************************/ 1052bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 106532ed618SSoby Mathew { 1072bbad1d1SZelalem Aweke u_register_t scr_el3; 1082bbad1d1SZelalem Aweke el3_state_t *state; 1092bbad1d1SZelalem Aweke 1102bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1112bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1122bbad1d1SZelalem Aweke 1132bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 114532ed618SSoby Mathew /* 1152bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1162bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 117532ed618SSoby Mathew */ 1182bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1192bbad1d1SZelalem Aweke #endif 1202bbad1d1SZelalem Aweke 1212bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS 1222bbad1d1SZelalem Aweke /* Get Memory Tagging Extension support level */ 1232bbad1d1SZelalem Aweke unsigned int mte = get_armv8_5_mte_support(); 1242bbad1d1SZelalem Aweke #endif 1252bbad1d1SZelalem Aweke /* 1262bbad1d1SZelalem Aweke * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS 1272bbad1d1SZelalem Aweke * is set, or when MTE is only implemented at EL0. 1282bbad1d1SZelalem Aweke */ 1292bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 1302bbad1d1SZelalem Aweke assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)); 1312bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1322bbad1d1SZelalem Aweke #else 1332bbad1d1SZelalem Aweke if (mte == MTE_IMPLEMENTED_EL0) { 1342bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1352bbad1d1SZelalem Aweke } 1362bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */ 1372bbad1d1SZelalem Aweke 1382bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1392bbad1d1SZelalem Aweke 140b515f541SZelalem Aweke /* 141b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 142b515f541SZelalem Aweke * at S-EL2. 143b515f541SZelalem Aweke */ 144b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2 145b515f541SZelalem Aweke setup_el1_context(ctx, ep); 146b515f541SZelalem Aweke #endif 147b515f541SZelalem Aweke 1482bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 1492bbad1d1SZelalem Aweke } 1502bbad1d1SZelalem Aweke 1512bbad1d1SZelalem Aweke #if ENABLE_RME 1522bbad1d1SZelalem Aweke /****************************************************************************** 1532bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1542bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1552bbad1d1SZelalem Aweke *****************************************************************************/ 1562bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1572bbad1d1SZelalem Aweke { 1582bbad1d1SZelalem Aweke u_register_t scr_el3; 1592bbad1d1SZelalem Aweke el3_state_t *state; 1602bbad1d1SZelalem Aweke 1612bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1622bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1632bbad1d1SZelalem Aweke 16401cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 16501cf14ddSMaksims Svecovs 1667db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 16701cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 16801cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1697db710f0SAndre Przywara } 1702bbad1d1SZelalem Aweke 1712bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1722bbad1d1SZelalem Aweke } 1732bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 1742bbad1d1SZelalem Aweke 1752bbad1d1SZelalem Aweke /****************************************************************************** 1762bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 1772bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1782bbad1d1SZelalem Aweke *****************************************************************************/ 1792bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1802bbad1d1SZelalem Aweke { 1812bbad1d1SZelalem Aweke u_register_t scr_el3; 1822bbad1d1SZelalem Aweke el3_state_t *state; 1832bbad1d1SZelalem Aweke 1842bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1852bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1862bbad1d1SZelalem Aweke 1872bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 1882bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 1892bbad1d1SZelalem Aweke 1902bbad1d1SZelalem Aweke /* Allow access to Allocation Tags when MTE is implemented. */ 1912bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1922bbad1d1SZelalem Aweke 193f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS 194f0c96a2eSBoyan Karatotev /* 195f0c96a2eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by default 196f0c96a2eSBoyan Karatotev * for Non secure lower exception levels. We do not have an explicit 197f0c96a2eSBoyan Karatotev * flag to set it. 198f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 199f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 200f0c96a2eSBoyan Karatotev * 201f0c96a2eSBoyan Karatotev * To prevent the leakage between the worlds during world switch, 202f0c96a2eSBoyan Karatotev * we enable it only for the non-secure world. 203f0c96a2eSBoyan Karatotev * 204f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 205f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 206f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 207f0c96a2eSBoyan Karatotev * 208f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 209f0c96a2eSBoyan Karatotev * other than EL3 210f0c96a2eSBoyan Karatotev * 211f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 212f0c96a2eSBoyan Karatotev * than EL3 213f0c96a2eSBoyan Karatotev */ 214f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 215f0c96a2eSBoyan Karatotev 216f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 217f0c96a2eSBoyan Karatotev 21846cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 21946cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 22046cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 22146cc41d5SManish Pandey #endif 22246cc41d5SManish Pandey 22300e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 22400e8f79cSManish Pandey /* 22500e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 22600e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 22700e8f79cSManish Pandey * are trapped to EL3. 22800e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 22900e8f79cSManish Pandey * 23000e8f79cSManish Pandey */ 23100e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 23200e8f79cSManish Pandey #endif 23300e8f79cSManish Pandey 2347db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 23501cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 23601cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2377db710f0SAndre Przywara } 23801cf14ddSMaksims Svecovs 2392bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2402bbad1d1SZelalem Aweke /* 2412bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2422bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2432bbad1d1SZelalem Aweke */ 2442bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2452bbad1d1SZelalem Aweke #endif 2462bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2478b95e848SZelalem Aweke 248b515f541SZelalem Aweke /* Initialize EL1 context registers */ 249b515f541SZelalem Aweke setup_el1_context(ctx, ep); 250b515f541SZelalem Aweke 2518b95e848SZelalem Aweke /* Initialize EL2 context registers */ 2528b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 2538b95e848SZelalem Aweke 2548b95e848SZelalem Aweke /* 2558b95e848SZelalem Aweke * Initialize SCTLR_EL2 context register using Endianness value 2568b95e848SZelalem Aweke * taken from the entrypoint attribute. 2578b95e848SZelalem Aweke */ 2588b95e848SZelalem Aweke u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 2598b95e848SZelalem Aweke sctlr_el2 |= SCTLR_EL2_RES1; 2608b95e848SZelalem Aweke write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2, 2618b95e848SZelalem Aweke sctlr_el2); 2628b95e848SZelalem Aweke 263ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 264ddb615b4SJuan Pablo Conde /* 265ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 266ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 267ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 268ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 269ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 270ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 271ddb615b4SJuan Pablo Conde */ 272ddb615b4SJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HCRX_EL2, 273ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 274ddb615b4SJuan Pablo Conde } 2754a530b4cSJuan Pablo Conde 2764a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 2774a530b4cSJuan Pablo Conde /* 2784a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 2794a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 2804a530b4cSJuan Pablo Conde * of initialization for this feature. 2814a530b4cSJuan Pablo Conde */ 2824a530b4cSJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGITR_EL2, 2834a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 2844a530b4cSJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGRTR_EL2, 2854a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 2864a530b4cSJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGWTR_EL2, 2874a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 2884a530b4cSJuan Pablo Conde } 2898b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 29024a70738SBoyan Karatotev 29124a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 292532ed618SSoby Mathew } 293532ed618SSoby Mathew 294532ed618SSoby Mathew /******************************************************************************* 2952bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 2962bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 2972bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 298532ed618SSoby Mathew * 2998aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 300532ed618SSoby Mathew * timer availability for the new execution context. 301532ed618SSoby Mathew ******************************************************************************/ 3022bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 303532ed618SSoby Mathew { 304f0c96a2eSBoyan Karatotev u_register_t cptr_el3; 305f1be00daSLouis Mayencourt u_register_t scr_el3; 306532ed618SSoby Mathew el3_state_t *state; 307532ed618SSoby Mathew gp_regs_t *gp_regs; 308532ed618SSoby Mathew 309f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 310f0c96a2eSBoyan Karatotev 311532ed618SSoby Mathew /* Clear any residual register values from the context */ 31232f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 313532ed618SSoby Mathew 314532ed618SSoby Mathew /* 3155e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 3165e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 3175e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 3185e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 3195e8cc727SBoyan Karatotev */ 3205e8cc727SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS 3215e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 3225e8cc727SBoyan Karatotev 3235e8cc727SBoyan Karatotev /* 3245e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 3255e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 3265e8cc727SBoyan Karatotev */ 3275e8cc727SBoyan Karatotev u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 3285e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 3295e8cc727SBoyan Karatotev write_ctx_reg(el2_ctx, CTX_ICC_SRE_EL2, icc_sre_el2); 3305e8cc727SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */ 3315e8cc727SBoyan Karatotev 3325c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 3335c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 334c5ea4f8aSZelalem Aweke 33518f2efd6SDavid Cunado /* 336f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 337f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 338f0c96a2eSBoyan Karatotev * 339f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 340f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 341f0c96a2eSBoyan Karatotev * 342f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 343f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 344f0c96a2eSBoyan Karatotev * 345f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 346f0c96a2eSBoyan Karatotev * Non-secure memory. 347f0c96a2eSBoyan Karatotev */ 348f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 349f0c96a2eSBoyan Karatotev 350f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 351f0c96a2eSBoyan Karatotev 352f0c96a2eSBoyan Karatotev /* 35318f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 35418f2efd6SDavid Cunado * Exception level as specified by SPSR. 35518f2efd6SDavid Cunado */ 356c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 357532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 358c5ea4f8aSZelalem Aweke } 3592bbad1d1SZelalem Aweke 36018f2efd6SDavid Cunado /* 36118f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 36218f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 363b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 364b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 365b515f541SZelalem Aweke * is not trapped) 36618f2efd6SDavid Cunado */ 367c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 368532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 369c5ea4f8aSZelalem Aweke } 370532ed618SSoby Mathew 371cb4ec47bSjohpow01 /* 372cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 373cb4ec47bSjohpow01 * SCR_EL3.HXEn. 374cb4ec47bSjohpow01 */ 375c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 376cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 377c5a3ebbdSAndre Przywara } 378cb4ec47bSjohpow01 379ff86e0b4SJuan Pablo Conde /* 380ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 381ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 382ff86e0b4SJuan Pablo Conde */ 383ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP 384ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 385ff86e0b4SJuan Pablo Conde #endif 386ff86e0b4SJuan Pablo Conde 3871a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 3881a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 3891a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 3901a7c1cfeSJeenu Viswambharan #endif 3911a7c1cfeSJeenu Viswambharan 392f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS 393f0c96a2eSBoyan Karatotev /* 394f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 395f0c96a2eSBoyan Karatotev * 396f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 397f0c96a2eSBoyan Karatotev * other than EL3 398f0c96a2eSBoyan Karatotev * 399f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 400f0c96a2eSBoyan Karatotev * than EL3 401f0c96a2eSBoyan Karatotev */ 402f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 403f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 404f0c96a2eSBoyan Karatotev 4055283962eSAntonio Nino Diaz /* 406d3331603SMark Brown * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present. 407d3331603SMark Brown */ 408d3331603SMark Brown if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) { 409d3331603SMark Brown scr_el3 |= SCR_TCR2EN_BIT; 410d3331603SMark Brown } 411d3331603SMark Brown 412d3331603SMark Brown /* 413062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 414062b6c6bSMark Brown * registers for AArch64 if present. 415062b6c6bSMark Brown */ 416062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 417062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 418062b6c6bSMark Brown } 419062b6c6bSMark Brown 420062b6c6bSMark Brown /* 421688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 422688ab57bSMark Brown */ 423688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 424688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 425688ab57bSMark Brown } 426688ab57bSMark Brown 427688ab57bSMark Brown /* 428f0c96a2eSBoyan Karatotev * Initialise CPTR_EL3, setting all fields rather than relying on hw. 429f0c96a2eSBoyan Karatotev * All fields are architecturally UNKNOWN on reset. 430f0c96a2eSBoyan Karatotev * 431f0c96a2eSBoyan Karatotev * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 432f0c96a2eSBoyan Karatotev * by Advanced SIMD, floating-point or SVE instructions (if 433f0c96a2eSBoyan Karatotev * implemented) do not trap to EL3. 434f0c96a2eSBoyan Karatotev * 435f0c96a2eSBoyan Karatotev * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1, 436f0c96a2eSBoyan Karatotev * CPTR_EL2,CPACR, or HCPTR do not trap to EL3. 4375283962eSAntonio Nino Diaz */ 438f0c96a2eSBoyan Karatotev cptr_el3 = CPTR_EL3_RESET_VAL & ~(TFP_BIT | TCPAC_BIT); 439f0c96a2eSBoyan Karatotev 440f0c96a2eSBoyan Karatotev write_ctx_reg(state, CTX_CPTR_EL3, cptr_el3); 441532ed618SSoby Mathew 442532ed618SSoby Mathew /* 44318f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 44418f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 44518f2efd6SDavid Cunado * next mode is Hyp. 446110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 447110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 448110ee433SJimmy Brisson * ARMv8.6-FGT. 44929d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 45029d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 45129d0ee54SJimmy Brisson * and when the processor supports ECV. 452532ed618SSoby Mathew */ 453a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 454a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 455a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 456532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 457110ee433SJimmy Brisson 458ce485955SAndre Przywara if (is_feat_fgt_supported()) { 459110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 460110ee433SJimmy Brisson } 46129d0ee54SJimmy Brisson 462b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 46329d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 46429d0ee54SJimmy Brisson } 465532ed618SSoby Mathew } 466532ed618SSoby Mathew 4676cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 4681223d2a0SAndre Przywara if (is_feat_twed_supported()) { 4696cac724dSjohpow01 /* Set delay in SCR_EL3 */ 4706cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 471781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 4726cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 4736cac724dSjohpow01 4746cac724dSjohpow01 /* Enable WFE delay */ 4756cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 4761223d2a0SAndre Przywara } 4776cac724dSjohpow01 478*9f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 479*9f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 480*9f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 481*9f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 482*9f4b6259SJayanth Dodderi Chidanand } 483*9f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 484*9f4b6259SJayanth Dodderi Chidanand 48518f2efd6SDavid Cunado /* 486e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 487e290a8fcSAlexei Fedorov * before doing ERET 4883e61b2b5SDavid Cunado */ 489532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 490532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 491532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 492532ed618SSoby Mathew 493532ed618SSoby Mathew /* 494532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 495532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 496532ed618SSoby Mathew */ 497532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 498532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 499532ed618SSoby Mathew } 500532ed618SSoby Mathew 501532ed618SSoby Mathew /******************************************************************************* 5022bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 5032bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 5042bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 5052bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 5062bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 5072bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 5082bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 5092bbad1d1SZelalem Aweke * state cpu context pointers. 5102bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 5112bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 5122bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 5132bbad1d1SZelalem Aweke ******************************************************************************/ 5142bbad1d1SZelalem Aweke void __init cm_init(void) 5152bbad1d1SZelalem Aweke { 5162bbad1d1SZelalem Aweke /* 5171b491eeaSElyes Haouas * The context management library has only global data to initialize, but 5182bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 5192bbad1d1SZelalem Aweke */ 5202bbad1d1SZelalem Aweke } 5212bbad1d1SZelalem Aweke 5222bbad1d1SZelalem Aweke /******************************************************************************* 5232bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 5242bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 5252bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 5262bbad1d1SZelalem Aweke ******************************************************************************/ 5272bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 5282bbad1d1SZelalem Aweke { 5292bbad1d1SZelalem Aweke unsigned int security_state; 5302bbad1d1SZelalem Aweke 5312bbad1d1SZelalem Aweke assert(ctx != NULL); 5322bbad1d1SZelalem Aweke 5332bbad1d1SZelalem Aweke /* 5342bbad1d1SZelalem Aweke * Perform initializations that are common 5352bbad1d1SZelalem Aweke * to all security states 5362bbad1d1SZelalem Aweke */ 5372bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 5382bbad1d1SZelalem Aweke 5392bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 5402bbad1d1SZelalem Aweke 5412bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 5422bbad1d1SZelalem Aweke switch (security_state) { 5432bbad1d1SZelalem Aweke case SECURE: 5442bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 5452bbad1d1SZelalem Aweke break; 5462bbad1d1SZelalem Aweke #if ENABLE_RME 5472bbad1d1SZelalem Aweke case REALM: 5482bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 5492bbad1d1SZelalem Aweke break; 5502bbad1d1SZelalem Aweke #endif 5512bbad1d1SZelalem Aweke case NON_SECURE: 5522bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 5532bbad1d1SZelalem Aweke break; 5542bbad1d1SZelalem Aweke default: 5552bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 5562bbad1d1SZelalem Aweke panic(); 5572bbad1d1SZelalem Aweke break; 5582bbad1d1SZelalem Aweke } 5592bbad1d1SZelalem Aweke } 5602bbad1d1SZelalem Aweke 5612bbad1d1SZelalem Aweke /******************************************************************************* 56224a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 56324a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 56424a70738SBoyan Karatotev * overwritten by el3_exit. 56524a70738SBoyan Karatotev ******************************************************************************/ 56624a70738SBoyan Karatotev #if IMAGE_BL31 56724a70738SBoyan Karatotev void cm_manage_extensions_el3(void) 56824a70738SBoyan Karatotev { 56960d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 57060d330dcSBoyan Karatotev spe_init_el3(); 57160d330dcSBoyan Karatotev } 57260d330dcSBoyan Karatotev 5734085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 5744085a02cSBoyan Karatotev amu_init_el3(); 5754085a02cSBoyan Karatotev } 5764085a02cSBoyan Karatotev 57760d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 57860d330dcSBoyan Karatotev sme_init_el3(); 57960d330dcSBoyan Karatotev } 58060d330dcSBoyan Karatotev 58160d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 58260d330dcSBoyan Karatotev mpam_init_el3(); 58360d330dcSBoyan Karatotev } 58460d330dcSBoyan Karatotev 58560d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 58660d330dcSBoyan Karatotev trbe_init_el3(); 58760d330dcSBoyan Karatotev } 58860d330dcSBoyan Karatotev 58960d330dcSBoyan Karatotev if (is_feat_brbe_supported()) { 59060d330dcSBoyan Karatotev brbe_init_el3(); 59160d330dcSBoyan Karatotev } 59260d330dcSBoyan Karatotev 59360d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 59460d330dcSBoyan Karatotev trf_init_el3(); 59560d330dcSBoyan Karatotev } 59660d330dcSBoyan Karatotev 59760d330dcSBoyan Karatotev pmuv3_init_el3(); 59824a70738SBoyan Karatotev } 59924a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 60024a70738SBoyan Karatotev 60124a70738SBoyan Karatotev /******************************************************************************* 60224a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 60324a70738SBoyan Karatotev ******************************************************************************/ 60424a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 60524a70738SBoyan Karatotev { 60624a70738SBoyan Karatotev #if IMAGE_BL31 6074085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 6084085a02cSBoyan Karatotev amu_enable(ctx); 6094085a02cSBoyan Karatotev } 6104085a02cSBoyan Karatotev 61160d330dcSBoyan Karatotev /* Enable SVE and FPU/SIMD */ 61260d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 61360d330dcSBoyan Karatotev sve_enable(ctx); 61460d330dcSBoyan Karatotev } 61560d330dcSBoyan Karatotev 61660d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 61760d330dcSBoyan Karatotev sme_enable(ctx); 61860d330dcSBoyan Karatotev } 61960d330dcSBoyan Karatotev 62060d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 62160d330dcSBoyan Karatotev sys_reg_trace_enable(ctx); 62260d330dcSBoyan Karatotev } 62360d330dcSBoyan Karatotev 624c73686a1SBoyan Karatotev pmuv3_enable(ctx); 62524a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 62624a70738SBoyan Karatotev } 62724a70738SBoyan Karatotev 628b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */ 629b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void) 630b48bd790SBoyan Karatotev { 631b48bd790SBoyan Karatotev u_register_t hcr_el2 = read_hcr_el2(); 632b48bd790SBoyan Karatotev /* 633b48bd790SBoyan Karatotev * For Armv8.3 pointer authentication feature, disable traps to EL2 when 634b48bd790SBoyan Karatotev * accessing key registers or using pointer authentication instructions 635b48bd790SBoyan Karatotev * from lower ELs. 636b48bd790SBoyan Karatotev */ 637b48bd790SBoyan Karatotev hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 638b48bd790SBoyan Karatotev 639b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 640b48bd790SBoyan Karatotev } 641b48bd790SBoyan Karatotev 64224a70738SBoyan Karatotev /******************************************************************************* 64324a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 64424a70738SBoyan Karatotev * world when EL2 is empty and unused. 64524a70738SBoyan Karatotev ******************************************************************************/ 64624a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 64724a70738SBoyan Karatotev { 64824a70738SBoyan Karatotev #if IMAGE_BL31 64960d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 65060d330dcSBoyan Karatotev spe_init_el2_unused(); 65160d330dcSBoyan Karatotev } 65260d330dcSBoyan Karatotev 6534085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 6544085a02cSBoyan Karatotev amu_init_el2_unused(); 6554085a02cSBoyan Karatotev } 6564085a02cSBoyan Karatotev 65760d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 65860d330dcSBoyan Karatotev mpam_init_el2_unused(); 65960d330dcSBoyan Karatotev } 66060d330dcSBoyan Karatotev 66160d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 66260d330dcSBoyan Karatotev trbe_init_el2_unused(); 66360d330dcSBoyan Karatotev } 66460d330dcSBoyan Karatotev 66560d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 66660d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 66760d330dcSBoyan Karatotev } 66860d330dcSBoyan Karatotev 66960d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 67060d330dcSBoyan Karatotev trf_init_el2_unused(); 67160d330dcSBoyan Karatotev } 67260d330dcSBoyan Karatotev 673c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 67460d330dcSBoyan Karatotev 67560d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 67660d330dcSBoyan Karatotev sve_init_el2_unused(); 67760d330dcSBoyan Karatotev } 67860d330dcSBoyan Karatotev 67960d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 68060d330dcSBoyan Karatotev sme_init_el2_unused(); 68160d330dcSBoyan Karatotev } 682b48bd790SBoyan Karatotev 683b48bd790SBoyan Karatotev #if ENABLE_PAUTH 684b48bd790SBoyan Karatotev enable_pauth_el2(); 685b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */ 68624a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 68724a70738SBoyan Karatotev } 68824a70738SBoyan Karatotev 68924a70738SBoyan Karatotev /******************************************************************************* 69068ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 69168ac5ed0SArunachalam Ganapathy ******************************************************************************/ 692dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 69368ac5ed0SArunachalam Ganapathy { 69468ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 6950d122947SBoyan Karatotev if (is_feat_sve_supported()) { 6962b0bc4e0SJayanth Dodderi Chidanand if (ENABLE_SVE_FOR_SWD) { 697dc78e62dSjohpow01 /* 6982b0bc4e0SJayanth Dodderi Chidanand * Enable SVE and FPU in secure context, secure manager must 6992b0bc4e0SJayanth Dodderi Chidanand * ensure that the SVE and FPU register contexts are properly 7002b0bc4e0SJayanth Dodderi Chidanand * managed. 701dc78e62dSjohpow01 */ 70268ac5ed0SArunachalam Ganapathy sve_enable(ctx); 7032b0bc4e0SJayanth Dodderi Chidanand } else { 704dc78e62dSjohpow01 /* 7052b0bc4e0SJayanth Dodderi Chidanand * Disable SVE and FPU in secure context so non-secure world 7062b0bc4e0SJayanth Dodderi Chidanand * can safely use them. 707dc78e62dSjohpow01 */ 708dc78e62dSjohpow01 sve_disable(ctx); 7092b0bc4e0SJayanth Dodderi Chidanand } 7102b0bc4e0SJayanth Dodderi Chidanand } 7112b0bc4e0SJayanth Dodderi Chidanand 7120d122947SBoyan Karatotev if (is_feat_sme_supported()) { 7130d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 7140d122947SBoyan Karatotev /* 7150d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 7160d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 7170d122947SBoyan Karatotev */ 71860d330dcSBoyan Karatotev sme_init_el3(); 7190d122947SBoyan Karatotev sme_enable(ctx); 7200d122947SBoyan Karatotev } else { 7210d122947SBoyan Karatotev /* 7220d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 7230d122947SBoyan Karatotev * world can safely use the associated registers. 7240d122947SBoyan Karatotev */ 7250d122947SBoyan Karatotev sme_disable(ctx); 7260d122947SBoyan Karatotev } 7270d122947SBoyan Karatotev } 728ece8f7d7SBoyan Karatotev 729ece8f7d7SBoyan Karatotev /* NS can access this but Secure shouldn't */ 730ece8f7d7SBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 731ece8f7d7SBoyan Karatotev sys_reg_trace_disable(ctx); 732ece8f7d7SBoyan Karatotev } 733dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 73468ac5ed0SArunachalam Ganapathy } 73568ac5ed0SArunachalam Ganapathy 73668ac5ed0SArunachalam Ganapathy /******************************************************************************* 737532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 738532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 739532ed618SSoby Mathew * specified by the entry_point_info structure. 740532ed618SSoby Mathew ******************************************************************************/ 741532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 742532ed618SSoby Mathew const entry_point_info_t *ep) 743532ed618SSoby Mathew { 744532ed618SSoby Mathew cpu_context_t *ctx; 745532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 7461634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 747532ed618SSoby Mathew } 748532ed618SSoby Mathew 749532ed618SSoby Mathew /******************************************************************************* 750532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 751532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 752532ed618SSoby Mathew * entry_point_info structure. 753532ed618SSoby Mathew ******************************************************************************/ 754532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 755532ed618SSoby Mathew { 756532ed618SSoby Mathew cpu_context_t *ctx; 757532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 7581634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 759532ed618SSoby Mathew } 760532ed618SSoby Mathew 761b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 762b48bd790SBoyan Karatotev static __unused void init_nonsecure_el2_unused(cpu_context_t *ctx) 763b48bd790SBoyan Karatotev { 764b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 765b48bd790SBoyan Karatotev u_register_t mdcr_el2; 766b48bd790SBoyan Karatotev u_register_t scr_el3; 767b48bd790SBoyan Karatotev 768b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 769b48bd790SBoyan Karatotev 770b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 771b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 772b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 773b48bd790SBoyan Karatotev } 774b48bd790SBoyan Karatotev 775b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 776b48bd790SBoyan Karatotev 777b48bd790SBoyan Karatotev /* 778b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 779b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 780b48bd790SBoyan Karatotev */ 781b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 782b48bd790SBoyan Karatotev 783b48bd790SBoyan Karatotev /* 784b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 785b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 786b48bd790SBoyan Karatotev * 787b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 788b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 789b48bd790SBoyan Karatotev * 790b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 791b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 792b48bd790SBoyan Karatotev */ 793b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 794b48bd790SBoyan Karatotev 795b48bd790SBoyan Karatotev /* 796b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 797b48bd790SBoyan Karatotev * UNKNOWN value. 798b48bd790SBoyan Karatotev */ 799b48bd790SBoyan Karatotev write_cntvoff_el2(0); 800b48bd790SBoyan Karatotev 801b48bd790SBoyan Karatotev /* 802b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 803b48bd790SBoyan Karatotev * respectively. 804b48bd790SBoyan Karatotev */ 805b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 806b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 807b48bd790SBoyan Karatotev 808b48bd790SBoyan Karatotev /* 809b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 810b48bd790SBoyan Karatotev * 811b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 812b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 813b48bd790SBoyan Karatotev * VMID. 814b48bd790SBoyan Karatotev * 815b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 816b48bd790SBoyan Karatotev * disabled. 817b48bd790SBoyan Karatotev */ 818b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 819b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 820b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 821b48bd790SBoyan Karatotev 822b48bd790SBoyan Karatotev /* 823b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 824b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 825b48bd790SBoyan Karatotev * 826b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 827b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 828b48bd790SBoyan Karatotev * 829b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 830b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 831b48bd790SBoyan Karatotev * 832b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 833b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 834b48bd790SBoyan Karatotev * 835b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 836b48bd790SBoyan Karatotev * EL2. 837b48bd790SBoyan Karatotev */ 838b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 839b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 840b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 841b48bd790SBoyan Karatotev 842b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 843b48bd790SBoyan Karatotev 844b48bd790SBoyan Karatotev /* 845b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 846b48bd790SBoyan Karatotev * 847b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 848b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 849b48bd790SBoyan Karatotev */ 850b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 851b48bd790SBoyan Karatotev 852b48bd790SBoyan Karatotev /* 853b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 854b48bd790SBoyan Karatotev * reset. 855b48bd790SBoyan Karatotev * 856b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 857b48bd790SBoyan Karatotev * and prevent timer interrupts. 858b48bd790SBoyan Karatotev */ 859b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 860b48bd790SBoyan Karatotev 861b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 862b48bd790SBoyan Karatotev } 863b48bd790SBoyan Karatotev 864532ed618SSoby Mathew /******************************************************************************* 865c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 866c5ea4f8aSZelalem Aweke * normal world. 867532ed618SSoby Mathew * 868532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 869532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 870532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 871532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 872532ed618SSoby Mathew ******************************************************************************/ 873532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 874532ed618SSoby Mathew { 875b48bd790SBoyan Karatotev u_register_t sctlr_elx, scr_el3; 876532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 877532ed618SSoby Mathew 878a0fee747SAntonio Nino Diaz assert(ctx != NULL); 879532ed618SSoby Mathew 880532ed618SSoby Mathew if (security_state == NON_SECURE) { 881ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 882ddb615b4SJuan Pablo Conde 883f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 884a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 885ddb615b4SJuan Pablo Conde 886ddb615b4SJuan Pablo Conde if (((scr_el3 & SCR_HCE_BIT) != 0U) 887ddb615b4SJuan Pablo Conde || (el2_implemented != EL_IMPL_NONE)) { 888ddb615b4SJuan Pablo Conde /* 889ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 890ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 891ddb615b4SJuan Pablo Conde */ 892ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 893ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 894ddb615b4SJuan Pablo Conde } 8954a530b4cSJuan Pablo Conde 8964a530b4cSJuan Pablo Conde /* 8974a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 8984a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 8994a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 9004a530b4cSJuan Pablo Conde * behavior. 9014a530b4cSJuan Pablo Conde */ 9024a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 9034a530b4cSJuan Pablo Conde /* 9044a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 9054a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 9064a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 9074a530b4cSJuan Pablo Conde * initialization for this feature. 9084a530b4cSJuan Pablo Conde */ 9094a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 9104a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 9114a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 912ddb615b4SJuan Pablo Conde } 9134a530b4cSJuan Pablo Conde } 9144a530b4cSJuan Pablo Conde 915ddb615b4SJuan Pablo Conde 916a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 917532ed618SSoby Mathew /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ 9182825946eSMax Shvetsov sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), 919532ed618SSoby Mathew CTX_SCTLR_EL1); 9202e09d4f8SKen Kuang sctlr_elx &= SCTLR_EE_BIT; 921532ed618SSoby Mathew sctlr_elx |= SCTLR_EL2_RES1; 9225f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 9235f5d1ed7SLouis Mayencourt /* 9245f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used 9255f5d1ed7SLouis Mayencourt * then set SCTLR_EL2.IESB to enable Implicit Error 9265f5d1ed7SLouis Mayencourt * Synchronization Barrier. 9275f5d1ed7SLouis Mayencourt */ 9285f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 9295f5d1ed7SLouis Mayencourt #endif 930532ed618SSoby Mathew write_sctlr_el2(sctlr_elx); 931ddb615b4SJuan Pablo Conde } else if (el2_implemented != EL_IMPL_NONE) { 932b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 933532ed618SSoby Mathew } 934532ed618SSoby Mathew } 935532ed618SSoby Mathew 93617b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 93717b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 938532ed618SSoby Mathew } 939532ed618SSoby Mathew 94028f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 941bb7b85a3SAndre Przywara 942bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 943bb7b85a3SAndre Przywara { 944bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2()); 945bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 946bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2()); 947bb7b85a3SAndre Przywara } 948bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2()); 949bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2()); 950bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2()); 951bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2()); 952bb7b85a3SAndre Przywara } 953bb7b85a3SAndre Przywara 954bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 955bb7b85a3SAndre Przywara { 956bb7b85a3SAndre Przywara write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2)); 957bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 958bb7b85a3SAndre Przywara write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2)); 959bb7b85a3SAndre Przywara } 960bb7b85a3SAndre Przywara write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2)); 961bb7b85a3SAndre Przywara write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2)); 962bb7b85a3SAndre Przywara write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2)); 963bb7b85a3SAndre Przywara write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2)); 964bb7b85a3SAndre Przywara } 965bb7b85a3SAndre Przywara 9669448f2b8SAndre Przywara static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 9679448f2b8SAndre Przywara { 9689448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 9699448f2b8SAndre Przywara 9709448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2()); 9719448f2b8SAndre Przywara 9729448f2b8SAndre Przywara /* 9739448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 9749448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 9759448f2b8SAndre Przywara */ 9769448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 9779448f2b8SAndre Przywara return; 9789448f2b8SAndre Przywara } 9799448f2b8SAndre Przywara 9809448f2b8SAndre Przywara /* 9819448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 9829448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 9839448f2b8SAndre Przywara */ 9849448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2()); 9859448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2()); 9869448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2()); 9879448f2b8SAndre Przywara 9889448f2b8SAndre Przywara /* 9899448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 9909448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 9919448f2b8SAndre Przywara */ 9929448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 9939448f2b8SAndre Przywara case 7: 9949448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2()); 9959448f2b8SAndre Przywara __fallthrough; 9969448f2b8SAndre Przywara case 6: 9979448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2()); 9989448f2b8SAndre Przywara __fallthrough; 9999448f2b8SAndre Przywara case 5: 10009448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2()); 10019448f2b8SAndre Przywara __fallthrough; 10029448f2b8SAndre Przywara case 4: 10039448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2()); 10049448f2b8SAndre Przywara __fallthrough; 10059448f2b8SAndre Przywara case 3: 10069448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2()); 10079448f2b8SAndre Przywara __fallthrough; 10089448f2b8SAndre Przywara case 2: 10099448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2()); 10109448f2b8SAndre Przywara __fallthrough; 10119448f2b8SAndre Przywara case 1: 10129448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2()); 10139448f2b8SAndre Przywara break; 10149448f2b8SAndre Przywara } 10159448f2b8SAndre Przywara } 10169448f2b8SAndre Przywara 10179448f2b8SAndre Przywara static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 10189448f2b8SAndre Przywara { 10199448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 10209448f2b8SAndre Przywara 10219448f2b8SAndre Przywara write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2)); 10229448f2b8SAndre Przywara 10239448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 10249448f2b8SAndre Przywara return; 10259448f2b8SAndre Przywara } 10269448f2b8SAndre Przywara 10279448f2b8SAndre Przywara write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2)); 10289448f2b8SAndre Przywara write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2)); 10299448f2b8SAndre Przywara write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2)); 10309448f2b8SAndre Przywara 10319448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 10329448f2b8SAndre Przywara case 7: 10339448f2b8SAndre Przywara write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2)); 10349448f2b8SAndre Przywara __fallthrough; 10359448f2b8SAndre Przywara case 6: 10369448f2b8SAndre Przywara write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2)); 10379448f2b8SAndre Przywara __fallthrough; 10389448f2b8SAndre Przywara case 5: 10399448f2b8SAndre Przywara write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2)); 10409448f2b8SAndre Przywara __fallthrough; 10419448f2b8SAndre Przywara case 4: 10429448f2b8SAndre Przywara write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2)); 10439448f2b8SAndre Przywara __fallthrough; 10449448f2b8SAndre Przywara case 3: 10459448f2b8SAndre Przywara write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2)); 10469448f2b8SAndre Przywara __fallthrough; 10479448f2b8SAndre Przywara case 2: 10489448f2b8SAndre Przywara write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2)); 10499448f2b8SAndre Przywara __fallthrough; 10509448f2b8SAndre Przywara case 1: 10519448f2b8SAndre Przywara write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2)); 10529448f2b8SAndre Przywara break; 10539448f2b8SAndre Przywara } 10549448f2b8SAndre Przywara } 10559448f2b8SAndre Przywara 1056ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1057ac58e574SBoyan Karatotev * The following registers are not added: 1058ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1059ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1060ac58e574SBoyan Karatotev * ICH_AP0R<n>_EL2 1061ac58e574SBoyan Karatotev * ICH_AP1R<n>_EL2 1062ac58e574SBoyan Karatotev * ICH_LR<n>_EL2 1063ac58e574SBoyan Karatotev * ----------------------------------------------------- 1064ac58e574SBoyan Karatotev */ 1065ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1066ac58e574SBoyan Karatotev { 1067ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ACTLR_EL2, read_actlr_el2()); 1068ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_AFSR0_EL2, read_afsr0_el2()); 1069ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_AFSR1_EL2, read_afsr1_el2()); 1070ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_AMAIR_EL2, read_amair_el2()); 1071ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_CNTHCTL_EL2, read_cnthctl_el2()); 1072ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_CNTVOFF_EL2, read_cntvoff_el2()); 1073ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_CPTR_EL2, read_cptr_el2()); 1074ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1075ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_DBGVCR32_EL2, read_dbgvcr32_el2()); 1076ac58e574SBoyan Karatotev } 1077ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ELR_EL2, read_elr_el2()); 1078ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ESR_EL2, read_esr_el2()); 1079ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_FAR_EL2, read_far_el2()); 1080ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_HACR_EL2, read_hacr_el2()); 1081ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_HCR_EL2, read_hcr_el2()); 1082ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_HPFAR_EL2, read_hpfar_el2()); 1083ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_HSTR_EL2, read_hstr_el2()); 10845c52d7e5SBoyan Karatotev 10855c52d7e5SBoyan Karatotev /* 10865c52d7e5SBoyan Karatotev * Set the NS bit to be able to access the ICC_SRE_EL2 register 10875c52d7e5SBoyan Karatotev * TODO: remove with root context 10885c52d7e5SBoyan Karatotev */ 10895c52d7e5SBoyan Karatotev u_register_t scr_el3 = read_scr_el3(); 10905c52d7e5SBoyan Karatotev 10915c52d7e5SBoyan Karatotev write_scr_el3(scr_el3 | SCR_NS_BIT); 10925c52d7e5SBoyan Karatotev isb(); 1093ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ICC_SRE_EL2, read_icc_sre_el2()); 10945c52d7e5SBoyan Karatotev 10955c52d7e5SBoyan Karatotev write_scr_el3(scr_el3); 10965c52d7e5SBoyan Karatotev isb(); 10975c52d7e5SBoyan Karatotev 1098ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ICH_HCR_EL2, read_ich_hcr_el2()); 1099ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ICH_VMCR_EL2, read_ich_vmcr_el2()); 1100ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_MAIR_EL2, read_mair_el2()); 1101ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_MDCR_EL2, read_mdcr_el2()); 1102ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_SCTLR_EL2, read_sctlr_el2()); 1103ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_SPSR_EL2, read_spsr_el2()); 1104ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_SP_EL2, read_sp_el2()); 1105ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_TCR_EL2, read_tcr_el2()); 1106ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_TPIDR_EL2, read_tpidr_el2()); 1107ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_TTBR0_EL2, read_ttbr0_el2()); 1108ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_VBAR_EL2, read_vbar_el2()); 1109ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_VMPIDR_EL2, read_vmpidr_el2()); 1110ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_VPIDR_EL2, read_vpidr_el2()); 1111ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_VTCR_EL2, read_vtcr_el2()); 1112ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_VTTBR_EL2, read_vttbr_el2()); 1113ac58e574SBoyan Karatotev } 1114ac58e574SBoyan Karatotev 1115ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1116ac58e574SBoyan Karatotev { 1117ac58e574SBoyan Karatotev write_actlr_el2(read_ctx_reg(ctx, CTX_ACTLR_EL2)); 1118ac58e574SBoyan Karatotev write_afsr0_el2(read_ctx_reg(ctx, CTX_AFSR0_EL2)); 1119ac58e574SBoyan Karatotev write_afsr1_el2(read_ctx_reg(ctx, CTX_AFSR1_EL2)); 1120ac58e574SBoyan Karatotev write_amair_el2(read_ctx_reg(ctx, CTX_AMAIR_EL2)); 1121ac58e574SBoyan Karatotev write_cnthctl_el2(read_ctx_reg(ctx, CTX_CNTHCTL_EL2)); 1122ac58e574SBoyan Karatotev write_cntvoff_el2(read_ctx_reg(ctx, CTX_CNTVOFF_EL2)); 1123ac58e574SBoyan Karatotev write_cptr_el2(read_ctx_reg(ctx, CTX_CPTR_EL2)); 1124ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1125ac58e574SBoyan Karatotev write_dbgvcr32_el2(read_ctx_reg(ctx, CTX_DBGVCR32_EL2)); 1126ac58e574SBoyan Karatotev } 1127ac58e574SBoyan Karatotev write_elr_el2(read_ctx_reg(ctx, CTX_ELR_EL2)); 1128ac58e574SBoyan Karatotev write_esr_el2(read_ctx_reg(ctx, CTX_ESR_EL2)); 1129ac58e574SBoyan Karatotev write_far_el2(read_ctx_reg(ctx, CTX_FAR_EL2)); 1130ac58e574SBoyan Karatotev write_hacr_el2(read_ctx_reg(ctx, CTX_HACR_EL2)); 1131ac58e574SBoyan Karatotev write_hcr_el2(read_ctx_reg(ctx, CTX_HCR_EL2)); 1132ac58e574SBoyan Karatotev write_hpfar_el2(read_ctx_reg(ctx, CTX_HPFAR_EL2)); 1133ac58e574SBoyan Karatotev write_hstr_el2(read_ctx_reg(ctx, CTX_HSTR_EL2)); 11345c52d7e5SBoyan Karatotev 11355c52d7e5SBoyan Karatotev /* 11365c52d7e5SBoyan Karatotev * Set the NS bit to be able to access the ICC_SRE_EL2 register 11375c52d7e5SBoyan Karatotev * TODO: remove with root context 11385c52d7e5SBoyan Karatotev */ 11395c52d7e5SBoyan Karatotev u_register_t scr_el3 = read_scr_el3(); 11405c52d7e5SBoyan Karatotev 11415c52d7e5SBoyan Karatotev write_scr_el3(scr_el3 | SCR_NS_BIT); 11425c52d7e5SBoyan Karatotev isb(); 1143ac58e574SBoyan Karatotev write_icc_sre_el2(read_ctx_reg(ctx, CTX_ICC_SRE_EL2)); 11445c52d7e5SBoyan Karatotev 11455c52d7e5SBoyan Karatotev write_scr_el3(scr_el3); 11465c52d7e5SBoyan Karatotev isb(); 11475c52d7e5SBoyan Karatotev 1148ac58e574SBoyan Karatotev write_ich_hcr_el2(read_ctx_reg(ctx, CTX_ICH_HCR_EL2)); 1149ac58e574SBoyan Karatotev write_ich_vmcr_el2(read_ctx_reg(ctx, CTX_ICH_VMCR_EL2)); 1150ac58e574SBoyan Karatotev write_mair_el2(read_ctx_reg(ctx, CTX_MAIR_EL2)); 1151ac58e574SBoyan Karatotev write_mdcr_el2(read_ctx_reg(ctx, CTX_MDCR_EL2)); 1152ac58e574SBoyan Karatotev write_sctlr_el2(read_ctx_reg(ctx, CTX_SCTLR_EL2)); 1153ac58e574SBoyan Karatotev write_spsr_el2(read_ctx_reg(ctx, CTX_SPSR_EL2)); 1154ac58e574SBoyan Karatotev write_sp_el2(read_ctx_reg(ctx, CTX_SP_EL2)); 1155ac58e574SBoyan Karatotev write_tcr_el2(read_ctx_reg(ctx, CTX_TCR_EL2)); 1156ac58e574SBoyan Karatotev write_tpidr_el2(read_ctx_reg(ctx, CTX_TPIDR_EL2)); 1157ac58e574SBoyan Karatotev write_ttbr0_el2(read_ctx_reg(ctx, CTX_TTBR0_EL2)); 1158ac58e574SBoyan Karatotev write_vbar_el2(read_ctx_reg(ctx, CTX_VBAR_EL2)); 1159ac58e574SBoyan Karatotev write_vmpidr_el2(read_ctx_reg(ctx, CTX_VMPIDR_EL2)); 1160ac58e574SBoyan Karatotev write_vpidr_el2(read_ctx_reg(ctx, CTX_VPIDR_EL2)); 1161ac58e574SBoyan Karatotev write_vtcr_el2(read_ctx_reg(ctx, CTX_VTCR_EL2)); 1162ac58e574SBoyan Karatotev write_vttbr_el2(read_ctx_reg(ctx, CTX_VTTBR_EL2)); 1163ac58e574SBoyan Karatotev } 1164ac58e574SBoyan Karatotev 116528f39f02SMax Shvetsov /******************************************************************************* 116628f39f02SMax Shvetsov * Save EL2 sysreg context 116728f39f02SMax Shvetsov ******************************************************************************/ 116828f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 116928f39f02SMax Shvetsov { 117028f39f02SMax Shvetsov cpu_context_t *ctx; 1171d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 117228f39f02SMax Shvetsov 117328f39f02SMax Shvetsov ctx = cm_get_context(security_state); 117428f39f02SMax Shvetsov assert(ctx != NULL); 117528f39f02SMax Shvetsov 1176d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1177d20052f3SZelalem Aweke 1178d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 1179d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 1180ac58e574SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2, read_tfsr_el2()); 1181d20052f3SZelalem Aweke #endif 11829448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 1183d20052f3SZelalem Aweke el2_sysregs_context_save_mpam(el2_sysregs_ctx); 11849448f2b8SAndre Przywara } 1185bb7b85a3SAndre Przywara 1186de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1187d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1188de8c4892SAndre Przywara } 1189bb7b85a3SAndre Przywara 1190b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 11915c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2, read_cntpoff_el2()); 1192b8f03d29SAndre Przywara } 1193b8f03d29SAndre Przywara 1194ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 11955c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2, read_contextidr_el2()); 11965c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2, read_ttbr1_el2()); 1197ea735bf5SAndre Przywara } 11986503ff29SAndre Przywara 11996503ff29SAndre Przywara if (is_feat_ras_supported()) { 12005c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2, read_vdisr_el2()); 12015c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2, read_vsesr_el2()); 12026503ff29SAndre Przywara } 1203d5384b69SAndre Przywara 1204d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 12055c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2, read_vncr_el2()); 1206d5384b69SAndre Przywara } 1207d5384b69SAndre Przywara 1208fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1209fc8d2d39SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2()); 1210fc8d2d39SAndre Przywara } 12117db710f0SAndre Przywara 12127db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 12135c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2, read_scxtnum_el2()); 12147db710f0SAndre Przywara } 12157db710f0SAndre Przywara 1216c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1217c5a3ebbdSAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2()); 1218c5a3ebbdSAndre Przywara } 1219d3331603SMark Brown if (is_feat_tcr2_supported()) { 1220d3331603SMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2()); 1221d3331603SMark Brown } 1222062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1223062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2, read_pire0_el2()); 1224062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2, read_pir_el2()); 1225062b6c6bSMark Brown } 1226062b6c6bSMark Brown if (is_feat_s2pie_supported()) { 1227062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2, read_s2pir_el2()); 1228062b6c6bSMark Brown } 1229062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1230062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2, read_por_el2()); 1231062b6c6bSMark Brown } 1232688ab57bSMark Brown if (is_feat_gcs_supported()) { 1233688ab57bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2, read_gcspr_el2()); 1234688ab57bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2, read_gcscr_el2()); 1235688ab57bSMark Brown } 123628f39f02SMax Shvetsov } 123728f39f02SMax Shvetsov 123828f39f02SMax Shvetsov /******************************************************************************* 123928f39f02SMax Shvetsov * Restore EL2 sysreg context 124028f39f02SMax Shvetsov ******************************************************************************/ 124128f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 124228f39f02SMax Shvetsov { 124328f39f02SMax Shvetsov cpu_context_t *ctx; 1244d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 124528f39f02SMax Shvetsov 124628f39f02SMax Shvetsov ctx = cm_get_context(security_state); 124728f39f02SMax Shvetsov assert(ctx != NULL); 124828f39f02SMax Shvetsov 1249d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1250d20052f3SZelalem Aweke 1251d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 1252d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 1253ac58e574SBoyan Karatotev write_tfsr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2)); 1254d20052f3SZelalem Aweke #endif 12559448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 1256d20052f3SZelalem Aweke el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 12579448f2b8SAndre Przywara } 1258bb7b85a3SAndre Przywara 1259de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1260d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1261de8c4892SAndre Przywara } 1262bb7b85a3SAndre Przywara 1263b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 12645c52d7e5SBoyan Karatotev write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2)); 1265b8f03d29SAndre Przywara } 1266b8f03d29SAndre Przywara 1267ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1268ea735bf5SAndre Przywara write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2)); 1269ea735bf5SAndre Przywara write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2)); 1270ea735bf5SAndre Przywara } 12716503ff29SAndre Przywara 12726503ff29SAndre Przywara if (is_feat_ras_supported()) { 12736503ff29SAndre Przywara write_vdisr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2)); 12746503ff29SAndre Przywara write_vsesr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2)); 12756503ff29SAndre Przywara } 1276d5384b69SAndre Przywara 1277d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1278d5384b69SAndre Przywara write_vncr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2)); 1279d5384b69SAndre Przywara } 1280fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1281fc8d2d39SAndre Przywara write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2)); 1282fc8d2d39SAndre Przywara } 12837db710f0SAndre Przywara 12847db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 12855c52d7e5SBoyan Karatotev write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2)); 12867db710f0SAndre Przywara } 12877db710f0SAndre Przywara 1288c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1289c5a3ebbdSAndre Przywara write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2)); 1290c5a3ebbdSAndre Przywara } 1291d3331603SMark Brown if (is_feat_tcr2_supported()) { 1292d3331603SMark Brown write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2)); 1293d3331603SMark Brown } 1294062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1295062b6c6bSMark Brown write_pire0_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2)); 1296062b6c6bSMark Brown write_pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2)); 1297062b6c6bSMark Brown } 1298062b6c6bSMark Brown if (is_feat_s2pie_supported()) { 1299062b6c6bSMark Brown write_s2pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2)); 1300062b6c6bSMark Brown } 1301062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1302062b6c6bSMark Brown write_por_el2(read_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2)); 1303062b6c6bSMark Brown } 1304688ab57bSMark Brown if (is_feat_gcs_supported()) { 1305688ab57bSMark Brown write_gcscr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2)); 1306688ab57bSMark Brown write_gcspr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2)); 1307688ab57bSMark Brown } 130828f39f02SMax Shvetsov } 130928f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 131028f39f02SMax Shvetsov 1311532ed618SSoby Mathew /******************************************************************************* 13128b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 13138b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 13148b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 13158b95e848SZelalem Aweke * cm_prepare_el3_exit function. 13168b95e848SZelalem Aweke ******************************************************************************/ 13178b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 13188b95e848SZelalem Aweke { 13198b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 13204085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 13218b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 13228b95e848SZelalem Aweke assert(ctx != NULL); 13238b95e848SZelalem Aweke 1324b515f541SZelalem Aweke /* Assert that EL2 is used. */ 13254085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1326b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1327b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 13284085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 13298b95e848SZelalem Aweke 13308b95e848SZelalem Aweke /* Restore EL2 and EL1 sysreg contexts */ 13318b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 13328b95e848SZelalem Aweke cm_el1_sysregs_context_restore(NON_SECURE); 13338b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 13348b95e848SZelalem Aweke #else 13358b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 13368b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 13378b95e848SZelalem Aweke } 13388b95e848SZelalem Aweke 13398b95e848SZelalem Aweke /******************************************************************************* 1340532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 1341532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 1342532ed618SSoby Mathew * state. 1343532ed618SSoby Mathew ******************************************************************************/ 1344532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1345532ed618SSoby Mathew { 1346532ed618SSoby Mathew cpu_context_t *ctx; 1347532ed618SSoby Mathew 1348532ed618SSoby Mathew ctx = cm_get_context(security_state); 1349a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1350532ed618SSoby Mathew 13512825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 135217b4c0ddSDimitris Papastamos 135317b4c0ddSDimitris Papastamos #if IMAGE_BL31 135417b4c0ddSDimitris Papastamos if (security_state == SECURE) 135517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 135617b4c0ddSDimitris Papastamos else 135717b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 135817b4c0ddSDimitris Papastamos #endif 1359532ed618SSoby Mathew } 1360532ed618SSoby Mathew 1361532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1362532ed618SSoby Mathew { 1363532ed618SSoby Mathew cpu_context_t *ctx; 1364532ed618SSoby Mathew 1365532ed618SSoby Mathew ctx = cm_get_context(security_state); 1366a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1367532ed618SSoby Mathew 13682825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 136917b4c0ddSDimitris Papastamos 137017b4c0ddSDimitris Papastamos #if IMAGE_BL31 137117b4c0ddSDimitris Papastamos if (security_state == SECURE) 137217b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 137317b4c0ddSDimitris Papastamos else 137417b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 137517b4c0ddSDimitris Papastamos #endif 1376532ed618SSoby Mathew } 1377532ed618SSoby Mathew 1378532ed618SSoby Mathew /******************************************************************************* 1379532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1380532ed618SSoby Mathew * given security state with the given entrypoint 1381532ed618SSoby Mathew ******************************************************************************/ 1382532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1383532ed618SSoby Mathew { 1384532ed618SSoby Mathew cpu_context_t *ctx; 1385532ed618SSoby Mathew el3_state_t *state; 1386532ed618SSoby Mathew 1387532ed618SSoby Mathew ctx = cm_get_context(security_state); 1388a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1389532ed618SSoby Mathew 1390532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1391532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1392532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1393532ed618SSoby Mathew } 1394532ed618SSoby Mathew 1395532ed618SSoby Mathew /******************************************************************************* 1396532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1397532ed618SSoby Mathew * pertaining to the given security state 1398532ed618SSoby Mathew ******************************************************************************/ 1399532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 1400532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 1401532ed618SSoby Mathew { 1402532ed618SSoby Mathew cpu_context_t *ctx; 1403532ed618SSoby Mathew el3_state_t *state; 1404532ed618SSoby Mathew 1405532ed618SSoby Mathew ctx = cm_get_context(security_state); 1406a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1407532ed618SSoby Mathew 1408532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1409532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1410532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1411532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 1412532ed618SSoby Mathew } 1413532ed618SSoby Mathew 1414532ed618SSoby Mathew /******************************************************************************* 1415532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 1416532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 1417532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 1418532ed618SSoby Mathew ******************************************************************************/ 1419532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 1420532ed618SSoby Mathew uint32_t bit_pos, 1421532ed618SSoby Mathew uint32_t value) 1422532ed618SSoby Mathew { 1423532ed618SSoby Mathew cpu_context_t *ctx; 1424532ed618SSoby Mathew el3_state_t *state; 1425f1be00daSLouis Mayencourt u_register_t scr_el3; 1426532ed618SSoby Mathew 1427532ed618SSoby Mathew ctx = cm_get_context(security_state); 1428a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1429532ed618SSoby Mathew 1430532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 1431d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 1432532ed618SSoby Mathew 1433532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 1434a0fee747SAntonio Nino Diaz assert(value <= 1U); 1435532ed618SSoby Mathew 1436532ed618SSoby Mathew /* 1437532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 1438532ed618SSoby Mathew * and set it to its new value. 1439532ed618SSoby Mathew */ 1440532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1441f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1442d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 1443f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 1444532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1445532ed618SSoby Mathew } 1446532ed618SSoby Mathew 1447532ed618SSoby Mathew /******************************************************************************* 1448532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 1449532ed618SSoby Mathew * given security state. 1450532ed618SSoby Mathew ******************************************************************************/ 1451f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 1452532ed618SSoby Mathew { 1453532ed618SSoby Mathew cpu_context_t *ctx; 1454532ed618SSoby Mathew el3_state_t *state; 1455532ed618SSoby Mathew 1456532ed618SSoby Mathew ctx = cm_get_context(security_state); 1457a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1458532ed618SSoby Mathew 1459532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1460532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1461f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 1462532ed618SSoby Mathew } 1463532ed618SSoby Mathew 1464532ed618SSoby Mathew /******************************************************************************* 1465532ed618SSoby Mathew * This function is used to program the context that's used for exception 1466532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 1467532ed618SSoby Mathew * the required security state 1468532ed618SSoby Mathew ******************************************************************************/ 1469532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 1470532ed618SSoby Mathew { 1471532ed618SSoby Mathew cpu_context_t *ctx; 1472532ed618SSoby Mathew 1473532ed618SSoby Mathew ctx = cm_get_context(security_state); 1474a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1475532ed618SSoby Mathew 1476532ed618SSoby Mathew cm_set_next_context(ctx); 1477532ed618SSoby Mathew } 1478