xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 8c52ca8c1775989b1eb161db1ada4cfc7bc51a5a)
1532ed618SSoby Mathew /*
27455cd17SGovindraj Raja  * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h>
23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
28744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h>
3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h>
31a57e18e4SArvind Ram Prakash #include <lib/extensions/fpmr.h>
3209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
33c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
34dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3509d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3609d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
3730655136SGovindraj Raja #include <lib/extensions/sysreg128.h>
38d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
39f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h>
40813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
418fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
4209d40e0eSAntonio Nino Diaz #include <lib/utils.h>
43532ed618SSoby Mathew 
44781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
45781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
46781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
47781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
48532ed618SSoby Mathew 
49461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
50461c0a5dSElizabeth Ho static bool has_secure_perworld_init;
51461c0a5dSElizabeth Ho 
5224a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
53781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
54461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void);
55b515f541SZelalem Aweke 
56a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
57b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58b515f541SZelalem Aweke {
59b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
60b515f541SZelalem Aweke 
61b515f541SZelalem Aweke 	/*
62b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
63b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
64b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
65b515f541SZelalem Aweke 	 * set to zero.
66b515f541SZelalem Aweke 	 *
67b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68b515f541SZelalem Aweke 	 *
69b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70b515f541SZelalem Aweke 	 * required by PSCI specification)
71b515f541SZelalem Aweke 	 */
72b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
74b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
75b515f541SZelalem Aweke 	} else {
76b515f541SZelalem Aweke 		/*
77b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
78b515f541SZelalem Aweke 		 * fields need to be set.
79b515f541SZelalem Aweke 		 *
80b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
82b515f541SZelalem Aweke 		 *
83b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
85b515f541SZelalem Aweke 		 *
86b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
88b515f541SZelalem Aweke 		 */
89b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91b515f541SZelalem Aweke 	}
92b515f541SZelalem Aweke 
93b515f541SZelalem Aweke 	/*
94b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
95b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96b515f541SZelalem Aweke 	 */
977f152ea6SSona Mathew 	if (errata_a75_764081_applies()) {
98b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_IESB_BIT;
997f152ea6SSona Mathew 	}
10059b7c0a0SJayanth Dodderi Chidanand 
101b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
102a0d9a973SJayanth Dodderi Chidanand 	write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
103b515f541SZelalem Aweke 
104b515f541SZelalem Aweke 	/*
105b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
106b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
107b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
108b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
109b515f541SZelalem Aweke 	 * be zero.
110b515f541SZelalem Aweke 	 */
111b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
11242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
113b515f541SZelalem Aweke }
114a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
115b515f541SZelalem Aweke 
1162bbad1d1SZelalem Aweke /******************************************************************************
1172bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1182bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1192bbad1d1SZelalem Aweke  *****************************************************************************/
1202bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
121532ed618SSoby Mathew {
1222bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1232bbad1d1SZelalem Aweke 	el3_state_t *state;
1242bbad1d1SZelalem Aweke 
1252bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1262bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1272bbad1d1SZelalem Aweke 
1282bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
129532ed618SSoby Mathew 	/*
1302bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1312bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
132532ed618SSoby Mathew 	 */
1332bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1342bbad1d1SZelalem Aweke #endif
1352bbad1d1SZelalem Aweke 
136ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1382bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1392bbad1d1SZelalem Aweke 	}
1402bbad1d1SZelalem Aweke 
1412bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1422bbad1d1SZelalem Aweke 
143b515f541SZelalem Aweke 	/*
144b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
145b515f541SZelalem Aweke 	 * at S-EL2.
146b515f541SZelalem Aweke 	 */
147a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2)
148b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
149b515f541SZelalem Aweke #endif
150b515f541SZelalem Aweke 
1512bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
152461c0a5dSElizabeth Ho 
153461c0a5dSElizabeth Ho 	/**
154461c0a5dSElizabeth Ho 	 * manage_extensions_secure_per_world api has to be executed once,
155461c0a5dSElizabeth Ho 	 * as the registers getting initialised, maintain constant value across
156461c0a5dSElizabeth Ho 	 * all the cpus for the secure world.
157461c0a5dSElizabeth Ho 	 * Henceforth, this check ensures that the registers are initialised once
158461c0a5dSElizabeth Ho 	 * and avoids re-initialization from multiple cores.
159461c0a5dSElizabeth Ho 	 */
160461c0a5dSElizabeth Ho 	if (!has_secure_perworld_init) {
161461c0a5dSElizabeth Ho 		manage_extensions_secure_per_world();
162461c0a5dSElizabeth Ho 	}
1632bbad1d1SZelalem Aweke }
1642bbad1d1SZelalem Aweke 
1652bbad1d1SZelalem Aweke #if ENABLE_RME
1662bbad1d1SZelalem Aweke /******************************************************************************
1672bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1682bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1692bbad1d1SZelalem Aweke  *****************************************************************************/
1702bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1712bbad1d1SZelalem Aweke {
1722bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1732bbad1d1SZelalem Aweke 	el3_state_t *state;
1742bbad1d1SZelalem Aweke 
1752bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1762bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1772bbad1d1SZelalem Aweke 
17801cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
17901cf14ddSMaksims Svecovs 
18030019d86SSona Mathew 	/* CSV2 version 2 and above */
1817db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
18201cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
18301cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1847db710f0SAndre Przywara 	}
1852bbad1d1SZelalem Aweke 
186b17fecd6SJavier Almansa Sobrino 	if (is_feat_sctlr2_supported()) {
187b17fecd6SJavier Almansa Sobrino 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
188b17fecd6SJavier Almansa Sobrino 		 * SCTLR2_ELx registers.
189b17fecd6SJavier Almansa Sobrino 		 */
190b17fecd6SJavier Almansa Sobrino 		scr_el3 |= SCR_SCTLR2En_BIT;
191b17fecd6SJavier Almansa Sobrino 	}
192b17fecd6SJavier Almansa Sobrino 
1932bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
194*8c52ca8cSSona Mathew 
195*8c52ca8cSSona Mathew 	if (is_feat_fgt2_supported()) {
196*8c52ca8cSSona Mathew 		fgt2_enable(ctx);
197*8c52ca8cSSona Mathew 	}
198*8c52ca8cSSona Mathew 
199*8c52ca8cSSona Mathew 	if (is_feat_debugv8p9_supported()) {
200*8c52ca8cSSona Mathew 		debugv8p9_extended_bp_wp_enable(ctx);
201*8c52ca8cSSona Mathew 	}
202*8c52ca8cSSona Mathew 
203*8c52ca8cSSona Mathew 
2042bbad1d1SZelalem Aweke }
2052bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
2062bbad1d1SZelalem Aweke 
2072bbad1d1SZelalem Aweke /******************************************************************************
2082bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
2092bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
2102bbad1d1SZelalem Aweke  *****************************************************************************/
2112bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
2122bbad1d1SZelalem Aweke {
2132bbad1d1SZelalem Aweke 	u_register_t scr_el3;
2142bbad1d1SZelalem Aweke 	el3_state_t *state;
2152bbad1d1SZelalem Aweke 
2162bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
2172bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2182bbad1d1SZelalem Aweke 
2192bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
2202bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
2212bbad1d1SZelalem Aweke 
222ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
223ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
2242bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
225ef0d0e54SGovindraj Raja 	}
2262bbad1d1SZelalem Aweke 
227f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS
228f0c96a2eSBoyan Karatotev 	/*
229f0c96a2eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by default
230f0c96a2eSBoyan Karatotev 	 * for Non secure lower exception levels. We do not have an explicit
231f0c96a2eSBoyan Karatotev 	 * flag to set it.
232f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
233f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
234f0c96a2eSBoyan Karatotev 	 *
235f0c96a2eSBoyan Karatotev 	 * To prevent the leakage between the worlds during world switch,
236f0c96a2eSBoyan Karatotev 	 * we enable it only for the non-secure world.
237f0c96a2eSBoyan Karatotev 	 *
238f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
239f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
240f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
241f0c96a2eSBoyan Karatotev 	 *
242f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
243f0c96a2eSBoyan Karatotev 	 *  other than EL3
244f0c96a2eSBoyan Karatotev 	 *
245f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
246f0c96a2eSBoyan Karatotev 	 *  than EL3
247f0c96a2eSBoyan Karatotev 	 */
24879c0c7faSBoyan Karatotev 	if (is_armv8_3_pauth_present()) {
249f0c96a2eSBoyan Karatotev 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
25079c0c7faSBoyan Karatotev 	}
251f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
252f0c96a2eSBoyan Karatotev 
25346cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
25446cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
25546cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
25646cc41d5SManish Pandey #endif
25746cc41d5SManish Pandey 
25800e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
25900e8f79cSManish Pandey 	/*
26000e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
26100e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
26200e8f79cSManish Pandey 	 * are trapped to EL3.
26300e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
26400e8f79cSManish Pandey 	 */
26500e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
26600e8f79cSManish Pandey #endif
26700e8f79cSManish Pandey 
26830019d86SSona Mathew 	/* CSV2 version 2 and above */
2697db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
27001cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
27101cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2727db710f0SAndre Przywara 	}
27301cf14ddSMaksims Svecovs 
2742bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2752bbad1d1SZelalem Aweke 	/*
2762bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2772bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2782bbad1d1SZelalem Aweke 	 */
2792bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2802bbad1d1SZelalem Aweke #endif
2816d0433f0SJayanth Dodderi Chidanand 
2826d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
2836d0433f0SJayanth Dodderi Chidanand 		/* Set the RCWMASKEn bit in SCR_EL3 to enable access to
2846d0433f0SJayanth Dodderi Chidanand 		 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
2856d0433f0SJayanth Dodderi Chidanand 		 */
2866d0433f0SJayanth Dodderi Chidanand 		scr_el3 |= SCR_RCWMASKEn_BIT;
2876d0433f0SJayanth Dodderi Chidanand 	}
2886d0433f0SJayanth Dodderi Chidanand 
2894ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
2904ec4e545SJayanth Dodderi Chidanand 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
2914ec4e545SJayanth Dodderi Chidanand 		 * SCTLR2_ELx registers.
2924ec4e545SJayanth Dodderi Chidanand 		 */
2934ec4e545SJayanth Dodderi Chidanand 		scr_el3 |= SCR_SCTLR2En_BIT;
2944ec4e545SJayanth Dodderi Chidanand 	}
2954ec4e545SJayanth Dodderi Chidanand 
29630655136SGovindraj Raja 	if (is_feat_d128_supported()) {
29730655136SGovindraj Raja 		/* Set the D128En bit in SCR_EL3 to enable access to 128-bit
29830655136SGovindraj Raja 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
29930655136SGovindraj Raja 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
30030655136SGovindraj Raja 		 */
30130655136SGovindraj Raja 		scr_el3 |= SCR_D128En_BIT;
30230655136SGovindraj Raja 	}
30330655136SGovindraj Raja 
304a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
305a57e18e4SArvind Ram Prakash 		/* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
306a57e18e4SArvind Ram Prakash 		 * register.
307a57e18e4SArvind Ram Prakash 		 */
308a57e18e4SArvind Ram Prakash 		scr_el3 |= SCR_EnFPM_BIT;
309a57e18e4SArvind Ram Prakash 	}
310a57e18e4SArvind Ram Prakash 
3112bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
3128b95e848SZelalem Aweke 
3138b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
314a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3158b95e848SZelalem Aweke 
3168b95e848SZelalem Aweke 	/*
317da1a4591SJayanth Dodderi Chidanand 	 * Initialize SCTLR_EL2 context register with reset value.
3188b95e848SZelalem Aweke 	 */
319da1a4591SJayanth Dodderi Chidanand 	write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
3208b95e848SZelalem Aweke 
321ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
322ddb615b4SJuan Pablo Conde 		/*
323ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
324ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
325ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
326ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
327ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
328ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
329ddb615b4SJuan Pablo Conde 		 */
330d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
331ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
332ddb615b4SJuan Pablo Conde 	}
3334a530b4cSJuan Pablo Conde 
3344a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
3354a530b4cSJuan Pablo Conde 		/*
3364a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
3374a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
3384a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
3394a530b4cSJuan Pablo Conde 		 */
340d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
3414a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
342d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
3434a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
344d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
3454a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
3464a530b4cSJuan Pablo Conde 	}
347a0674ab0SJayanth Dodderi Chidanand #else
348a0674ab0SJayanth Dodderi Chidanand 	/* Initialize EL1 context registers */
349a0674ab0SJayanth Dodderi Chidanand 	setup_el1_context(ctx, ep);
350a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
35124a70738SBoyan Karatotev 
35224a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
353532ed618SSoby Mathew }
354532ed618SSoby Mathew 
355532ed618SSoby Mathew /*******************************************************************************
3562bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3572bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3582bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
359532ed618SSoby Mathew  *
3608aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
361532ed618SSoby Mathew  * timer availability for the new execution context.
362532ed618SSoby Mathew  ******************************************************************************/
3632bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
364532ed618SSoby Mathew {
365f1be00daSLouis Mayencourt 	u_register_t scr_el3;
366123002f9SJayanth Dodderi Chidanand 	u_register_t mdcr_el3;
367532ed618SSoby Mathew 	el3_state_t *state;
368532ed618SSoby Mathew 	gp_regs_t *gp_regs;
369532ed618SSoby Mathew 
370f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
371f0c96a2eSBoyan Karatotev 
372532ed618SSoby Mathew 	/* Clear any residual register values from the context */
37332f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
374532ed618SSoby Mathew 
375532ed618SSoby Mathew 	/*
3765e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
3775e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
3785e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
3795e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
3805e8cc727SBoyan Karatotev 	 */
381a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3825e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
3835e8cc727SBoyan Karatotev 
3845e8cc727SBoyan Karatotev 	/*
3855e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
3865e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
3875e8cc727SBoyan Karatotev 	 */
388d6af2344SJayanth Dodderi Chidanand 	u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
3895e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
390d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
3910aa3284aSJagdish Gediya 
3920aa3284aSJagdish Gediya 	/*
3930aa3284aSJagdish Gediya 	 * The actlr_el2 register can be initialized in platform's reset handler
3940aa3284aSJagdish Gediya 	 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
3950aa3284aSJagdish Gediya 	 */
3960aa3284aSJagdish Gediya 	write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
397a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
3985e8cc727SBoyan Karatotev 
3995c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
4005c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
401c5ea4f8aSZelalem Aweke 
40218f2efd6SDavid Cunado 	/*
403f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
404f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
405f0c96a2eSBoyan Karatotev 	 *
406f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
407f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
408f0c96a2eSBoyan Karatotev 	 *
409f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
410f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
411f0c96a2eSBoyan Karatotev 	 *
412f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
413f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
414f0c96a2eSBoyan Karatotev 	 */
415f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
416f0c96a2eSBoyan Karatotev 
417f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
418f0c96a2eSBoyan Karatotev 
419f0c96a2eSBoyan Karatotev 	/*
42018f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
42118f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
42218f2efd6SDavid Cunado 	 */
423c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
424532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
425c5ea4f8aSZelalem Aweke 	}
4262bbad1d1SZelalem Aweke 
42718f2efd6SDavid Cunado 	/*
42818f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
42918f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
430b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
431b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
432b515f541SZelalem Aweke 	 * is not trapped)
43318f2efd6SDavid Cunado 	 */
434c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
435532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
436c5ea4f8aSZelalem Aweke 	}
437532ed618SSoby Mathew 
438cb4ec47bSjohpow01 	/*
439cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
440cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
441cb4ec47bSjohpow01 	 */
442c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
443cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
444c5a3ebbdSAndre Przywara 	}
445cb4ec47bSjohpow01 
446ff86e0b4SJuan Pablo Conde 	/*
44719d52a83SAndre Przywara 	 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
44819d52a83SAndre Przywara 	 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
44919d52a83SAndre Przywara 	 * SCR_EL3.EnAS0.
45019d52a83SAndre Przywara 	 */
45119d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
45219d52a83SAndre Przywara 		scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
45319d52a83SAndre Przywara 	}
45419d52a83SAndre Przywara 
45519d52a83SAndre Przywara 	/*
456ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
457ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
458ff86e0b4SJuan Pablo Conde 	 */
45979c0c7faSBoyan Karatotev 	if (is_feat_rng_trap_supported()) {
460ff86e0b4SJuan Pablo Conde 		scr_el3 |= SCR_TRNDR_BIT;
46179c0c7faSBoyan Karatotev 	}
462ff86e0b4SJuan Pablo Conde 
4631a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4641a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4651a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4661a7c1cfeSJeenu Viswambharan #endif
4671a7c1cfeSJeenu Viswambharan 
468f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS
469f0c96a2eSBoyan Karatotev 	/*
470f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
471f0c96a2eSBoyan Karatotev 	 *
472f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
473f0c96a2eSBoyan Karatotev 	 *  other than EL3
474f0c96a2eSBoyan Karatotev 	 *
475f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
476f0c96a2eSBoyan Karatotev 	 *  than EL3
477f0c96a2eSBoyan Karatotev 	 */
47879c0c7faSBoyan Karatotev 	if (is_armv8_3_pauth_present()) {
479f0c96a2eSBoyan Karatotev 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
48079c0c7faSBoyan Karatotev 	}
481f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
482f0c96a2eSBoyan Karatotev 
4835283962eSAntonio Nino Diaz 	/*
484d3331603SMark Brown 	 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
485d3331603SMark Brown 	 */
486d3331603SMark Brown 	if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
487d3331603SMark Brown 		scr_el3 |= SCR_TCR2EN_BIT;
488d3331603SMark Brown 	}
489d3331603SMark Brown 
490d3331603SMark Brown 	/*
491062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
492062b6c6bSMark Brown 	 * registers for AArch64 if present.
493062b6c6bSMark Brown 	 */
494062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
495062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
496062b6c6bSMark Brown 	}
497062b6c6bSMark Brown 
498062b6c6bSMark Brown 	/*
499688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
500688ab57bSMark Brown 	 */
501688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
502688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
503688ab57bSMark Brown 	}
504688ab57bSMark Brown 
505688ab57bSMark Brown 	/*
50618f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
50718f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
50818f2efd6SDavid Cunado 	 * next mode is Hyp.
509110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
510110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
511110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
51229d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
51329d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
51429d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
515532ed618SSoby Mathew 	 */
516a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
517a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
518a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
519532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
520110ee433SJimmy Brisson 
521ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
522110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
523110ee433SJimmy Brisson 		}
52429d0ee54SJimmy Brisson 
525b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
52629d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
52729d0ee54SJimmy Brisson 		}
528532ed618SSoby Mathew 	}
529532ed618SSoby Mathew 
5306cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
5311223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
5326cac724dSjohpow01 		/* Set delay in SCR_EL3 */
5336cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
534781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
5356cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
5366cac724dSjohpow01 
5376cac724dSjohpow01 		/* Enable WFE delay */
5386cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
5391223d2a0SAndre Przywara 	}
5406cac724dSjohpow01 
5419f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
5429f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
5439f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
5449f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
5459f4b6259SJayanth Dodderi Chidanand 	}
5469f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
5479f4b6259SJayanth Dodderi Chidanand 
54818f2efd6SDavid Cunado 	/*
549e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
550e290a8fcSAlexei Fedorov 	 * before doing ERET
5513e61b2b5SDavid Cunado 	 */
552532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
553532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
554532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
555532ed618SSoby Mathew 
556123002f9SJayanth Dodderi Chidanand 	/* Start with a clean MDCR_EL3 copy as all relevant values are set */
557123002f9SJayanth Dodderi Chidanand 	mdcr_el3 = MDCR_EL3_RESET_VAL;
558123002f9SJayanth Dodderi Chidanand 
559123002f9SJayanth Dodderi Chidanand 	/* ---------------------------------------------------------------------
560123002f9SJayanth Dodderi Chidanand 	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
561123002f9SJayanth Dodderi Chidanand 	 * Some fields are architecturally UNKNOWN on reset.
562123002f9SJayanth Dodderi Chidanand 	 *
563123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
564123002f9SJayanth Dodderi Chidanand 	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
565123002f9SJayanth Dodderi Chidanand 	 *  disabled from all ELs in Secure state.
566123002f9SJayanth Dodderi Chidanand 	 *
567123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
568123002f9SJayanth Dodderi Chidanand 	 *  privileged debug from S-EL1.
569123002f9SJayanth Dodderi Chidanand 	 *
570123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
571123002f9SJayanth Dodderi Chidanand 	 *  access to the powerdown debug registers do not trap to EL3.
572123002f9SJayanth Dodderi Chidanand 	 *
573123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
574123002f9SJayanth Dodderi Chidanand 	 *  debug registers, other than those registers that are controlled by
575123002f9SJayanth Dodderi Chidanand 	 *  MDCR_EL3.TDOSA.
576123002f9SJayanth Dodderi Chidanand 	 */
577123002f9SJayanth Dodderi Chidanand 	mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
578123002f9SJayanth Dodderi Chidanand 			& ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
579123002f9SJayanth Dodderi Chidanand 	write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
580123002f9SJayanth Dodderi Chidanand 
58179c0c7faSBoyan Karatotev #if IMAGE_BL31
58279c0c7faSBoyan Karatotev 	/* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
58379c0c7faSBoyan Karatotev 	if (is_feat_trf_supported()) {
58479c0c7faSBoyan Karatotev 		trf_enable(ctx);
58579c0c7faSBoyan Karatotev 	}
586c95aa2ebSMateusz Sulimowicz 
587c95aa2ebSMateusz Sulimowicz 	pmuv3_enable(ctx);
58879c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */
589123002f9SJayanth Dodderi Chidanand 
590532ed618SSoby Mathew 	/*
591532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
592532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
593532ed618SSoby Mathew 	 */
594532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
595532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
596532ed618SSoby Mathew }
597532ed618SSoby Mathew 
598532ed618SSoby Mathew /*******************************************************************************
5992bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
6002bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
6012bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
6022bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
6032bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
6042bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
6052bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
6062bbad1d1SZelalem Aweke  * state cpu context pointers.
6072bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
6082bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
6092bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
6102bbad1d1SZelalem Aweke  ******************************************************************************/
6112bbad1d1SZelalem Aweke void __init cm_init(void)
6122bbad1d1SZelalem Aweke {
6132bbad1d1SZelalem Aweke 	/*
6141b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
6152bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
6162bbad1d1SZelalem Aweke 	 */
6172bbad1d1SZelalem Aweke }
6182bbad1d1SZelalem Aweke 
6192bbad1d1SZelalem Aweke /*******************************************************************************
6202bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
6212bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
6222bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
6232bbad1d1SZelalem Aweke  ******************************************************************************/
6242bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
6252bbad1d1SZelalem Aweke {
6262bbad1d1SZelalem Aweke 	unsigned int security_state;
6272bbad1d1SZelalem Aweke 
6282bbad1d1SZelalem Aweke 	assert(ctx != NULL);
6292bbad1d1SZelalem Aweke 
6302bbad1d1SZelalem Aweke 	/*
6312bbad1d1SZelalem Aweke 	 * Perform initializations that are common
6322bbad1d1SZelalem Aweke 	 * to all security states
6332bbad1d1SZelalem Aweke 	 */
6342bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
6352bbad1d1SZelalem Aweke 
6362bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
6372bbad1d1SZelalem Aweke 
6382bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
6392bbad1d1SZelalem Aweke 	switch (security_state) {
6402bbad1d1SZelalem Aweke 	case SECURE:
6412bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
6422bbad1d1SZelalem Aweke 		break;
6432bbad1d1SZelalem Aweke #if ENABLE_RME
6442bbad1d1SZelalem Aweke 	case REALM:
6452bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
6462bbad1d1SZelalem Aweke 		break;
6472bbad1d1SZelalem Aweke #endif
6482bbad1d1SZelalem Aweke 	case NON_SECURE:
6492bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
6502bbad1d1SZelalem Aweke 		break;
6512bbad1d1SZelalem Aweke 	default:
6522bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
6532bbad1d1SZelalem Aweke 		panic();
6542bbad1d1SZelalem Aweke 		break;
6552bbad1d1SZelalem Aweke 	}
6562bbad1d1SZelalem Aweke }
6572bbad1d1SZelalem Aweke 
6582bbad1d1SZelalem Aweke /*******************************************************************************
65924a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
66024a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
66124a70738SBoyan Karatotev  * overwritten by el3_exit.
66224a70738SBoyan Karatotev  ******************************************************************************/
66324a70738SBoyan Karatotev #if IMAGE_BL31
66424a70738SBoyan Karatotev void cm_manage_extensions_el3(void)
66524a70738SBoyan Karatotev {
6664085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
6674085a02cSBoyan Karatotev 		amu_init_el3();
6684085a02cSBoyan Karatotev 	}
6694085a02cSBoyan Karatotev 
67060d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
67160d330dcSBoyan Karatotev 		sme_init_el3();
67260d330dcSBoyan Karatotev 	}
67360d330dcSBoyan Karatotev 
67460d330dcSBoyan Karatotev 	pmuv3_init_el3();
67524a70738SBoyan Karatotev }
67624a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
67724a70738SBoyan Karatotev 
6784087ed6cSJayanth Dodderi Chidanand /******************************************************************************
6794087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
6804087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
6814087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
6824087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31
6834087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
6844087ed6cSJayanth Dodderi Chidanand {
6854087ed6cSJayanth Dodderi Chidanand 	/*
6864087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
6874087ed6cSJayanth Dodderi Chidanand 	 *
6884087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
6894087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
6904087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
6914087ed6cSJayanth Dodderi Chidanand 	 *
6924087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
6934087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
6944087ed6cSJayanth Dodderi Chidanand 	 */
6954087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
696ac4f6aafSArvind Ram Prakash 
6974087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
698ac4f6aafSArvind Ram Prakash 
699ac4f6aafSArvind Ram Prakash 	/*
700ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
701ac4f6aafSArvind Ram Prakash 	 *
702ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
703ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
704ac4f6aafSArvind Ram Prakash 	 */
705ac4f6aafSArvind Ram Prakash 
706ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
7074087ed6cSJayanth Dodderi Chidanand }
7084087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
7094087ed6cSJayanth Dodderi Chidanand 
71024a70738SBoyan Karatotev /*******************************************************************************
711461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
712461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
713461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
714461c0a5dSElizabeth Ho  ******************************************************************************/
715461c0a5dSElizabeth Ho #if IMAGE_BL31
716461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void)
717461c0a5dSElizabeth Ho {
7184087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
7194087ed6cSJayanth Dodderi Chidanand 
720461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
721461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
722461c0a5dSElizabeth Ho 	}
723461c0a5dSElizabeth Ho 
724461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
725461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
726461c0a5dSElizabeth Ho 	}
727461c0a5dSElizabeth Ho 
728461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
729461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
730461c0a5dSElizabeth Ho 	}
731461c0a5dSElizabeth Ho 
732461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
733461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
734461c0a5dSElizabeth Ho 	}
735ac4f6aafSArvind Ram Prakash 
736ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
737ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
738ac4f6aafSArvind Ram Prakash 	}
739a57e18e4SArvind Ram Prakash 
740a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
741a57e18e4SArvind Ram Prakash 		fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
742a57e18e4SArvind Ram Prakash 	}
743461c0a5dSElizabeth Ho }
744461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
745461c0a5dSElizabeth Ho 
746461c0a5dSElizabeth Ho /*******************************************************************************
747461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
748461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
749461c0a5dSElizabeth Ho  * across the cores for the secure world.
750461c0a5dSElizabeth Ho  ******************************************************************************/
751461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
752461c0a5dSElizabeth Ho {
753461c0a5dSElizabeth Ho #if IMAGE_BL31
7544087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
7554087ed6cSJayanth Dodderi Chidanand 
756461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
757461c0a5dSElizabeth Ho 
758461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
759461c0a5dSElizabeth Ho 		/*
760461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
761461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
762461c0a5dSElizabeth Ho 		 */
763461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
764461c0a5dSElizabeth Ho 		} else {
765461c0a5dSElizabeth Ho 		/*
766461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
767461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
768461c0a5dSElizabeth Ho 		 */
769461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
770461c0a5dSElizabeth Ho 		}
771461c0a5dSElizabeth Ho 	}
772461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
773461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
774461c0a5dSElizabeth Ho 		/*
775461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
776461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
777461c0a5dSElizabeth Ho 		 */
778461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
779461c0a5dSElizabeth Ho 		} else {
780461c0a5dSElizabeth Ho 		/*
781461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
782461c0a5dSElizabeth Ho 		 * can safely use them.
783461c0a5dSElizabeth Ho 		 */
784461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
785461c0a5dSElizabeth Ho 		}
786461c0a5dSElizabeth Ho 	}
787461c0a5dSElizabeth Ho 
788461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
789461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
790461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
791461c0a5dSElizabeth Ho 	}
792461c0a5dSElizabeth Ho 
793461c0a5dSElizabeth Ho 	has_secure_perworld_init = true;
794461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
795461c0a5dSElizabeth Ho }
796461c0a5dSElizabeth Ho 
797461c0a5dSElizabeth Ho /*******************************************************************************
79824a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
79924a70738SBoyan Karatotev  ******************************************************************************/
80024a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
80124a70738SBoyan Karatotev {
80224a70738SBoyan Karatotev #if IMAGE_BL31
8034085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8044085a02cSBoyan Karatotev 		amu_enable(ctx);
8054085a02cSBoyan Karatotev 	}
8064085a02cSBoyan Karatotev 
80760d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
80860d330dcSBoyan Karatotev 		sme_enable(ctx);
80960d330dcSBoyan Karatotev 	}
81060d330dcSBoyan Karatotev 
81133e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
81233e6aaacSArvind Ram Prakash 		fgt2_enable(ctx);
81333e6aaacSArvind Ram Prakash 	}
81433e6aaacSArvind Ram Prakash 
81583271d5aSArvind Ram Prakash 	if (is_feat_debugv8p9_supported()) {
81683271d5aSArvind Ram Prakash 		debugv8p9_extended_bp_wp_enable(ctx);
81783271d5aSArvind Ram Prakash 	}
81883271d5aSArvind Ram Prakash 
81979c0c7faSBoyan Karatotev 	/*
82079c0c7faSBoyan Karatotev 	 * SPE, TRBE, and BRBE have multi-field enables that affect which world
82179c0c7faSBoyan Karatotev 	 * they apply to. Despite this, it is useful to ignore these for
82279c0c7faSBoyan Karatotev 	 * simplicity in determining the feature's per world enablement status.
82379c0c7faSBoyan Karatotev 	 * This is only possible when context is written per-world. Relied on
82479c0c7faSBoyan Karatotev 	 * by SMCCC_ARCH_FEATURE_AVAILABILITY
82579c0c7faSBoyan Karatotev 	 */
82679c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
82779c0c7faSBoyan Karatotev 		spe_enable(ctx);
82879c0c7faSBoyan Karatotev 	}
82979c0c7faSBoyan Karatotev 
83079c0c7faSBoyan Karatotev 	if (is_feat_trbe_supported()) {
83179c0c7faSBoyan Karatotev 		trbe_enable(ctx);
83279c0c7faSBoyan Karatotev 	}
83379c0c7faSBoyan Karatotev 
8349890eab5SBoyan Karatotev 	if (is_feat_brbe_supported()) {
8359890eab5SBoyan Karatotev 		brbe_enable(ctx);
8369890eab5SBoyan Karatotev 	}
83724a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
83824a70738SBoyan Karatotev }
83924a70738SBoyan Karatotev 
840b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
841b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void)
842b48bd790SBoyan Karatotev {
843b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = read_hcr_el2();
844b48bd790SBoyan Karatotev 	/*
845b48bd790SBoyan Karatotev 	 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
846b48bd790SBoyan Karatotev 	 *  accessing key registers or using pointer authentication instructions
847b48bd790SBoyan Karatotev 	 *  from lower ELs.
848b48bd790SBoyan Karatotev 	 */
849b48bd790SBoyan Karatotev 	hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
850b48bd790SBoyan Karatotev 
851b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
852b48bd790SBoyan Karatotev }
853b48bd790SBoyan Karatotev 
854183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
85524a70738SBoyan Karatotev /*******************************************************************************
85624a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
85724a70738SBoyan Karatotev  * world when EL2 is empty and unused.
85824a70738SBoyan Karatotev  ******************************************************************************/
85924a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
86024a70738SBoyan Karatotev {
86124a70738SBoyan Karatotev #if IMAGE_BL31
86260d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
86360d330dcSBoyan Karatotev 		spe_init_el2_unused();
86460d330dcSBoyan Karatotev 	}
86560d330dcSBoyan Karatotev 
8664085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8674085a02cSBoyan Karatotev 		amu_init_el2_unused();
8684085a02cSBoyan Karatotev 	}
8694085a02cSBoyan Karatotev 
87060d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
87160d330dcSBoyan Karatotev 		mpam_init_el2_unused();
87260d330dcSBoyan Karatotev 	}
87360d330dcSBoyan Karatotev 
87460d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
87560d330dcSBoyan Karatotev 		trbe_init_el2_unused();
87660d330dcSBoyan Karatotev 	}
87760d330dcSBoyan Karatotev 
87860d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
87960d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
88060d330dcSBoyan Karatotev 	}
88160d330dcSBoyan Karatotev 
88260d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
88360d330dcSBoyan Karatotev 		trf_init_el2_unused();
88460d330dcSBoyan Karatotev 	}
88560d330dcSBoyan Karatotev 
886c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
88760d330dcSBoyan Karatotev 
88860d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
88960d330dcSBoyan Karatotev 		sve_init_el2_unused();
89060d330dcSBoyan Karatotev 	}
89160d330dcSBoyan Karatotev 
89260d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
89360d330dcSBoyan Karatotev 		sme_init_el2_unused();
89460d330dcSBoyan Karatotev 	}
895b48bd790SBoyan Karatotev 
8966b8df7b9SArvind Ram Prakash 	if (is_feat_mops_supported()) {
8976b8df7b9SArvind Ram Prakash 		write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
8986b8df7b9SArvind Ram Prakash 	}
8996b8df7b9SArvind Ram Prakash 
900b48bd790SBoyan Karatotev #if ENABLE_PAUTH
901b48bd790SBoyan Karatotev 	enable_pauth_el2();
902b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */
90324a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
90424a70738SBoyan Karatotev }
905183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
90624a70738SBoyan Karatotev 
90724a70738SBoyan Karatotev /*******************************************************************************
90868ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
90968ac5ed0SArunachalam Ganapathy  ******************************************************************************/
910dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
91168ac5ed0SArunachalam Ganapathy {
91268ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
9130d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
9140d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
9150d122947SBoyan Karatotev 		/*
9160d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
9170d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
9180d122947SBoyan Karatotev 		 */
91960d330dcSBoyan Karatotev 			sme_init_el3();
9200d122947SBoyan Karatotev 			sme_enable(ctx);
9210d122947SBoyan Karatotev 		} else {
9220d122947SBoyan Karatotev 		/*
9230d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
9240d122947SBoyan Karatotev 		 * world can safely use the associated registers.
9250d122947SBoyan Karatotev 		 */
9260d122947SBoyan Karatotev 			sme_disable(ctx);
9270d122947SBoyan Karatotev 		}
9280d122947SBoyan Karatotev 	}
92979c0c7faSBoyan Karatotev 
93079c0c7faSBoyan Karatotev 	/*
93179c0c7faSBoyan Karatotev 	 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
93279c0c7faSBoyan Karatotev 	 * sysreg access can. In case the EL1 controls leave them active on
93379c0c7faSBoyan Karatotev 	 * context switch, we want the owning security state to be NS so Secure
93479c0c7faSBoyan Karatotev 	 * can't be DOSed.
93579c0c7faSBoyan Karatotev 	 */
93679c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
93779c0c7faSBoyan Karatotev 		spe_disable(ctx);
93879c0c7faSBoyan Karatotev 	}
93979c0c7faSBoyan Karatotev 
94079c0c7faSBoyan Karatotev 	if (is_feat_trbe_supported()) {
94179c0c7faSBoyan Karatotev 		trbe_disable(ctx);
94279c0c7faSBoyan Karatotev 	}
943dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
94468ac5ed0SArunachalam Ganapathy }
94568ac5ed0SArunachalam Ganapathy 
946a6b3643cSChris Kay #if !IMAGE_BL1
94768ac5ed0SArunachalam Ganapathy /*******************************************************************************
948532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
949532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
950532ed618SSoby Mathew  * specified by the entry_point_info structure.
951532ed618SSoby Mathew  ******************************************************************************/
952532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
953532ed618SSoby Mathew 			      const entry_point_info_t *ep)
954532ed618SSoby Mathew {
955532ed618SSoby Mathew 	cpu_context_t *ctx;
956532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
9571634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
958532ed618SSoby Mathew }
959a6b3643cSChris Kay #endif /* !IMAGE_BL1 */
960532ed618SSoby Mathew 
961532ed618SSoby Mathew /*******************************************************************************
962532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
963532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
964532ed618SSoby Mathew  * entry_point_info structure.
965532ed618SSoby Mathew  ******************************************************************************/
966532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
967532ed618SSoby Mathew {
968532ed618SSoby Mathew 	cpu_context_t *ctx;
969532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
9701634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
971532ed618SSoby Mathew }
972532ed618SSoby Mathew 
973b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
974183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
975b48bd790SBoyan Karatotev {
976183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
977b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
978b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
979b48bd790SBoyan Karatotev 	u_register_t scr_el3;
980b48bd790SBoyan Karatotev 
981b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
982b48bd790SBoyan Karatotev 
983b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
984b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
985b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
986b48bd790SBoyan Karatotev 	}
987b48bd790SBoyan Karatotev 
988b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
989b48bd790SBoyan Karatotev 
990b48bd790SBoyan Karatotev 	/*
991b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
992b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
993b48bd790SBoyan Karatotev 	 */
994b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
995b48bd790SBoyan Karatotev 
996b48bd790SBoyan Karatotev 	/*
997b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
998b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
999b48bd790SBoyan Karatotev 	 *
1000b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
1001b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
1002b48bd790SBoyan Karatotev 	 *
1003b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
1004b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
1005b48bd790SBoyan Karatotev 	 */
1006b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
1007b48bd790SBoyan Karatotev 
1008b48bd790SBoyan Karatotev 	/*
1009b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1010b48bd790SBoyan Karatotev 	 * UNKNOWN value.
1011b48bd790SBoyan Karatotev 	 */
1012b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
1013b48bd790SBoyan Karatotev 
1014b48bd790SBoyan Karatotev 	/*
1015b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1016b48bd790SBoyan Karatotev 	 * respectively.
1017b48bd790SBoyan Karatotev 	 */
1018b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
1019b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
1020b48bd790SBoyan Karatotev 
1021b48bd790SBoyan Karatotev 	/*
1022b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1023b48bd790SBoyan Karatotev 	 *
1024b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1025b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
1026b48bd790SBoyan Karatotev 	 * VMID.
1027b48bd790SBoyan Karatotev 	 *
1028b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1029b48bd790SBoyan Karatotev 	 * disabled.
1030b48bd790SBoyan Karatotev 	 */
1031b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
1032b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1033b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1034b48bd790SBoyan Karatotev 
1035b48bd790SBoyan Karatotev 	/*
1036b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1037b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
1038b48bd790SBoyan Karatotev 	 *
1039b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1040b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
1041b48bd790SBoyan Karatotev 	 *
1042b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1043b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
1044b48bd790SBoyan Karatotev 	 *
1045b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1046b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
1047b48bd790SBoyan Karatotev 	 *
1048b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1049b48bd790SBoyan Karatotev 	 * EL2.
1050b48bd790SBoyan Karatotev 	 */
1051b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
1052b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1053b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
1054b48bd790SBoyan Karatotev 
1055b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
1056b48bd790SBoyan Karatotev 
1057b48bd790SBoyan Karatotev 	/*
1058b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1059b48bd790SBoyan Karatotev 	 *
1060b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1061b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
1062b48bd790SBoyan Karatotev 	 */
1063b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1064b48bd790SBoyan Karatotev 
1065b48bd790SBoyan Karatotev 	/*
1066b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1067b48bd790SBoyan Karatotev 	 * reset.
1068b48bd790SBoyan Karatotev 	 *
1069b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1070b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
1071b48bd790SBoyan Karatotev 	 */
1072b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1073b48bd790SBoyan Karatotev 
1074b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
1075183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
1076b48bd790SBoyan Karatotev }
1077b48bd790SBoyan Karatotev 
1078532ed618SSoby Mathew /*******************************************************************************
1079c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
1080c5ea4f8aSZelalem Aweke  * normal world.
1081532ed618SSoby Mathew  *
1082532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1083532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1084532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1085532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
1086532ed618SSoby Mathew  ******************************************************************************/
1087532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
1088532ed618SSoby Mathew {
1089da1a4591SJayanth Dodderi Chidanand 	u_register_t sctlr_el2, scr_el3;
1090532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
1091532ed618SSoby Mathew 
1092a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1093532ed618SSoby Mathew 
1094532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
1095ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
1096ddb615b4SJuan Pablo Conde 
1097f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1098a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
1099ddb615b4SJuan Pablo Conde 
1100d39b1236SJayanth Dodderi Chidanand 		if (el2_implemented != EL_IMPL_NONE) {
1101d39b1236SJayanth Dodderi Chidanand 
1102ddb615b4SJuan Pablo Conde 			/*
1103ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
1104ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
1105ddb615b4SJuan Pablo Conde 			 */
1106ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
1107ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
1108ddb615b4SJuan Pablo Conde 			}
11094a530b4cSJuan Pablo Conde 
11104a530b4cSJuan Pablo Conde 			/*
11114a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
11124a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
11134a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
11144a530b4cSJuan Pablo Conde 			 * behavior.
11154a530b4cSJuan Pablo Conde 			 */
11164a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
11174a530b4cSJuan Pablo Conde 				/*
11184a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
11194a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
11204a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
11214a530b4cSJuan Pablo Conde 				 * initialization for this feature.
11224a530b4cSJuan Pablo Conde 				 */
11234a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
11244a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
11254a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1126ddb615b4SJuan Pablo Conde 			}
11274a530b4cSJuan Pablo Conde 
1128d39b1236SJayanth Dodderi Chidanand 			/* Condition to ensure EL2 is being used. */
1129a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1130da1a4591SJayanth Dodderi Chidanand 				/* Initialize SCTLR_EL2 register with reset value. */
1131da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 = SCTLR_EL2_RES1;
11327f152ea6SSona Mathew 
11335f5d1ed7SLouis Mayencourt 				/*
1134d39b1236SJayanth Dodderi Chidanand 				 * If workaround of errata 764081 for Cortex-A75
1135d39b1236SJayanth Dodderi Chidanand 				 * is used then set SCTLR_EL2.IESB to enable
1136d39b1236SJayanth Dodderi Chidanand 				 * Implicit Error Synchronization Barrier.
11375f5d1ed7SLouis Mayencourt 				 */
11387f152ea6SSona Mathew 				if (errata_a75_764081_applies()) {
1139da1a4591SJayanth Dodderi Chidanand 					sctlr_el2 |= SCTLR_IESB_BIT;
11407f152ea6SSona Mathew 				}
11417f152ea6SSona Mathew 
1142da1a4591SJayanth Dodderi Chidanand 				write_sctlr_el2(sctlr_el2);
1143d39b1236SJayanth Dodderi Chidanand 			} else {
1144d39b1236SJayanth Dodderi Chidanand 				/*
1145d39b1236SJayanth Dodderi Chidanand 				 * (scr_el3 & SCR_HCE_BIT==0)
1146d39b1236SJayanth Dodderi Chidanand 				 * EL2 implemented but unused.
1147d39b1236SJayanth Dodderi Chidanand 				 */
1148b48bd790SBoyan Karatotev 				init_nonsecure_el2_unused(ctx);
1149532ed618SSoby Mathew 			}
1150532ed618SSoby Mathew 		}
1151d39b1236SJayanth Dodderi Chidanand 	}
1152a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS)
1153a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
115417b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
1155a0674ab0SJayanth Dodderi Chidanand #endif
115617b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1157532ed618SSoby Mathew }
1158532ed618SSoby Mathew 
1159a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
1160bb7b85a3SAndre Przywara 
1161bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1162bb7b85a3SAndre Przywara {
1163d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1164bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1165d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1166bb7b85a3SAndre Przywara 	}
1167d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1168d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1169d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1170d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1171bb7b85a3SAndre Przywara }
1172bb7b85a3SAndre Przywara 
1173bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1174bb7b85a3SAndre Przywara {
1175d6af2344SJayanth Dodderi Chidanand 	write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1176bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1177d6af2344SJayanth Dodderi Chidanand 		write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1178bb7b85a3SAndre Przywara 	}
1179d6af2344SJayanth Dodderi Chidanand 	write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1180d6af2344SJayanth Dodderi Chidanand 	write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1181d6af2344SJayanth Dodderi Chidanand 	write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1182d6af2344SJayanth Dodderi Chidanand 	write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1183bb7b85a3SAndre Przywara }
1184bb7b85a3SAndre Przywara 
118533e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
118633e6aaacSArvind Ram Prakash {
118733e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
118833e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
118933e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
119033e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
119133e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
119233e6aaacSArvind Ram Prakash }
119333e6aaacSArvind Ram Prakash 
119433e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
119533e6aaacSArvind Ram Prakash {
119633e6aaacSArvind Ram Prakash 	write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
119733e6aaacSArvind Ram Prakash 	write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
119833e6aaacSArvind Ram Prakash 	write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
119933e6aaacSArvind Ram Prakash 	write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
120033e6aaacSArvind Ram Prakash 	write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
120133e6aaacSArvind Ram Prakash }
120233e6aaacSArvind Ram Prakash 
12037d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
12049448f2b8SAndre Przywara {
12059448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12069448f2b8SAndre Przywara 
12077d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
12089448f2b8SAndre Przywara 
12099448f2b8SAndre Przywara 	/*
12109448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
12119448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
12129448f2b8SAndre Przywara 	 */
12139448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12149448f2b8SAndre Przywara 		return;
12159448f2b8SAndre Przywara 	}
12169448f2b8SAndre Przywara 
12179448f2b8SAndre Przywara 	/*
12189448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
12199448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
12209448f2b8SAndre Przywara 	 */
12217d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
12227d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
12237d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
12249448f2b8SAndre Przywara 
12259448f2b8SAndre Przywara 	/*
12269448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
12279448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
12289448f2b8SAndre Przywara 	 */
12299448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12309448f2b8SAndre Przywara 	case 7:
12317d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
12329448f2b8SAndre Przywara 		__fallthrough;
12339448f2b8SAndre Przywara 	case 6:
12347d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
12359448f2b8SAndre Przywara 		__fallthrough;
12369448f2b8SAndre Przywara 	case 5:
12377d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
12389448f2b8SAndre Przywara 		__fallthrough;
12399448f2b8SAndre Przywara 	case 4:
12407d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
12419448f2b8SAndre Przywara 		__fallthrough;
12429448f2b8SAndre Przywara 	case 3:
12437d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
12449448f2b8SAndre Przywara 		__fallthrough;
12459448f2b8SAndre Przywara 	case 2:
12467d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
12479448f2b8SAndre Przywara 		__fallthrough;
12489448f2b8SAndre Przywara 	case 1:
12497d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
12509448f2b8SAndre Przywara 		break;
12519448f2b8SAndre Przywara 	}
12529448f2b8SAndre Przywara }
12539448f2b8SAndre Przywara 
12547d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
12559448f2b8SAndre Przywara {
12569448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12579448f2b8SAndre Przywara 
12587d930c7eSJayanth Dodderi Chidanand 	write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
12599448f2b8SAndre Przywara 
12609448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12619448f2b8SAndre Przywara 		return;
12629448f2b8SAndre Przywara 	}
12639448f2b8SAndre Przywara 
12647d930c7eSJayanth Dodderi Chidanand 	write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
12657d930c7eSJayanth Dodderi Chidanand 	write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
12667d930c7eSJayanth Dodderi Chidanand 	write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
12679448f2b8SAndre Przywara 
12689448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12699448f2b8SAndre Przywara 	case 7:
12707d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
12719448f2b8SAndre Przywara 		__fallthrough;
12729448f2b8SAndre Przywara 	case 6:
12737d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
12749448f2b8SAndre Przywara 		__fallthrough;
12759448f2b8SAndre Przywara 	case 5:
12767d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
12779448f2b8SAndre Przywara 		__fallthrough;
12789448f2b8SAndre Przywara 	case 4:
12797d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
12809448f2b8SAndre Przywara 		__fallthrough;
12819448f2b8SAndre Przywara 	case 3:
12827d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
12839448f2b8SAndre Przywara 		__fallthrough;
12849448f2b8SAndre Przywara 	case 2:
12857d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
12869448f2b8SAndre Przywara 		__fallthrough;
12879448f2b8SAndre Przywara 	case 1:
12887d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
12899448f2b8SAndre Przywara 		break;
12909448f2b8SAndre Przywara 	}
12919448f2b8SAndre Przywara }
12929448f2b8SAndre Przywara 
1293937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1294937d6fdbSManish Pandey  * The following registers are not added:
1295937d6fdbSManish Pandey  * ICH_AP0R<n>_EL2
1296937d6fdbSManish Pandey  * ICH_AP1R<n>_EL2
1297937d6fdbSManish Pandey  * ICH_LR<n>_EL2
1298937d6fdbSManish Pandey  *
1299937d6fdbSManish Pandey  * NOTE: For a system with S-EL2 present but not enabled, accessing
1300937d6fdbSManish Pandey  * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1301937d6fdbSManish Pandey  * SCR_EL3.NS = 1 before accessing this register.
1302937d6fdbSManish Pandey  * ---------------------------------------------------------------------------
1303937d6fdbSManish Pandey  */
13047455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
1305937d6fdbSManish Pandey {
13067455cd17SGovindraj Raja 	u_register_t scr_el3 = read_scr_el3();
13077455cd17SGovindraj Raja 
1308937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1309d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1310937d6fdbSManish Pandey #else
1311937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1312937d6fdbSManish Pandey 	isb();
1313937d6fdbSManish Pandey 
1314d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1315937d6fdbSManish Pandey 
1316937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1317937d6fdbSManish Pandey 	isb();
1318937d6fdbSManish Pandey #endif
1319d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
13207455cd17SGovindraj Raja 
13217455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13227455cd17SGovindraj Raja 		if (security_state == SECURE) {
13237455cd17SGovindraj Raja 			write_scr_el3(scr_el3 & ~SCR_NS_BIT);
13247455cd17SGovindraj Raja 		} else {
13257455cd17SGovindraj Raja 			write_scr_el3(scr_el3 | SCR_NS_BIT);
13267455cd17SGovindraj Raja 		}
13277455cd17SGovindraj Raja 		isb();
1328937d6fdbSManish Pandey 	}
1329937d6fdbSManish Pandey 
13307455cd17SGovindraj Raja 	write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
13317455cd17SGovindraj Raja 
13327455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13337455cd17SGovindraj Raja 		write_scr_el3(scr_el3);
13347455cd17SGovindraj Raja 		isb();
13357455cd17SGovindraj Raja 	}
13367455cd17SGovindraj Raja }
13377455cd17SGovindraj Raja 
13387455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
1339937d6fdbSManish Pandey {
13407455cd17SGovindraj Raja 	u_register_t scr_el3 = read_scr_el3();
13417455cd17SGovindraj Raja 
1342937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1343d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1344937d6fdbSManish Pandey #else
1345937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1346937d6fdbSManish Pandey 	isb();
1347937d6fdbSManish Pandey 
1348d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1349937d6fdbSManish Pandey 
1350937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1351937d6fdbSManish Pandey 	isb();
1352937d6fdbSManish Pandey #endif
1353d6af2344SJayanth Dodderi Chidanand 	write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
13547455cd17SGovindraj Raja 
13557455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13567455cd17SGovindraj Raja 		if (security_state == SECURE) {
13577455cd17SGovindraj Raja 			write_scr_el3(scr_el3 & ~SCR_NS_BIT);
13587455cd17SGovindraj Raja 		} else {
13597455cd17SGovindraj Raja 			write_scr_el3(scr_el3 | SCR_NS_BIT);
13607455cd17SGovindraj Raja 		}
13617455cd17SGovindraj Raja 		isb();
13627455cd17SGovindraj Raja 	}
13637455cd17SGovindraj Raja 
1364d6af2344SJayanth Dodderi Chidanand 	write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
13657455cd17SGovindraj Raja 
13667455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13677455cd17SGovindraj Raja 		write_scr_el3(scr_el3);
13687455cd17SGovindraj Raja 		isb();
13697455cd17SGovindraj Raja 	}
1370937d6fdbSManish Pandey }
1371937d6fdbSManish Pandey 
1372ac58e574SBoyan Karatotev /* -----------------------------------------------------
1373ac58e574SBoyan Karatotev  * The following registers are not added:
1374ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1375ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1376ac58e574SBoyan Karatotev  * -----------------------------------------------------
1377ac58e574SBoyan Karatotev  */
1378ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1379ac58e574SBoyan Karatotev {
1380d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1381d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1382d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1383d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1384d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1385d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1386d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1387ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1388d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1389ac58e574SBoyan Karatotev 	}
1390d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1391d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1392d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, far_el2, read_far_el2());
1393d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1394d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1395d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1396d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1397d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1398d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1399d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1400d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1401d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1402d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1403d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1404d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1405d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1406d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1407d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
140830655136SGovindraj Raja 
14096595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
14106595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
1411ac58e574SBoyan Karatotev }
1412ac58e574SBoyan Karatotev 
1413ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1414ac58e574SBoyan Karatotev {
1415d6af2344SJayanth Dodderi Chidanand 	write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1416d6af2344SJayanth Dodderi Chidanand 	write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1417d6af2344SJayanth Dodderi Chidanand 	write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1418d6af2344SJayanth Dodderi Chidanand 	write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1419d6af2344SJayanth Dodderi Chidanand 	write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1420d6af2344SJayanth Dodderi Chidanand 	write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1421d6af2344SJayanth Dodderi Chidanand 	write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1422ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1423d6af2344SJayanth Dodderi Chidanand 		write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1424ac58e574SBoyan Karatotev 	}
1425d6af2344SJayanth Dodderi Chidanand 	write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1426d6af2344SJayanth Dodderi Chidanand 	write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1427d6af2344SJayanth Dodderi Chidanand 	write_far_el2(read_el2_ctx_common(ctx, far_el2));
1428d6af2344SJayanth Dodderi Chidanand 	write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1429d6af2344SJayanth Dodderi Chidanand 	write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1430d6af2344SJayanth Dodderi Chidanand 	write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1431d6af2344SJayanth Dodderi Chidanand 	write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1432d6af2344SJayanth Dodderi Chidanand 	write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1433d6af2344SJayanth Dodderi Chidanand 	write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1434d6af2344SJayanth Dodderi Chidanand 	write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1435d6af2344SJayanth Dodderi Chidanand 	write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1436d6af2344SJayanth Dodderi Chidanand 	write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1437d6af2344SJayanth Dodderi Chidanand 	write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1438d6af2344SJayanth Dodderi Chidanand 	write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1439d6af2344SJayanth Dodderi Chidanand 	write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1440d6af2344SJayanth Dodderi Chidanand 	write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1441d6af2344SJayanth Dodderi Chidanand 	write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1442d6af2344SJayanth Dodderi Chidanand 	write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1443d6af2344SJayanth Dodderi Chidanand 	write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1444d6af2344SJayanth Dodderi Chidanand 	write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1445ac58e574SBoyan Karatotev }
1446ac58e574SBoyan Karatotev 
144728f39f02SMax Shvetsov /*******************************************************************************
144828f39f02SMax Shvetsov  * Save EL2 sysreg context
144928f39f02SMax Shvetsov  ******************************************************************************/
145028f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
145128f39f02SMax Shvetsov {
145228f39f02SMax Shvetsov 	cpu_context_t *ctx;
1453d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
145428f39f02SMax Shvetsov 
145528f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
145628f39f02SMax Shvetsov 	assert(ctx != NULL);
145728f39f02SMax Shvetsov 
1458d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1459d20052f3SZelalem Aweke 
1460d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
14617455cd17SGovindraj Raja 	el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
14620a33adc0SGovindraj Raja 
1463c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1464a796d5aaSJayanth Dodderi Chidanand 		write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
14650a33adc0SGovindraj Raja 	}
14669acff28aSArvind Ram Prakash 
14679448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
14687d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
14699448f2b8SAndre Przywara 	}
1470bb7b85a3SAndre Przywara 
1471de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1472d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1473de8c4892SAndre Przywara 	}
1474bb7b85a3SAndre Przywara 
147533e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
147633e6aaacSArvind Ram Prakash 		el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
147733e6aaacSArvind Ram Prakash 	}
147833e6aaacSArvind Ram Prakash 
1479b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1480d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1481b8f03d29SAndre Przywara 	}
1482b8f03d29SAndre Przywara 
1483ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1484d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1485d6af2344SJayanth Dodderi Chidanand 					read_contextidr_el2());
148630655136SGovindraj Raja 		write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1487ea735bf5SAndre Przywara 	}
14886503ff29SAndre Przywara 
14896503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1490d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1491d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
14926503ff29SAndre Przywara 	}
1493d5384b69SAndre Przywara 
1494d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1495d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1496d5384b69SAndre Przywara 	}
1497d5384b69SAndre Przywara 
1498fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1499d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1500fc8d2d39SAndre Przywara 	}
15017db710f0SAndre Przywara 
15027db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1503d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1504d6af2344SJayanth Dodderi Chidanand 					read_scxtnum_el2());
15057db710f0SAndre Przywara 	}
15067db710f0SAndre Przywara 
1507c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1508d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1509c5a3ebbdSAndre Przywara 	}
1510d6af2344SJayanth Dodderi Chidanand 
1511d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1512d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1513d3331603SMark Brown 	}
1514d6af2344SJayanth Dodderi Chidanand 
1515062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1516d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1517d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1518062b6c6bSMark Brown 	}
1519d6af2344SJayanth Dodderi Chidanand 
1520062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1521d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1522062b6c6bSMark Brown 	}
1523d6af2344SJayanth Dodderi Chidanand 
1524d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1525d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1526d6af2344SJayanth Dodderi Chidanand 	}
1527d6af2344SJayanth Dodderi Chidanand 
1528688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
15296aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
15306aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1531688ab57bSMark Brown 	}
15324ec4e545SJayanth Dodderi Chidanand 
15334ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
15344ec4e545SJayanth Dodderi Chidanand 		write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
15354ec4e545SJayanth Dodderi Chidanand 	}
153628f39f02SMax Shvetsov }
153728f39f02SMax Shvetsov 
153828f39f02SMax Shvetsov /*******************************************************************************
153928f39f02SMax Shvetsov  * Restore EL2 sysreg context
154028f39f02SMax Shvetsov  ******************************************************************************/
154128f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
154228f39f02SMax Shvetsov {
154328f39f02SMax Shvetsov 	cpu_context_t *ctx;
1544d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
154528f39f02SMax Shvetsov 
154628f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
154728f39f02SMax Shvetsov 	assert(ctx != NULL);
154828f39f02SMax Shvetsov 
1549d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1550d20052f3SZelalem Aweke 
1551d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
15527455cd17SGovindraj Raja 	el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
155330788a84SGovindraj Raja 
1554c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1555a796d5aaSJayanth Dodderi Chidanand 		write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
155630788a84SGovindraj Raja 	}
15579acff28aSArvind Ram Prakash 
15589448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
15597d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
15609448f2b8SAndre Przywara 	}
1561bb7b85a3SAndre Przywara 
1562de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1563d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1564de8c4892SAndre Przywara 	}
1565bb7b85a3SAndre Przywara 
156633e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
156733e6aaacSArvind Ram Prakash 		el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
156833e6aaacSArvind Ram Prakash 	}
156933e6aaacSArvind Ram Prakash 
1570b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1571d6af2344SJayanth Dodderi Chidanand 		write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1572b8f03d29SAndre Przywara 	}
1573b8f03d29SAndre Przywara 
1574ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1575d6af2344SJayanth Dodderi Chidanand 		write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1576d6af2344SJayanth Dodderi Chidanand 					contextidr_el2));
1577d6af2344SJayanth Dodderi Chidanand 		write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1578ea735bf5SAndre Przywara 	}
15796503ff29SAndre Przywara 
15806503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1581d6af2344SJayanth Dodderi Chidanand 		write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1582d6af2344SJayanth Dodderi Chidanand 		write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
15836503ff29SAndre Przywara 	}
1584d5384b69SAndre Przywara 
1585d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1586d6af2344SJayanth Dodderi Chidanand 		write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1587fc8d2d39SAndre Przywara 	}
15887db710f0SAndre Przywara 
1589d6af2344SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
1590d6af2344SJayanth Dodderi Chidanand 		write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1591d6af2344SJayanth Dodderi Chidanand 	}
1592d6af2344SJayanth Dodderi Chidanand 
15937db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1594d6af2344SJayanth Dodderi Chidanand 		write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1595d6af2344SJayanth Dodderi Chidanand 					scxtnum_el2));
15967db710f0SAndre Przywara 	}
15977db710f0SAndre Przywara 
1598c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1599d6af2344SJayanth Dodderi Chidanand 		write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1600c5a3ebbdSAndre Przywara 	}
1601d6af2344SJayanth Dodderi Chidanand 
1602d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1603d6af2344SJayanth Dodderi Chidanand 		write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1604d3331603SMark Brown 	}
1605d6af2344SJayanth Dodderi Chidanand 
1606062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1607d6af2344SJayanth Dodderi Chidanand 		write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1608d6af2344SJayanth Dodderi Chidanand 		write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1609062b6c6bSMark Brown 	}
1610d6af2344SJayanth Dodderi Chidanand 
1611062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1612d6af2344SJayanth Dodderi Chidanand 		write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1613062b6c6bSMark Brown 	}
1614d6af2344SJayanth Dodderi Chidanand 
1615d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1616d6af2344SJayanth Dodderi Chidanand 		write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1617d6af2344SJayanth Dodderi Chidanand 	}
1618d6af2344SJayanth Dodderi Chidanand 
1619688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1620d6af2344SJayanth Dodderi Chidanand 		write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1621d6af2344SJayanth Dodderi Chidanand 		write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1622688ab57bSMark Brown 	}
16234ec4e545SJayanth Dodderi Chidanand 
16244ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
16254ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
16264ec4e545SJayanth Dodderi Chidanand 	}
162728f39f02SMax Shvetsov }
1628a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
162928f39f02SMax Shvetsov 
16302f41c9a7SManish Pandey #if IMAGE_BL31
16312f41c9a7SManish Pandey /*********************************************************************************
16322f41c9a7SManish Pandey * This function allows Architecture features asymmetry among cores.
16332f41c9a7SManish Pandey * TF-A assumes that all the cores in the platform has architecture feature parity
16342f41c9a7SManish Pandey * and hence the context is setup on different core (e.g. primary sets up the
16352f41c9a7SManish Pandey * context for secondary cores).This assumption may not be true for systems where
16362f41c9a7SManish Pandey * cores are not conforming to same Arch version or there is CPU Erratum which
16372f41c9a7SManish Pandey * requires certain feature to be be disabled only on a given core.
16382f41c9a7SManish Pandey *
16392f41c9a7SManish Pandey * This function is called on secondary cores to override any disparity in context
16402f41c9a7SManish Pandey * setup by primary, this would be called during warmboot path.
16412f41c9a7SManish Pandey *********************************************************************************/
16422f41c9a7SManish Pandey void cm_handle_asymmetric_features(void)
16432f41c9a7SManish Pandey {
1644f4303d05SJayanth Dodderi Chidanand 	cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
1645f4303d05SJayanth Dodderi Chidanand 
1646f4303d05SJayanth Dodderi Chidanand 	assert(ctx != NULL);
1647f4303d05SJayanth Dodderi Chidanand 
1648188f8c4bSManish Pandey #if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
1649188f8c4bSManish Pandey 	if (is_feat_spe_supported()) {
1650f4303d05SJayanth Dodderi Chidanand 		spe_enable(ctx);
1651188f8c4bSManish Pandey 	} else {
1652f4303d05SJayanth Dodderi Chidanand 		spe_disable(ctx);
1653188f8c4bSManish Pandey 	}
1654188f8c4bSManish Pandey #endif
1655f4303d05SJayanth Dodderi Chidanand 
1656721249b0SArvind Ram Prakash #if ERRATA_A520_2938996 || ERRATA_X4_2726228
1657721249b0SArvind Ram Prakash 	if (check_if_affected_core() == ERRATA_APPLIES) {
1658721249b0SArvind Ram Prakash 		if (is_feat_trbe_supported()) {
1659f4303d05SJayanth Dodderi Chidanand 			trbe_disable(ctx);
1660721249b0SArvind Ram Prakash 		}
1661721249b0SArvind Ram Prakash 	}
1662721249b0SArvind Ram Prakash #endif
1663f4303d05SJayanth Dodderi Chidanand 
1664f4303d05SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1665f4303d05SJayanth Dodderi Chidanand 	el3_state_t *el3_state = get_el3state_ctx(ctx);
1666f4303d05SJayanth Dodderi Chidanand 	u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1667f4303d05SJayanth Dodderi Chidanand 
1668f4303d05SJayanth Dodderi Chidanand 	if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1669f4303d05SJayanth Dodderi Chidanand 		tcr2_enable(ctx);
1670f4303d05SJayanth Dodderi Chidanand 	} else {
1671f4303d05SJayanth Dodderi Chidanand 		tcr2_disable(ctx);
1672f4303d05SJayanth Dodderi Chidanand 	}
1673f4303d05SJayanth Dodderi Chidanand #endif
1674f4303d05SJayanth Dodderi Chidanand 
16752f41c9a7SManish Pandey }
16762f41c9a7SManish Pandey #endif
16772f41c9a7SManish Pandey 
1678532ed618SSoby Mathew /*******************************************************************************
16798b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
16808b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
16818b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
16828b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
16838b95e848SZelalem Aweke  ******************************************************************************/
16848b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
16858b95e848SZelalem Aweke {
16862f41c9a7SManish Pandey #if IMAGE_BL31
16872f41c9a7SManish Pandey 	/*
16882f41c9a7SManish Pandey 	 * Check and handle Architecture feature asymmetry among cores.
16892f41c9a7SManish Pandey 	 *
16902f41c9a7SManish Pandey 	 * In warmboot path secondary cores context is initialized on core which
16912f41c9a7SManish Pandey 	 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
16922f41c9a7SManish Pandey 	 * it in this function call.
16932f41c9a7SManish Pandey 	 * For Symmetric cores this is an empty function.
16942f41c9a7SManish Pandey 	 */
16952f41c9a7SManish Pandey 	cm_handle_asymmetric_features();
16962f41c9a7SManish Pandey #endif
16972f41c9a7SManish Pandey 
1698a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
16994085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
17008b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
17018b95e848SZelalem Aweke 	assert(ctx != NULL);
17028b95e848SZelalem Aweke 
1703b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
17044085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1705b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1706b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
17074085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
17088b95e848SZelalem Aweke 
1709a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL2 sysreg contexts */
17108b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
17118b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
17128b95e848SZelalem Aweke #else
17138b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
1714a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
17158b95e848SZelalem Aweke }
17168b95e848SZelalem Aweke 
1717a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1718a0674ab0SJayanth Dodderi Chidanand /*******************************************************************************
1719a0674ab0SJayanth Dodderi Chidanand  * The next set of six functions are used by runtime services to save and restore
1720a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1721a0674ab0SJayanth Dodderi Chidanand  ******************************************************************************/
172259f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
172359f8882bSJayanth Dodderi Chidanand {
172442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
172542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
172659f8882bSJayanth Dodderi Chidanand 
172759b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
172842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
172942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
173059f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
173159f8882bSJayanth Dodderi Chidanand 
173242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
173342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
173442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
173542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
173642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
173742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
173842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
173942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
174042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
174142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
174242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, far_el1, read_far_el1());
174342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
174442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
174542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
174642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
174742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
174842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
174959f8882bSJayanth Dodderi Chidanand 
17506595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
17516595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
17526595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
17536595f4cbSIgor Podgainõi 
175442e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
175542e35d2fSJayanth Dodderi Chidanand 		/* Save Aarch32 registers */
175642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
175742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
175842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
175942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
176042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
176142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
176242e35d2fSJayanth Dodderi Chidanand 	}
176359f8882bSJayanth Dodderi Chidanand 
176442e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
176542e35d2fSJayanth Dodderi Chidanand 		/* Save NS Timer registers */
176642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
176742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
176842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
176942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
177042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
177142e35d2fSJayanth Dodderi Chidanand 	}
177259f8882bSJayanth Dodderi Chidanand 
177342e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
177442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
177542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
177642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
177742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
177842e35d2fSJayanth Dodderi Chidanand 	}
177959f8882bSJayanth Dodderi Chidanand 
1780ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
178142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
1782ed9bb824SMadhukar Pappireddy 	}
1783ed9bb824SMadhukar Pappireddy 
1784ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
178542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
178642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
1787ed9bb824SMadhukar Pappireddy 	}
1788ed9bb824SMadhukar Pappireddy 
1789ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
179042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
1791ed9bb824SMadhukar Pappireddy 	}
1792ed9bb824SMadhukar Pappireddy 
1793ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
179442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
1795ed9bb824SMadhukar Pappireddy 	}
1796ed9bb824SMadhukar Pappireddy 
1797ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
179842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
1799ed9bb824SMadhukar Pappireddy 	}
1800d6c76e6cSMadhukar Pappireddy 
1801d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
180242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
1803d6c76e6cSMadhukar Pappireddy 	}
1804d6c76e6cSMadhukar Pappireddy 
1805d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
180642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
180742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
1808d6c76e6cSMadhukar Pappireddy 	}
1809d6c76e6cSMadhukar Pappireddy 
1810d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
181142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
181242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
181342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
181442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
1815d6c76e6cSMadhukar Pappireddy 	}
18166d0433f0SJayanth Dodderi Chidanand 
18176d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
18186595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
18196595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
18206d0433f0SJayanth Dodderi Chidanand 	}
18216d0433f0SJayanth Dodderi Chidanand 
18224ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
18234ec4e545SJayanth Dodderi Chidanand 		write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
18244ec4e545SJayanth Dodderi Chidanand 	}
18254ec4e545SJayanth Dodderi Chidanand 
182619d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
182719d52a83SAndre Przywara 		write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
182819d52a83SAndre Przywara 	}
182959f8882bSJayanth Dodderi Chidanand }
183059f8882bSJayanth Dodderi Chidanand 
183159f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
183259f8882bSJayanth Dodderi Chidanand {
183342e35d2fSJayanth Dodderi Chidanand 	write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
183442e35d2fSJayanth Dodderi Chidanand 	write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
183559f8882bSJayanth Dodderi Chidanand 
183659b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
183742e35d2fSJayanth Dodderi Chidanand 	write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
183842e35d2fSJayanth Dodderi Chidanand 	write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
183959f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
184059f8882bSJayanth Dodderi Chidanand 
184142e35d2fSJayanth Dodderi Chidanand 	write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
184242e35d2fSJayanth Dodderi Chidanand 	write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
184342e35d2fSJayanth Dodderi Chidanand 	write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
184442e35d2fSJayanth Dodderi Chidanand 	write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
184542e35d2fSJayanth Dodderi Chidanand 	write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
184642e35d2fSJayanth Dodderi Chidanand 	write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
184742e35d2fSJayanth Dodderi Chidanand 	write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
184842e35d2fSJayanth Dodderi Chidanand 	write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
184942e35d2fSJayanth Dodderi Chidanand 	write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
185042e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
185142e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
185242e35d2fSJayanth Dodderi Chidanand 	write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
185342e35d2fSJayanth Dodderi Chidanand 	write_par_el1(read_el1_ctx_common(ctx, par_el1));
185442e35d2fSJayanth Dodderi Chidanand 	write_far_el1(read_el1_ctx_common(ctx, far_el1));
185542e35d2fSJayanth Dodderi Chidanand 	write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
185642e35d2fSJayanth Dodderi Chidanand 	write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
185742e35d2fSJayanth Dodderi Chidanand 	write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
185842e35d2fSJayanth Dodderi Chidanand 	write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
185942e35d2fSJayanth Dodderi Chidanand 	write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
186042e35d2fSJayanth Dodderi Chidanand 	write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
186159f8882bSJayanth Dodderi Chidanand 
186242e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
186342e35d2fSJayanth Dodderi Chidanand 		/* Restore Aarch32 registers */
186442e35d2fSJayanth Dodderi Chidanand 		write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
186542e35d2fSJayanth Dodderi Chidanand 		write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
186642e35d2fSJayanth Dodderi Chidanand 		write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
186742e35d2fSJayanth Dodderi Chidanand 		write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
186842e35d2fSJayanth Dodderi Chidanand 		write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
186942e35d2fSJayanth Dodderi Chidanand 		write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
187042e35d2fSJayanth Dodderi Chidanand 	}
187159f8882bSJayanth Dodderi Chidanand 
187242e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
187342e35d2fSJayanth Dodderi Chidanand 		/* Restore NS Timer registers */
187442e35d2fSJayanth Dodderi Chidanand 		write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
187542e35d2fSJayanth Dodderi Chidanand 		write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
187642e35d2fSJayanth Dodderi Chidanand 		write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
187742e35d2fSJayanth Dodderi Chidanand 		write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
187842e35d2fSJayanth Dodderi Chidanand 		write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
187942e35d2fSJayanth Dodderi Chidanand 	}
188059f8882bSJayanth Dodderi Chidanand 
188142e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
188242e35d2fSJayanth Dodderi Chidanand 		write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
188342e35d2fSJayanth Dodderi Chidanand 		write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
188442e35d2fSJayanth Dodderi Chidanand 		write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
188542e35d2fSJayanth Dodderi Chidanand 		write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
188642e35d2fSJayanth Dodderi Chidanand 	}
188759f8882bSJayanth Dodderi Chidanand 
1888ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
188942e35d2fSJayanth Dodderi Chidanand 		write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
1890ed9bb824SMadhukar Pappireddy 	}
1891ed9bb824SMadhukar Pappireddy 
1892ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
189342e35d2fSJayanth Dodderi Chidanand 		write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
189442e35d2fSJayanth Dodderi Chidanand 		write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
1895ed9bb824SMadhukar Pappireddy 	}
1896ed9bb824SMadhukar Pappireddy 
1897ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
189842e35d2fSJayanth Dodderi Chidanand 		write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
1899ed9bb824SMadhukar Pappireddy 	}
1900ed9bb824SMadhukar Pappireddy 
1901ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
190242e35d2fSJayanth Dodderi Chidanand 		write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
1903ed9bb824SMadhukar Pappireddy 	}
1904ed9bb824SMadhukar Pappireddy 
1905ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
190642e35d2fSJayanth Dodderi Chidanand 		write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
1907ed9bb824SMadhukar Pappireddy 	}
1908d6c76e6cSMadhukar Pappireddy 
1909d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
191042e35d2fSJayanth Dodderi Chidanand 		write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
1911d6c76e6cSMadhukar Pappireddy 	}
1912d6c76e6cSMadhukar Pappireddy 
1913d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
191442e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
191542e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
1916d6c76e6cSMadhukar Pappireddy 	}
1917d6c76e6cSMadhukar Pappireddy 
1918d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
191942e35d2fSJayanth Dodderi Chidanand 		write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
192042e35d2fSJayanth Dodderi Chidanand 		write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
192142e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
192242e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
1923d6c76e6cSMadhukar Pappireddy 	}
19246d0433f0SJayanth Dodderi Chidanand 
19256d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
19266d0433f0SJayanth Dodderi Chidanand 		write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
19276d0433f0SJayanth Dodderi Chidanand 		write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
19286d0433f0SJayanth Dodderi Chidanand 	}
19294ec4e545SJayanth Dodderi Chidanand 
19304ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
19314ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
19324ec4e545SJayanth Dodderi Chidanand 	}
19334ec4e545SJayanth Dodderi Chidanand 
193419d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
193519d52a83SAndre Przywara 		write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
193619d52a83SAndre Przywara 	}
193759f8882bSJayanth Dodderi Chidanand }
193859f8882bSJayanth Dodderi Chidanand 
19398b95e848SZelalem Aweke /*******************************************************************************
1940a0674ab0SJayanth Dodderi Chidanand  * The next couple of functions are used by runtime services to save and restore
1941a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1942532ed618SSoby Mathew  ******************************************************************************/
1943532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1944532ed618SSoby Mathew {
1945532ed618SSoby Mathew 	cpu_context_t *ctx;
1946532ed618SSoby Mathew 
1947532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1948a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1949532ed618SSoby Mathew 
19502825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
195117b4c0ddSDimitris Papastamos 
195217b4c0ddSDimitris Papastamos #if IMAGE_BL31
195317b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
195417b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
195517b4c0ddSDimitris Papastamos 	else
195617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
195717b4c0ddSDimitris Papastamos #endif
1958532ed618SSoby Mathew }
1959532ed618SSoby Mathew 
1960532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1961532ed618SSoby Mathew {
1962532ed618SSoby Mathew 	cpu_context_t *ctx;
1963532ed618SSoby Mathew 
1964532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1965a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1966532ed618SSoby Mathew 
19672825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
196817b4c0ddSDimitris Papastamos 
196917b4c0ddSDimitris Papastamos #if IMAGE_BL31
197017b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
197117b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
197217b4c0ddSDimitris Papastamos 	else
197317b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
197417b4c0ddSDimitris Papastamos #endif
1975532ed618SSoby Mathew }
1976532ed618SSoby Mathew 
1977a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1978a0674ab0SJayanth Dodderi Chidanand 
1979532ed618SSoby Mathew /*******************************************************************************
1980532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1981532ed618SSoby Mathew  * given security state with the given entrypoint
1982532ed618SSoby Mathew  ******************************************************************************/
1983532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1984532ed618SSoby Mathew {
1985532ed618SSoby Mathew 	cpu_context_t *ctx;
1986532ed618SSoby Mathew 	el3_state_t *state;
1987532ed618SSoby Mathew 
1988532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1989a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1990532ed618SSoby Mathew 
1991532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1992532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1993532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1994532ed618SSoby Mathew }
1995532ed618SSoby Mathew 
1996532ed618SSoby Mathew /*******************************************************************************
1997532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1998532ed618SSoby Mathew  * pertaining to the given security state
1999532ed618SSoby Mathew  ******************************************************************************/
2000532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
2001532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
2002532ed618SSoby Mathew {
2003532ed618SSoby Mathew 	cpu_context_t *ctx;
2004532ed618SSoby Mathew 	el3_state_t *state;
2005532ed618SSoby Mathew 
2006532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2007a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2008532ed618SSoby Mathew 
2009532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2010532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2011532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
2012532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
2013532ed618SSoby Mathew }
2014532ed618SSoby Mathew 
2015532ed618SSoby Mathew /*******************************************************************************
2016532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
2017532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
2018532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
2019532ed618SSoby Mathew  ******************************************************************************/
2020532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
2021532ed618SSoby Mathew 			  uint32_t bit_pos,
2022532ed618SSoby Mathew 			  uint32_t value)
2023532ed618SSoby Mathew {
2024532ed618SSoby Mathew 	cpu_context_t *ctx;
2025532ed618SSoby Mathew 	el3_state_t *state;
2026f1be00daSLouis Mayencourt 	u_register_t scr_el3;
2027532ed618SSoby Mathew 
2028532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2029a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2030532ed618SSoby Mathew 
2031532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
2032d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
2033532ed618SSoby Mathew 
2034532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
2035a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
2036532ed618SSoby Mathew 
2037532ed618SSoby Mathew 	/*
2038532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
2039532ed618SSoby Mathew 	 * and set it to its new value.
2040532ed618SSoby Mathew 	 */
2041532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2042f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2043d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
2044f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
2045532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2046532ed618SSoby Mathew }
2047532ed618SSoby Mathew 
2048532ed618SSoby Mathew /*******************************************************************************
2049532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2050532ed618SSoby Mathew  * given security state.
2051532ed618SSoby Mathew  ******************************************************************************/
2052f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
2053532ed618SSoby Mathew {
2054532ed618SSoby Mathew 	cpu_context_t *ctx;
2055532ed618SSoby Mathew 	el3_state_t *state;
2056532ed618SSoby Mathew 
2057532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2058a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2059532ed618SSoby Mathew 
2060532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2061532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2062f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
2063532ed618SSoby Mathew }
2064532ed618SSoby Mathew 
2065532ed618SSoby Mathew /*******************************************************************************
2066532ed618SSoby Mathew  * This function is used to program the context that's used for exception
2067532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2068532ed618SSoby Mathew  * the required security state
2069532ed618SSoby Mathew  ******************************************************************************/
2070532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
2071532ed618SSoby Mathew {
2072532ed618SSoby Mathew 	cpu_context_t *ctx;
2073532ed618SSoby Mathew 
2074532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2075a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2076532ed618SSoby Mathew 
2077532ed618SSoby Mathew 	cm_set_next_context(ctx);
2078532ed618SSoby Mathew }
2079