xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 8b95e8487006ff77a7d84fba5bd20ba7e68d8330)
1532ed618SSoby Mathew /*
22bbad1d1SZelalem Aweke  * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #include <assert.h>
840daecc1SAntonio Nino Diaz #include <stdbool.h>
9532ed618SSoby Mathew #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <platform_def.h>
1209d40e0eSAntonio Nino Diaz 
1309d40e0eSAntonio Nino Diaz #include <arch.h>
1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
15b7e398d6SSoby Mathew #include <arch_features.h>
1609d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1709d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1809d40e0eSAntonio Nino Diaz #include <context.h>
19*8b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2109d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2209d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
2309d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
24dc78e62dSjohpow01 #include <lib/extensions/sme.h>
2509d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
2609d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
27d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
28813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
298fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
306cac724dSjohpow01 #include <lib/extensions/twed.h>
3109d40e0eSAntonio Nino Diaz #include <lib/utils.h>
32532ed618SSoby Mathew 
33dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx);
34532ed618SSoby Mathew 
352bbad1d1SZelalem Aweke /******************************************************************************
362bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
372bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
382bbad1d1SZelalem Aweke  *****************************************************************************/
392bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
40532ed618SSoby Mathew {
412bbad1d1SZelalem Aweke 	u_register_t scr_el3;
422bbad1d1SZelalem Aweke 	el3_state_t *state;
432bbad1d1SZelalem Aweke 
442bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
452bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
462bbad1d1SZelalem Aweke 
472bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
48532ed618SSoby Mathew 	/*
492bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
502bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
51532ed618SSoby Mathew 	 */
522bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
532bbad1d1SZelalem Aweke #endif
542bbad1d1SZelalem Aweke 
552bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
562bbad1d1SZelalem Aweke 	/* Get Memory Tagging Extension support level */
572bbad1d1SZelalem Aweke 	unsigned int mte = get_armv8_5_mte_support();
582bbad1d1SZelalem Aweke #endif
592bbad1d1SZelalem Aweke 	/*
602bbad1d1SZelalem Aweke 	 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
612bbad1d1SZelalem Aweke 	 * is set, or when MTE is only implemented at EL0.
622bbad1d1SZelalem Aweke 	 */
632bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
642bbad1d1SZelalem Aweke 	assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
652bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
662bbad1d1SZelalem Aweke #else
672bbad1d1SZelalem Aweke 	if (mte == MTE_IMPLEMENTED_EL0) {
682bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
692bbad1d1SZelalem Aweke 	}
702bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */
712bbad1d1SZelalem Aweke 
722bbad1d1SZelalem Aweke 	/* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
732bbad1d1SZelalem Aweke 	if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) {
742bbad1d1SZelalem Aweke 		if (GET_RW(ep->spsr) != MODE_RW_64) {
752bbad1d1SZelalem Aweke 			ERROR("S-EL2 can not be used in AArch32\n.");
762bbad1d1SZelalem Aweke 			panic();
772bbad1d1SZelalem Aweke 		}
782bbad1d1SZelalem Aweke 
792bbad1d1SZelalem Aweke 		scr_el3 |= SCR_EEL2_BIT;
802bbad1d1SZelalem Aweke 	}
812bbad1d1SZelalem Aweke 
822bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
832bbad1d1SZelalem Aweke 
842bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
852bbad1d1SZelalem Aweke }
862bbad1d1SZelalem Aweke 
872bbad1d1SZelalem Aweke #if ENABLE_RME
882bbad1d1SZelalem Aweke /******************************************************************************
892bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
902bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
912bbad1d1SZelalem Aweke  *****************************************************************************/
922bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
932bbad1d1SZelalem Aweke {
942bbad1d1SZelalem Aweke 	u_register_t scr_el3;
952bbad1d1SZelalem Aweke 	el3_state_t *state;
962bbad1d1SZelalem Aweke 
972bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
982bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
992bbad1d1SZelalem Aweke 
1002bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT;
1012bbad1d1SZelalem Aweke 
1022bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1032bbad1d1SZelalem Aweke }
1042bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1052bbad1d1SZelalem Aweke 
1062bbad1d1SZelalem Aweke /******************************************************************************
1072bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1082bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1092bbad1d1SZelalem Aweke  *****************************************************************************/
1102bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1112bbad1d1SZelalem Aweke {
1122bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1132bbad1d1SZelalem Aweke 	el3_state_t *state;
1142bbad1d1SZelalem Aweke 
1152bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1162bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1172bbad1d1SZelalem Aweke 
1182bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
1192bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
1202bbad1d1SZelalem Aweke 
1212bbad1d1SZelalem Aweke #if !CTX_INCLUDE_PAUTH_REGS
1222bbad1d1SZelalem Aweke 	/*
1232bbad1d1SZelalem Aweke 	 * If the pointer authentication registers aren't saved during world
1242bbad1d1SZelalem Aweke 	 * switches the value of the registers can be leaked from the Secure to
1252bbad1d1SZelalem Aweke 	 * the Non-secure world. To prevent this, rather than enabling pointer
1262bbad1d1SZelalem Aweke 	 * authentication everywhere, we only enable it in the Non-secure world.
1272bbad1d1SZelalem Aweke 	 *
1282bbad1d1SZelalem Aweke 	 * If the Secure world wants to use pointer authentication,
1292bbad1d1SZelalem Aweke 	 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
1302bbad1d1SZelalem Aweke 	 */
1312bbad1d1SZelalem Aweke 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
1322bbad1d1SZelalem Aweke #endif /* !CTX_INCLUDE_PAUTH_REGS */
1332bbad1d1SZelalem Aweke 
1342bbad1d1SZelalem Aweke 	/* Allow access to Allocation Tags when MTE is implemented. */
1352bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
1362bbad1d1SZelalem Aweke 
1372bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
1382bbad1d1SZelalem Aweke 	/*
1392bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1402bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
1412bbad1d1SZelalem Aweke 	 */
1422bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
1432bbad1d1SZelalem Aweke #endif
1442bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
145*8b95e848SZelalem Aweke 
146*8b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
147*8b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
148*8b95e848SZelalem Aweke 
149*8b95e848SZelalem Aweke 	/*
150*8b95e848SZelalem Aweke 	 * Initialize SCTLR_EL2 context register using Endianness value
151*8b95e848SZelalem Aweke 	 * taken from the entrypoint attribute.
152*8b95e848SZelalem Aweke 	 */
153*8b95e848SZelalem Aweke 	u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
154*8b95e848SZelalem Aweke 	sctlr_el2 |= SCTLR_EL2_RES1;
155*8b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
156*8b95e848SZelalem Aweke 			sctlr_el2);
157*8b95e848SZelalem Aweke 
158*8b95e848SZelalem Aweke 	/*
159*8b95e848SZelalem Aweke 	 * The GICv3 driver initializes the ICC_SRE_EL2 register during
160*8b95e848SZelalem Aweke 	 * platform setup. Use the same setting for the corresponding
161*8b95e848SZelalem Aweke 	 * context register to make sure the correct bits are set when
162*8b95e848SZelalem Aweke 	 * restoring NS context.
163*8b95e848SZelalem Aweke 	 */
164*8b95e848SZelalem Aweke 	u_register_t icc_sre_el2 = read_icc_sre_el2();
165*8b95e848SZelalem Aweke 	icc_sre_el2 |= (ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT);
166*8b95e848SZelalem Aweke 	icc_sre_el2 |= (ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT);
167*8b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
168*8b95e848SZelalem Aweke 			icc_sre_el2);
169*8b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
170532ed618SSoby Mathew }
171532ed618SSoby Mathew 
172532ed618SSoby Mathew /*******************************************************************************
1732bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
1742bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
1752bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
176532ed618SSoby Mathew  *
1778aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
178532ed618SSoby Mathew  * timer availability for the new execution context.
179532ed618SSoby Mathew  ******************************************************************************/
1802bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
181532ed618SSoby Mathew {
182f1be00daSLouis Mayencourt 	u_register_t scr_el3;
183532ed618SSoby Mathew 	el3_state_t *state;
184532ed618SSoby Mathew 	gp_regs_t *gp_regs;
185eeb5a7b5SDeepika Bhavnani 	u_register_t sctlr_elx, actlr_elx;
186532ed618SSoby Mathew 
187532ed618SSoby Mathew 	/* Clear any residual register values from the context */
18832f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
189532ed618SSoby Mathew 
190532ed618SSoby Mathew 	/*
19118f2efd6SDavid Cunado 	 * SCR_EL3 was initialised during reset sequence in macro
19218f2efd6SDavid Cunado 	 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
19318f2efd6SDavid Cunado 	 * affect the next EL.
19418f2efd6SDavid Cunado 	 *
19518f2efd6SDavid Cunado 	 * The following fields are initially set to zero and then updated to
19618f2efd6SDavid Cunado 	 * the required value depending on the state of the SPSR_EL3 and the
19718f2efd6SDavid Cunado 	 * Security state and entrypoint attributes of the next EL.
198532ed618SSoby Mathew 	 */
199f1be00daSLouis Mayencourt 	scr_el3 = read_scr();
200532ed618SSoby Mathew 	scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
2012bbad1d1SZelalem Aweke 			SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
202c5ea4f8aSZelalem Aweke 
20318f2efd6SDavid Cunado 	/*
20418f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
20518f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
20618f2efd6SDavid Cunado 	 */
207c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
208532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
209c5ea4f8aSZelalem Aweke 	}
2102bbad1d1SZelalem Aweke 
21118f2efd6SDavid Cunado 	/*
21218f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
21318f2efd6SDavid Cunado 	 *  Secure timer registers to EL3, from AArch64 state only, if specified
21418f2efd6SDavid Cunado 	 *  by the entrypoint attributes.
21518f2efd6SDavid Cunado 	 */
216c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
217532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
218c5ea4f8aSZelalem Aweke 	}
219532ed618SSoby Mathew 
220cb4ec47bSjohpow01 	/*
221cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
222cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
223cb4ec47bSjohpow01 	 */
224cb4ec47bSjohpow01 #if ENABLE_FEAT_HCX
225cb4ec47bSjohpow01 	scr_el3 |= SCR_HXEn_BIT;
226cb4ec47bSjohpow01 #endif
227cb4ec47bSjohpow01 
228fbc44bd1SVarun Wadekar #if RAS_TRAP_LOWER_EL_ERR_ACCESS
229fbc44bd1SVarun Wadekar 	/*
230fbc44bd1SVarun Wadekar 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
231fbc44bd1SVarun Wadekar 	 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
232fbc44bd1SVarun Wadekar 	 */
233fbc44bd1SVarun Wadekar 	scr_el3 |= SCR_TERR_BIT;
234fbc44bd1SVarun Wadekar #endif
235fbc44bd1SVarun Wadekar 
23624f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST
23718f2efd6SDavid Cunado 	/*
23818f2efd6SDavid Cunado 	 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
23918f2efd6SDavid Cunado 	 * to EL3 when executing at a lower EL. When executing at EL3, External
24018f2efd6SDavid Cunado 	 * Aborts are taken to EL3.
24118f2efd6SDavid Cunado 	 */
242532ed618SSoby Mathew 	scr_el3 &= ~SCR_EA_BIT;
243532ed618SSoby Mathew #endif
244532ed618SSoby Mathew 
2451a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
2461a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
2471a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
2481a7c1cfeSJeenu Viswambharan #endif
2491a7c1cfeSJeenu Viswambharan 
2505283962eSAntonio Nino Diaz 	/*
2512bbad1d1SZelalem Aweke 	 * CPTR_EL3 was initialized out of reset, copy that value to the
2522bbad1d1SZelalem Aweke 	 * context register.
2535283962eSAntonio Nino Diaz 	 */
25468ac5ed0SArunachalam Ganapathy 	write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
255532ed618SSoby Mathew 
256532ed618SSoby Mathew 	/*
25718f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
25818f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
25918f2efd6SDavid Cunado 	 * next mode is Hyp.
260110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
261110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
262110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
26329d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
26429d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
26529d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
266532ed618SSoby Mathew 	 */
267a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
268a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
269a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
270532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
271110ee433SJimmy Brisson 
272110ee433SJimmy Brisson 		if (is_armv8_6_fgt_present()) {
273110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
274110ee433SJimmy Brisson 		}
27529d0ee54SJimmy Brisson 
27629d0ee54SJimmy Brisson 		if (get_armv8_6_ecv_support()
27729d0ee54SJimmy Brisson 		    == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
27829d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
27929d0ee54SJimmy Brisson 		}
280532ed618SSoby Mathew 	}
281532ed618SSoby Mathew 
28218f2efd6SDavid Cunado 	/*
283873d4241Sjohpow01 	 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3
284873d4241Sjohpow01 	 * and EL2, when clear, this bit traps accesses from EL2 so we set it
285873d4241Sjohpow01 	 * to 1 when EL2 is present.
286873d4241Sjohpow01 	 */
287873d4241Sjohpow01 	if (is_armv8_6_feat_amuv1p1_present() &&
288873d4241Sjohpow01 		(el_implemented(2) != EL_IMPL_NONE)) {
289873d4241Sjohpow01 		scr_el3 |= SCR_AMVOFFEN_BIT;
290873d4241Sjohpow01 	}
291873d4241Sjohpow01 
292873d4241Sjohpow01 	/*
29318f2efd6SDavid Cunado 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
29418f2efd6SDavid Cunado 	 * execution state setting all fields rather than relying of the hw.
29518f2efd6SDavid Cunado 	 * Some fields have architecturally UNKNOWN reset values and these are
29618f2efd6SDavid Cunado 	 * set to zero.
29718f2efd6SDavid Cunado 	 *
29818f2efd6SDavid Cunado 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
29918f2efd6SDavid Cunado 	 *
30018f2efd6SDavid Cunado 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
30118f2efd6SDavid Cunado 	 *  required by PSCI specification)
30218f2efd6SDavid Cunado 	 */
303a0fee747SAntonio Nino Diaz 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
304c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
30518f2efd6SDavid Cunado 		sctlr_elx |= SCTLR_EL1_RES1;
306c5ea4f8aSZelalem Aweke 	} else {
30718f2efd6SDavid Cunado 		/*
30818f2efd6SDavid Cunado 		 * If the target execution state is AArch32 then the following
30918f2efd6SDavid Cunado 		 * fields need to be set.
31018f2efd6SDavid Cunado 		 *
31118f2efd6SDavid Cunado 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
31218f2efd6SDavid Cunado 		 *  instructions are not trapped to EL1.
31318f2efd6SDavid Cunado 		 *
31418f2efd6SDavid Cunado 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
31518f2efd6SDavid Cunado 		 *  instructions are not trapped to EL1.
31618f2efd6SDavid Cunado 		 *
31718f2efd6SDavid Cunado 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
31818f2efd6SDavid Cunado 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
31918f2efd6SDavid Cunado 		 */
32018f2efd6SDavid Cunado 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
32118f2efd6SDavid Cunado 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
32218f2efd6SDavid Cunado 	}
32318f2efd6SDavid Cunado 
3245f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
3255f5d1ed7SLouis Mayencourt 	/*
3265f5d1ed7SLouis Mayencourt 	 * If workaround of errata 764081 for Cortex-A75 is used then set
3275f5d1ed7SLouis Mayencourt 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
3285f5d1ed7SLouis Mayencourt 	 */
3295f5d1ed7SLouis Mayencourt 	sctlr_elx |= SCTLR_IESB_BIT;
3305f5d1ed7SLouis Mayencourt #endif
3315f5d1ed7SLouis Mayencourt 
3326cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
3336cac724dSjohpow01 	if (is_armv8_6_twed_present()) {
3346cac724dSjohpow01 		uint32_t delay = plat_arm_set_twedel_scr_el3();
3356cac724dSjohpow01 
3366cac724dSjohpow01 		if (delay != TWED_DISABLED) {
3376cac724dSjohpow01 			/* Make sure delay value fits */
3386cac724dSjohpow01 			assert((delay & ~SCR_TWEDEL_MASK) == 0U);
3396cac724dSjohpow01 
3406cac724dSjohpow01 			/* Set delay in SCR_EL3 */
3416cac724dSjohpow01 			scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
3426cac724dSjohpow01 			scr_el3 |= ((delay & SCR_TWEDEL_MASK)
3436cac724dSjohpow01 					<< SCR_TWEDEL_SHIFT);
3446cac724dSjohpow01 
3456cac724dSjohpow01 			/* Enable WFE delay */
3466cac724dSjohpow01 			scr_el3 |= SCR_TWEDEn_BIT;
3476cac724dSjohpow01 		}
3486cac724dSjohpow01 	}
3496cac724dSjohpow01 
35018f2efd6SDavid Cunado 	/*
35118f2efd6SDavid Cunado 	 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
3522e61d687SOlivier Deprez 	 * and other EL2 registers are set up by cm_prepare_el3_exit() as they
35318f2efd6SDavid Cunado 	 * are not part of the stored cpu_context.
35418f2efd6SDavid Cunado 	 */
3552825946eSMax Shvetsov 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
35618f2efd6SDavid Cunado 
3572ab9617eSVarun Wadekar 	/*
3582ab9617eSVarun Wadekar 	 * Base the context ACTLR_EL1 on the current value, as it is
3592ab9617eSVarun Wadekar 	 * implementation defined. The context restore process will write
3602ab9617eSVarun Wadekar 	 * the value from the context to the actual register and can cause
3612ab9617eSVarun Wadekar 	 * problems for processor cores that don't expect certain bits to
3622ab9617eSVarun Wadekar 	 * be zero.
3632ab9617eSVarun Wadekar 	 */
3642ab9617eSVarun Wadekar 	actlr_elx = read_actlr_el1();
3652825946eSMax Shvetsov 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
3662ab9617eSVarun Wadekar 
3673e61b2b5SDavid Cunado 	/*
368e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
369e290a8fcSAlexei Fedorov 	 * before doing ERET
3703e61b2b5SDavid Cunado 	 */
371532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
372532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
373532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
374532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
375532ed618SSoby Mathew 
376532ed618SSoby Mathew 	/*
377532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
378532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
379532ed618SSoby Mathew 	 */
380532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
381532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
382532ed618SSoby Mathew }
383532ed618SSoby Mathew 
384532ed618SSoby Mathew /*******************************************************************************
3852bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
3862bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
3872bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
3882bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
3892bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
3902bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
3912bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
3922bbad1d1SZelalem Aweke  * state cpu context pointers.
3932bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
3942bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
3952bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
3962bbad1d1SZelalem Aweke  ******************************************************************************/
3972bbad1d1SZelalem Aweke void __init cm_init(void)
3982bbad1d1SZelalem Aweke {
3992bbad1d1SZelalem Aweke 	/*
4002bbad1d1SZelalem Aweke 	 * The context management library has only global data to intialize, but
4012bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
4022bbad1d1SZelalem Aweke 	 */
4032bbad1d1SZelalem Aweke }
4042bbad1d1SZelalem Aweke 
4052bbad1d1SZelalem Aweke /*******************************************************************************
4062bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
4072bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
4082bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
4092bbad1d1SZelalem Aweke  ******************************************************************************/
4102bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
4112bbad1d1SZelalem Aweke {
4122bbad1d1SZelalem Aweke 	unsigned int security_state;
4132bbad1d1SZelalem Aweke 
4142bbad1d1SZelalem Aweke 	assert(ctx != NULL);
4152bbad1d1SZelalem Aweke 
4162bbad1d1SZelalem Aweke 	/*
4172bbad1d1SZelalem Aweke 	 * Perform initializations that are common
4182bbad1d1SZelalem Aweke 	 * to all security states
4192bbad1d1SZelalem Aweke 	 */
4202bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
4212bbad1d1SZelalem Aweke 
4222bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
4232bbad1d1SZelalem Aweke 
4242bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
4252bbad1d1SZelalem Aweke 	switch (security_state) {
4262bbad1d1SZelalem Aweke 	case SECURE:
4272bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
4282bbad1d1SZelalem Aweke 		break;
4292bbad1d1SZelalem Aweke #if ENABLE_RME
4302bbad1d1SZelalem Aweke 	case REALM:
4312bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
4322bbad1d1SZelalem Aweke 		break;
4332bbad1d1SZelalem Aweke #endif
4342bbad1d1SZelalem Aweke 	case NON_SECURE:
4352bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
4362bbad1d1SZelalem Aweke 		break;
4372bbad1d1SZelalem Aweke 	default:
4382bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
4392bbad1d1SZelalem Aweke 		panic();
4402bbad1d1SZelalem Aweke 		break;
4412bbad1d1SZelalem Aweke 	}
4422bbad1d1SZelalem Aweke }
4432bbad1d1SZelalem Aweke 
4442bbad1d1SZelalem Aweke /*******************************************************************************
4450fd0f222SDimitris Papastamos  * Enable architecture extensions on first entry to Non-secure world.
4460fd0f222SDimitris Papastamos  * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
4470fd0f222SDimitris Papastamos  * it is zero.
4480fd0f222SDimitris Papastamos  ******************************************************************************/
449dc78e62dSjohpow01 static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
4500fd0f222SDimitris Papastamos {
4510fd0f222SDimitris Papastamos #if IMAGE_BL31
452281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS
453281a08ccSDimitris Papastamos 	spe_enable(el2_unused);
454281a08ccSDimitris Papastamos #endif
455380559c1SDimitris Papastamos 
456380559c1SDimitris Papastamos #if ENABLE_AMU
45768ac5ed0SArunachalam Ganapathy 	amu_enable(el2_unused, ctx);
45868ac5ed0SArunachalam Ganapathy #endif
45968ac5ed0SArunachalam Ganapathy 
460dc78e62dSjohpow01 #if ENABLE_SME_FOR_NS
461dc78e62dSjohpow01 	/* Enable SME, SVE, and FPU/SIMD for non-secure world. */
462dc78e62dSjohpow01 	sme_enable(ctx);
463dc78e62dSjohpow01 #elif ENABLE_SVE_FOR_NS
464dc78e62dSjohpow01 	/* Enable SVE and FPU/SIMD for non-secure world. */
46568ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
466380559c1SDimitris Papastamos #endif
4671a853370SDavid Cunado 
4685f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS
4695f835918SJeenu Viswambharan 	mpam_enable(el2_unused);
4705f835918SJeenu Viswambharan #endif
471813524eaSManish V Badarkhe 
472813524eaSManish V Badarkhe #if ENABLE_TRBE_FOR_NS
473813524eaSManish V Badarkhe 	trbe_enable();
474813524eaSManish V Badarkhe #endif /* ENABLE_TRBE_FOR_NS */
475813524eaSManish V Badarkhe 
476d4582d30SManish V Badarkhe #if ENABLE_SYS_REG_TRACE_FOR_NS
477d4582d30SManish V Badarkhe 	sys_reg_trace_enable(ctx);
478d4582d30SManish V Badarkhe #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
479d4582d30SManish V Badarkhe 
4808fcd3d96SManish V Badarkhe #if ENABLE_TRF_FOR_NS
4818fcd3d96SManish V Badarkhe 	trf_enable();
4828fcd3d96SManish V Badarkhe #endif /* ENABLE_TRF_FOR_NS */
4830fd0f222SDimitris Papastamos #endif
4840fd0f222SDimitris Papastamos }
4850fd0f222SDimitris Papastamos 
4860fd0f222SDimitris Papastamos /*******************************************************************************
48768ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
48868ac5ed0SArunachalam Ganapathy  ******************************************************************************/
489dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
49068ac5ed0SArunachalam Ganapathy {
49168ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
492dc78e62dSjohpow01  #if ENABLE_SME_FOR_NS
493dc78e62dSjohpow01   #if ENABLE_SME_FOR_SWD
494dc78e62dSjohpow01 	/*
495dc78e62dSjohpow01 	 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
496dc78e62dSjohpow01 	 * ensure SME, SVE, and FPU/SIMD context properly managed.
497dc78e62dSjohpow01 	 */
498dc78e62dSjohpow01 	sme_enable(ctx);
499dc78e62dSjohpow01   #else /* ENABLE_SME_FOR_SWD */
500dc78e62dSjohpow01 	/*
501dc78e62dSjohpow01 	 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
502dc78e62dSjohpow01 	 * safely use the associated registers.
503dc78e62dSjohpow01 	 */
504dc78e62dSjohpow01 	sme_disable(ctx);
505dc78e62dSjohpow01   #endif /* ENABLE_SME_FOR_SWD */
506dc78e62dSjohpow01  #elif ENABLE_SVE_FOR_NS
50768ac5ed0SArunachalam Ganapathy   #if ENABLE_SVE_FOR_SWD
508dc78e62dSjohpow01 	/*
509dc78e62dSjohpow01 	 * Enable SVE and FPU in secure context, secure manager must ensure that
510dc78e62dSjohpow01 	 * the SVE and FPU register contexts are properly managed.
511dc78e62dSjohpow01 	 */
51268ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
513dc78e62dSjohpow01  #else /* ENABLE_SVE_FOR_SWD */
514dc78e62dSjohpow01 	/*
515dc78e62dSjohpow01 	 * Disable SVE and FPU in secure context so non-secure world can safely
516dc78e62dSjohpow01 	 * use them.
517dc78e62dSjohpow01 	 */
518dc78e62dSjohpow01 	sve_disable(ctx);
519dc78e62dSjohpow01   #endif /* ENABLE_SVE_FOR_SWD */
520dc78e62dSjohpow01  #endif /* ENABLE_SVE_FOR_NS */
521dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
52268ac5ed0SArunachalam Ganapathy }
52368ac5ed0SArunachalam Ganapathy 
52468ac5ed0SArunachalam Ganapathy /*******************************************************************************
525532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
526532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
527532ed618SSoby Mathew  * specified by the entry_point_info structure.
528532ed618SSoby Mathew  ******************************************************************************/
529532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
530532ed618SSoby Mathew 			      const entry_point_info_t *ep)
531532ed618SSoby Mathew {
532532ed618SSoby Mathew 	cpu_context_t *ctx;
533532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
5341634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
535532ed618SSoby Mathew }
536532ed618SSoby Mathew 
537532ed618SSoby Mathew /*******************************************************************************
538532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
539532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
540532ed618SSoby Mathew  * entry_point_info structure.
541532ed618SSoby Mathew  ******************************************************************************/
542532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
543532ed618SSoby Mathew {
544532ed618SSoby Mathew 	cpu_context_t *ctx;
545532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
5461634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
547532ed618SSoby Mathew }
548532ed618SSoby Mathew 
549532ed618SSoby Mathew /*******************************************************************************
550c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
551c5ea4f8aSZelalem Aweke  * normal world.
552532ed618SSoby Mathew  *
553532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
554532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
555532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
556532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
557532ed618SSoby Mathew  ******************************************************************************/
558532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
559532ed618SSoby Mathew {
560f1be00daSLouis Mayencourt 	u_register_t sctlr_elx, scr_el3, mdcr_el2;
561532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
56240daecc1SAntonio Nino Diaz 	bool el2_unused = false;
563a0fee747SAntonio Nino Diaz 	uint64_t hcr_el2 = 0U;
564532ed618SSoby Mathew 
565a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
566532ed618SSoby Mathew 
567532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
568f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
569a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
570a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
571532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
5722825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
573532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
5742e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
575532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
5765f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
5775f5d1ed7SLouis Mayencourt 			/*
5785f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
5795f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
5805f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
5815f5d1ed7SLouis Mayencourt 			 */
5825f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
5835f5d1ed7SLouis Mayencourt #endif
584532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
585a0fee747SAntonio Nino Diaz 		} else if (el_implemented(2) != EL_IMPL_NONE) {
58640daecc1SAntonio Nino Diaz 			el2_unused = true;
5870fd0f222SDimitris Papastamos 
58818f2efd6SDavid Cunado 			/*
58918f2efd6SDavid Cunado 			 * EL2 present but unused, need to disable safely.
59018f2efd6SDavid Cunado 			 * SCTLR_EL2 can be ignored in this case.
59118f2efd6SDavid Cunado 			 *
5923ff4aaacSJeenu Viswambharan 			 * Set EL2 register width appropriately: Set HCR_EL2
5933ff4aaacSJeenu Viswambharan 			 * field to match SCR_EL3.RW.
59418f2efd6SDavid Cunado 			 */
595a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_RW_BIT) != 0U)
5963ff4aaacSJeenu Viswambharan 				hcr_el2 |= HCR_RW_BIT;
5973ff4aaacSJeenu Viswambharan 
5983ff4aaacSJeenu Viswambharan 			/*
5993ff4aaacSJeenu Viswambharan 			 * For Armv8.3 pointer authentication feature, disable
6003ff4aaacSJeenu Viswambharan 			 * traps to EL2 when accessing key registers or using
6013ff4aaacSJeenu Viswambharan 			 * pointer authentication instructions from lower ELs.
6023ff4aaacSJeenu Viswambharan 			 */
6033ff4aaacSJeenu Viswambharan 			hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
6043ff4aaacSJeenu Viswambharan 
6053ff4aaacSJeenu Viswambharan 			write_hcr_el2(hcr_el2);
606532ed618SSoby Mathew 
60718f2efd6SDavid Cunado 			/*
60818f2efd6SDavid Cunado 			 * Initialise CPTR_EL2 setting all fields rather than
60918f2efd6SDavid Cunado 			 * relying on the hw. All fields have architecturally
61018f2efd6SDavid Cunado 			 * UNKNOWN reset values.
61118f2efd6SDavid Cunado 			 *
61218f2efd6SDavid Cunado 			 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
61318f2efd6SDavid Cunado 			 *  accesses to the CPACR_EL1 or CPACR from both
61418f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
61518f2efd6SDavid Cunado 			 *
61618f2efd6SDavid Cunado 			 * CPTR_EL2.TTA: Set to zero so that Non-secure System
61718f2efd6SDavid Cunado 			 *  register accesses to the trace registers from both
61818f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
619d4582d30SManish V Badarkhe 			 *  If PE trace unit System registers are not implemented
620d4582d30SManish V Badarkhe 			 *  then this bit is reserved, and must be set to zero.
62118f2efd6SDavid Cunado 			 *
62218f2efd6SDavid Cunado 			 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
62318f2efd6SDavid Cunado 			 *  to SIMD and floating-point functionality from both
62418f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
62518f2efd6SDavid Cunado 			 */
62618f2efd6SDavid Cunado 			write_cptr_el2(CPTR_EL2_RESET_VAL &
62718f2efd6SDavid Cunado 					~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
62818f2efd6SDavid Cunado 					| CPTR_EL2_TFP_BIT));
629532ed618SSoby Mathew 
63018f2efd6SDavid Cunado 			/*
6318aabea33SPaul Beesley 			 * Initialise CNTHCTL_EL2. All fields are
63218f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset and are set to zero
63318f2efd6SDavid Cunado 			 * except for field(s) listed below.
63418f2efd6SDavid Cunado 			 *
635c5ea4f8aSZelalem Aweke 			 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
63618f2efd6SDavid Cunado 			 *  Hyp mode of Non-secure EL0 and EL1 accesses to the
63718f2efd6SDavid Cunado 			 *  physical timer registers.
63818f2efd6SDavid Cunado 			 *
63918f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
64018f2efd6SDavid Cunado 			 *  Hyp mode of  Non-secure EL0 and EL1 accesses to the
64118f2efd6SDavid Cunado 			 *  physical counter registers.
64218f2efd6SDavid Cunado 			 */
64318f2efd6SDavid Cunado 			write_cnthctl_el2(CNTHCTL_RESET_VAL |
64418f2efd6SDavid Cunado 						EL1PCEN_BIT | EL1PCTEN_BIT);
645532ed618SSoby Mathew 
64618f2efd6SDavid Cunado 			/*
64718f2efd6SDavid Cunado 			 * Initialise CNTVOFF_EL2 to zero as it resets to an
64818f2efd6SDavid Cunado 			 * architecturally UNKNOWN value.
64918f2efd6SDavid Cunado 			 */
650532ed618SSoby Mathew 			write_cntvoff_el2(0);
651532ed618SSoby Mathew 
65218f2efd6SDavid Cunado 			/*
65318f2efd6SDavid Cunado 			 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
65418f2efd6SDavid Cunado 			 * MPIDR_EL1 respectively.
65518f2efd6SDavid Cunado 			 */
656532ed618SSoby Mathew 			write_vpidr_el2(read_midr_el1());
657532ed618SSoby Mathew 			write_vmpidr_el2(read_mpidr_el1());
658532ed618SSoby Mathew 
659532ed618SSoby Mathew 			/*
66018f2efd6SDavid Cunado 			 * Initialise VTTBR_EL2. All fields are architecturally
66118f2efd6SDavid Cunado 			 * UNKNOWN on reset.
66218f2efd6SDavid Cunado 			 *
66318f2efd6SDavid Cunado 			 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
66418f2efd6SDavid Cunado 			 *  2 address translation is disabled, cache maintenance
66518f2efd6SDavid Cunado 			 *  operations depend on the VMID.
66618f2efd6SDavid Cunado 			 *
66718f2efd6SDavid Cunado 			 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
66818f2efd6SDavid Cunado 			 *  translation is disabled.
669532ed618SSoby Mathew 			 */
67018f2efd6SDavid Cunado 			write_vttbr_el2(VTTBR_RESET_VAL &
67118f2efd6SDavid Cunado 				~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
67218f2efd6SDavid Cunado 				| (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
67318f2efd6SDavid Cunado 
674495f3d3cSDavid Cunado 			/*
67518f2efd6SDavid Cunado 			 * Initialise MDCR_EL2, setting all fields rather than
67618f2efd6SDavid Cunado 			 * relying on hw. Some fields are architecturally
67718f2efd6SDavid Cunado 			 * UNKNOWN on reset.
67818f2efd6SDavid Cunado 			 *
679e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HLP: Set to one so that event counter
680e290a8fcSAlexei Fedorov 			 *  overflow, that is recorded in PMOVSCLR_EL0[0-30],
681e290a8fcSAlexei Fedorov 			 *  occurs on the increment that changes
682e290a8fcSAlexei Fedorov 			 *  PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
683e290a8fcSAlexei Fedorov 			 *  implemented. This bit is RES0 in versions of the
684e290a8fcSAlexei Fedorov 			 *  architecture earlier than ARMv8.5, setting it to 1
685e290a8fcSAlexei Fedorov 			 *  doesn't have any effect on them.
686e290a8fcSAlexei Fedorov 			 *
687e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TTRF: Set to zero so that access to Trace
688e290a8fcSAlexei Fedorov 			 *  Filter Control register TRFCR_EL1 at EL1 is not
689e290a8fcSAlexei Fedorov 			 *  trapped to EL2. This bit is RES0 in versions of
690e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.4.
691e290a8fcSAlexei Fedorov 			 *
692e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HPMD: Set to one so that event counting is
693e290a8fcSAlexei Fedorov 			 *  prohibited at EL2. This bit is RES0 in versions of
694e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.1, setting it
695e290a8fcSAlexei Fedorov 			 *  to 1 doesn't have any effect on them.
696e290a8fcSAlexei Fedorov 			 *
697e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TPMS: Set to zero so that accesses to
698e290a8fcSAlexei Fedorov 			 *  Statistical Profiling control registers from EL1
699e290a8fcSAlexei Fedorov 			 *  do not trap to EL2. This bit is RES0 when SPE is
700e290a8fcSAlexei Fedorov 			 *  not implemented.
701e290a8fcSAlexei Fedorov 			 *
70218f2efd6SDavid Cunado 			 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
70318f2efd6SDavid Cunado 			 *  EL1 System register accesses to the Debug ROM
70418f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
70518f2efd6SDavid Cunado 			 *
70618f2efd6SDavid Cunado 			 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
70718f2efd6SDavid Cunado 			 *  System register accesses to the powerdown debug
70818f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
70918f2efd6SDavid Cunado 			 *
71018f2efd6SDavid Cunado 			 * MDCR_EL2.TDA: Set to zero so that System register
71118f2efd6SDavid Cunado 			 *  accesses to the debug registers do not trap to EL2.
71218f2efd6SDavid Cunado 			 *
71318f2efd6SDavid Cunado 			 * MDCR_EL2.TDE: Set to zero so that debug exceptions
71418f2efd6SDavid Cunado 			 *  are not routed to EL2.
71518f2efd6SDavid Cunado 			 *
71618f2efd6SDavid Cunado 			 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
71718f2efd6SDavid Cunado 			 *  Monitors.
71818f2efd6SDavid Cunado 			 *
71918f2efd6SDavid Cunado 			 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
72018f2efd6SDavid Cunado 			 *  EL1 accesses to all Performance Monitors registers
72118f2efd6SDavid Cunado 			 *  are not trapped to EL2.
72218f2efd6SDavid Cunado 			 *
72318f2efd6SDavid Cunado 			 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
72418f2efd6SDavid Cunado 			 *  and EL1 accesses to the PMCR_EL0 or PMCR are not
72518f2efd6SDavid Cunado 			 *  trapped to EL2.
72618f2efd6SDavid Cunado 			 *
72718f2efd6SDavid Cunado 			 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
72818f2efd6SDavid Cunado 			 *  architecturally-defined reset value.
72940ff9074SManish V Badarkhe 			 *
73040ff9074SManish V Badarkhe 			 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
73140ff9074SManish V Badarkhe 			 *  owning exception level is NS-EL1 and, tracing is
73240ff9074SManish V Badarkhe 			 *  prohibited at NS-EL2. These bits are RES0 when
73340ff9074SManish V Badarkhe 			 *  FEAT_TRBE is not implemented.
734495f3d3cSDavid Cunado 			 */
735e290a8fcSAlexei Fedorov 			mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
736e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPMD) |
73718f2efd6SDavid Cunado 				   ((read_pmcr_el0() & PMCR_EL0_N_BITS)
73818f2efd6SDavid Cunado 				   >> PMCR_EL0_N_SHIFT)) &
739e290a8fcSAlexei Fedorov 				   ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
740e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
741e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
742e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
74340ff9074SManish V Badarkhe 				     MDCR_EL2_TPMCR_BIT |
74440ff9074SManish V Badarkhe 				     MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
745d832aee9Sdp-arm 
746d832aee9Sdp-arm 			write_mdcr_el2(mdcr_el2);
747d832aee9Sdp-arm 
748939f66d6SDavid Cunado 			/*
74918f2efd6SDavid Cunado 			 * Initialise HSTR_EL2. All fields are architecturally
75018f2efd6SDavid Cunado 			 * UNKNOWN on reset.
75118f2efd6SDavid Cunado 			 *
75218f2efd6SDavid Cunado 			 * HSTR_EL2.T<n>: Set all these fields to zero so that
75318f2efd6SDavid Cunado 			 *  Non-secure EL0 or EL1 accesses to System registers
75418f2efd6SDavid Cunado 			 *  do not trap to EL2.
755939f66d6SDavid Cunado 			 */
75618f2efd6SDavid Cunado 			write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
757939f66d6SDavid Cunado 			/*
75818f2efd6SDavid Cunado 			 * Initialise CNTHP_CTL_EL2. All fields are
75918f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset.
76018f2efd6SDavid Cunado 			 *
76118f2efd6SDavid Cunado 			 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
76218f2efd6SDavid Cunado 			 *  physical timer and prevent timer interrupts.
763939f66d6SDavid Cunado 			 */
76418f2efd6SDavid Cunado 			write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
76518f2efd6SDavid Cunado 						~(CNTHP_CTL_ENABLE_BIT));
766532ed618SSoby Mathew 		}
767dc78e62dSjohpow01 		manage_extensions_nonsecure(el2_unused, ctx);
768532ed618SSoby Mathew 	}
769532ed618SSoby Mathew 
77017b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
77117b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
772532ed618SSoby Mathew }
773532ed618SSoby Mathew 
77428f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
77528f39f02SMax Shvetsov /*******************************************************************************
77628f39f02SMax Shvetsov  * Save EL2 sysreg context
77728f39f02SMax Shvetsov  ******************************************************************************/
77828f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
77928f39f02SMax Shvetsov {
78028f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
78128f39f02SMax Shvetsov 
78228f39f02SMax Shvetsov 	/*
783c5ea4f8aSZelalem Aweke 	 * Always save the non-secure and realm EL2 context, only save the
78428f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
78528f39f02SMax Shvetsov 	 */
786c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
7876b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
78828f39f02SMax Shvetsov 		cpu_context_t *ctx;
78928f39f02SMax Shvetsov 
79028f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
79128f39f02SMax Shvetsov 		assert(ctx != NULL);
79228f39f02SMax Shvetsov 
7932825946eSMax Shvetsov 		el2_sysregs_context_save(get_el2_sysregs_ctx(ctx));
79428f39f02SMax Shvetsov 	}
79528f39f02SMax Shvetsov }
79628f39f02SMax Shvetsov 
79728f39f02SMax Shvetsov /*******************************************************************************
79828f39f02SMax Shvetsov  * Restore EL2 sysreg context
79928f39f02SMax Shvetsov  ******************************************************************************/
80028f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
80128f39f02SMax Shvetsov {
80228f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
80328f39f02SMax Shvetsov 
80428f39f02SMax Shvetsov 	/*
805c5ea4f8aSZelalem Aweke 	 * Always restore the non-secure and realm EL2 context, only restore the
80628f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
80728f39f02SMax Shvetsov 	 */
808c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
8096b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
81028f39f02SMax Shvetsov 		cpu_context_t *ctx;
81128f39f02SMax Shvetsov 
81228f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
81328f39f02SMax Shvetsov 		assert(ctx != NULL);
81428f39f02SMax Shvetsov 
8152825946eSMax Shvetsov 		el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx));
81628f39f02SMax Shvetsov 	}
81728f39f02SMax Shvetsov }
81828f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
81928f39f02SMax Shvetsov 
820532ed618SSoby Mathew /*******************************************************************************
821*8b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
822*8b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
823*8b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
824*8b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
825*8b95e848SZelalem Aweke  ******************************************************************************/
826*8b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
827*8b95e848SZelalem Aweke {
828*8b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
829*8b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
830*8b95e848SZelalem Aweke 	assert(ctx != NULL);
831*8b95e848SZelalem Aweke 
832*8b95e848SZelalem Aweke 	/*
833*8b95e848SZelalem Aweke 	 * Currently some extensions are configured using
834*8b95e848SZelalem Aweke 	 * direct register updates. Therefore, do this here
835*8b95e848SZelalem Aweke 	 * instead of when setting up context.
836*8b95e848SZelalem Aweke 	 */
837*8b95e848SZelalem Aweke 	manage_extensions_nonsecure(0, ctx);
838*8b95e848SZelalem Aweke 
839*8b95e848SZelalem Aweke 	/*
840*8b95e848SZelalem Aweke 	 * Set the NS bit to be able to access the ICC_SRE_EL2
841*8b95e848SZelalem Aweke 	 * register when restoring context.
842*8b95e848SZelalem Aweke 	 */
843*8b95e848SZelalem Aweke 	write_scr_el3(read_scr_el3() | SCR_NS_BIT);
844*8b95e848SZelalem Aweke 
845*8b95e848SZelalem Aweke 	/* Restore EL2 and EL1 sysreg contexts */
846*8b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
847*8b95e848SZelalem Aweke 	cm_el1_sysregs_context_restore(NON_SECURE);
848*8b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
849*8b95e848SZelalem Aweke #else
850*8b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
851*8b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
852*8b95e848SZelalem Aweke }
853*8b95e848SZelalem Aweke 
854*8b95e848SZelalem Aweke /*******************************************************************************
855532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
856532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
857532ed618SSoby Mathew  * state.
858532ed618SSoby Mathew  ******************************************************************************/
859532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
860532ed618SSoby Mathew {
861532ed618SSoby Mathew 	cpu_context_t *ctx;
862532ed618SSoby Mathew 
863532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
864a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
865532ed618SSoby Mathew 
8662825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
86717b4c0ddSDimitris Papastamos 
86817b4c0ddSDimitris Papastamos #if IMAGE_BL31
86917b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
87017b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
87117b4c0ddSDimitris Papastamos 	else
87217b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
87317b4c0ddSDimitris Papastamos #endif
874532ed618SSoby Mathew }
875532ed618SSoby Mathew 
876532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
877532ed618SSoby Mathew {
878532ed618SSoby Mathew 	cpu_context_t *ctx;
879532ed618SSoby Mathew 
880532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
881a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
882532ed618SSoby Mathew 
8832825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
88417b4c0ddSDimitris Papastamos 
88517b4c0ddSDimitris Papastamos #if IMAGE_BL31
88617b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
88717b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
88817b4c0ddSDimitris Papastamos 	else
88917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
89017b4c0ddSDimitris Papastamos #endif
891532ed618SSoby Mathew }
892532ed618SSoby Mathew 
893532ed618SSoby Mathew /*******************************************************************************
894532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
895532ed618SSoby Mathew  * given security state with the given entrypoint
896532ed618SSoby Mathew  ******************************************************************************/
897532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
898532ed618SSoby Mathew {
899532ed618SSoby Mathew 	cpu_context_t *ctx;
900532ed618SSoby Mathew 	el3_state_t *state;
901532ed618SSoby Mathew 
902532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
903a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
904532ed618SSoby Mathew 
905532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
906532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
907532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
908532ed618SSoby Mathew }
909532ed618SSoby Mathew 
910532ed618SSoby Mathew /*******************************************************************************
911532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
912532ed618SSoby Mathew  * pertaining to the given security state
913532ed618SSoby Mathew  ******************************************************************************/
914532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
915532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
916532ed618SSoby Mathew {
917532ed618SSoby Mathew 	cpu_context_t *ctx;
918532ed618SSoby Mathew 	el3_state_t *state;
919532ed618SSoby Mathew 
920532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
921a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
922532ed618SSoby Mathew 
923532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
924532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
925532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
926532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
927532ed618SSoby Mathew }
928532ed618SSoby Mathew 
929532ed618SSoby Mathew /*******************************************************************************
930532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
931532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
932532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
933532ed618SSoby Mathew  ******************************************************************************/
934532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
935532ed618SSoby Mathew 			  uint32_t bit_pos,
936532ed618SSoby Mathew 			  uint32_t value)
937532ed618SSoby Mathew {
938532ed618SSoby Mathew 	cpu_context_t *ctx;
939532ed618SSoby Mathew 	el3_state_t *state;
940f1be00daSLouis Mayencourt 	u_register_t scr_el3;
941532ed618SSoby Mathew 
942532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
943a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
944532ed618SSoby Mathew 
945532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
946d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
947532ed618SSoby Mathew 
948532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
949a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
950532ed618SSoby Mathew 
951532ed618SSoby Mathew 	/*
952532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
953532ed618SSoby Mathew 	 * and set it to its new value.
954532ed618SSoby Mathew 	 */
955532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
956f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
957d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
958f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
959532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
960532ed618SSoby Mathew }
961532ed618SSoby Mathew 
962532ed618SSoby Mathew /*******************************************************************************
963532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
964532ed618SSoby Mathew  * given security state.
965532ed618SSoby Mathew  ******************************************************************************/
966f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
967532ed618SSoby Mathew {
968532ed618SSoby Mathew 	cpu_context_t *ctx;
969532ed618SSoby Mathew 	el3_state_t *state;
970532ed618SSoby Mathew 
971532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
972a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
973532ed618SSoby Mathew 
974532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
975532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
976f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
977532ed618SSoby Mathew }
978532ed618SSoby Mathew 
979532ed618SSoby Mathew /*******************************************************************************
980532ed618SSoby Mathew  * This function is used to program the context that's used for exception
981532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
982532ed618SSoby Mathew  * the required security state
983532ed618SSoby Mathew  ******************************************************************************/
984532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
985532ed618SSoby Mathew {
986532ed618SSoby Mathew 	cpu_context_t *ctx;
987532ed618SSoby Mathew 
988532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
989a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
990532ed618SSoby Mathew 
991532ed618SSoby Mathew 	cm_set_next_context(ctx);
992532ed618SSoby Mathew }
993