xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 7f8561985778cbe5cdc7d57984c818119e87adaf)
1532ed618SSoby Mathew /*
2d20052f3SZelalem Aweke  * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2309d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2409d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
25744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2609d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
27dc78e62dSjohpow01 #include <lib/extensions/sme.h>
2809d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
2909d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
30d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
31813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
328fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
3309d40e0eSAntonio Nino Diaz #include <lib/utils.h>
34532ed618SSoby Mathew 
35781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
36781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
37781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
38781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
39532ed618SSoby Mathew 
40781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
41b515f541SZelalem Aweke 
42b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
43b515f541SZelalem Aweke {
44b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
45b515f541SZelalem Aweke 
46b515f541SZelalem Aweke 	/*
47b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
48b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
49b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
50b515f541SZelalem Aweke 	 * set to zero.
51b515f541SZelalem Aweke 	 *
52b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
53b515f541SZelalem Aweke 	 *
54b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
55b515f541SZelalem Aweke 	 * required by PSCI specification)
56b515f541SZelalem Aweke 	 */
57b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
58b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
59b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
60b515f541SZelalem Aweke 	} else {
61b515f541SZelalem Aweke 		/*
62b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
63b515f541SZelalem Aweke 		 * fields need to be set.
64b515f541SZelalem Aweke 		 *
65b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
66b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
67b515f541SZelalem Aweke 		 *
68b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
69b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
70b515f541SZelalem Aweke 		 *
71b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
72b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
73b515f541SZelalem Aweke 		 */
74b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
75b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
76b515f541SZelalem Aweke 	}
77b515f541SZelalem Aweke 
78b515f541SZelalem Aweke #if ERRATA_A75_764081
79b515f541SZelalem Aweke 	/*
80b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
81b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
82b515f541SZelalem Aweke 	 */
83b515f541SZelalem Aweke 	sctlr_elx |= SCTLR_IESB_BIT;
84b515f541SZelalem Aweke #endif
85b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
86b515f541SZelalem Aweke 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
87b515f541SZelalem Aweke 
88b515f541SZelalem Aweke 	/*
89b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
90b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
91b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
92b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
93b515f541SZelalem Aweke 	 * be zero.
94b515f541SZelalem Aweke 	 */
95b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
96b515f541SZelalem Aweke 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
97b515f541SZelalem Aweke }
98b515f541SZelalem Aweke 
992bbad1d1SZelalem Aweke /******************************************************************************
1002bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1012bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1022bbad1d1SZelalem Aweke  *****************************************************************************/
1032bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
104532ed618SSoby Mathew {
1052bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1062bbad1d1SZelalem Aweke 	el3_state_t *state;
1072bbad1d1SZelalem Aweke 
1082bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1092bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1102bbad1d1SZelalem Aweke 
1112bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
112532ed618SSoby Mathew 	/*
1132bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1142bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
115532ed618SSoby Mathew 	 */
1162bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1172bbad1d1SZelalem Aweke #endif
1182bbad1d1SZelalem Aweke 
1192bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
1202bbad1d1SZelalem Aweke 	/* Get Memory Tagging Extension support level */
1212bbad1d1SZelalem Aweke 	unsigned int mte = get_armv8_5_mte_support();
1222bbad1d1SZelalem Aweke #endif
1232bbad1d1SZelalem Aweke 	/*
1242bbad1d1SZelalem Aweke 	 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
1252bbad1d1SZelalem Aweke 	 * is set, or when MTE is only implemented at EL0.
1262bbad1d1SZelalem Aweke 	 */
1272bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1282bbad1d1SZelalem Aweke 	assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
1292bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
1302bbad1d1SZelalem Aweke #else
1312bbad1d1SZelalem Aweke 	if (mte == MTE_IMPLEMENTED_EL0) {
1322bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1332bbad1d1SZelalem Aweke 	}
1342bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */
1352bbad1d1SZelalem Aweke 
1362bbad1d1SZelalem Aweke 	/* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
1372bbad1d1SZelalem Aweke 	if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) {
1382bbad1d1SZelalem Aweke 		if (GET_RW(ep->spsr) != MODE_RW_64) {
1392bbad1d1SZelalem Aweke 			ERROR("S-EL2 can not be used in AArch32\n.");
1402bbad1d1SZelalem Aweke 			panic();
1412bbad1d1SZelalem Aweke 		}
1422bbad1d1SZelalem Aweke 
1432bbad1d1SZelalem Aweke 		scr_el3 |= SCR_EEL2_BIT;
1442bbad1d1SZelalem Aweke 	}
1452bbad1d1SZelalem Aweke 
1462bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1472bbad1d1SZelalem Aweke 
148b515f541SZelalem Aweke 	/*
149b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
150b515f541SZelalem Aweke 	 * at S-EL2.
151b515f541SZelalem Aweke 	 */
152b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2
153b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
154b515f541SZelalem Aweke #endif
155b515f541SZelalem Aweke 
1562bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
1572bbad1d1SZelalem Aweke }
1582bbad1d1SZelalem Aweke 
1592bbad1d1SZelalem Aweke #if ENABLE_RME
1602bbad1d1SZelalem Aweke /******************************************************************************
1612bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1622bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1632bbad1d1SZelalem Aweke  *****************************************************************************/
1642bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1652bbad1d1SZelalem Aweke {
1662bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1672bbad1d1SZelalem Aweke 	el3_state_t *state;
1682bbad1d1SZelalem Aweke 
1692bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1702bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1712bbad1d1SZelalem Aweke 
1722bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT;
1732bbad1d1SZelalem Aweke 
1742bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1752bbad1d1SZelalem Aweke }
1762bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1772bbad1d1SZelalem Aweke 
1782bbad1d1SZelalem Aweke /******************************************************************************
1792bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1802bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1812bbad1d1SZelalem Aweke  *****************************************************************************/
1822bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1832bbad1d1SZelalem Aweke {
1842bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1852bbad1d1SZelalem Aweke 	el3_state_t *state;
1862bbad1d1SZelalem Aweke 
1872bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1882bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1892bbad1d1SZelalem Aweke 
1902bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
1912bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
1922bbad1d1SZelalem Aweke 
1932bbad1d1SZelalem Aweke #if !CTX_INCLUDE_PAUTH_REGS
1942bbad1d1SZelalem Aweke 	/*
1952bbad1d1SZelalem Aweke 	 * If the pointer authentication registers aren't saved during world
1962bbad1d1SZelalem Aweke 	 * switches the value of the registers can be leaked from the Secure to
1972bbad1d1SZelalem Aweke 	 * the Non-secure world. To prevent this, rather than enabling pointer
1982bbad1d1SZelalem Aweke 	 * authentication everywhere, we only enable it in the Non-secure world.
1992bbad1d1SZelalem Aweke 	 *
2002bbad1d1SZelalem Aweke 	 * If the Secure world wants to use pointer authentication,
2012bbad1d1SZelalem Aweke 	 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
2022bbad1d1SZelalem Aweke 	 */
2032bbad1d1SZelalem Aweke 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
2042bbad1d1SZelalem Aweke #endif /* !CTX_INCLUDE_PAUTH_REGS */
2052bbad1d1SZelalem Aweke 
2062bbad1d1SZelalem Aweke 	/* Allow access to Allocation Tags when MTE is implemented. */
2072bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
2082bbad1d1SZelalem Aweke 
20900e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
21000e8f79cSManish Pandey 	/*
21100e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
21200e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
21300e8f79cSManish Pandey 	 * are trapped to EL3.
21400e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
21500e8f79cSManish Pandey 	 *
21600e8f79cSManish Pandey 	 */
21700e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
21800e8f79cSManish Pandey #endif
21900e8f79cSManish Pandey 
2202bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2212bbad1d1SZelalem Aweke 	/*
2222bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2232bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2242bbad1d1SZelalem Aweke 	 */
2252bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2262bbad1d1SZelalem Aweke #endif
2272bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2288b95e848SZelalem Aweke 
229b515f541SZelalem Aweke 	/* Initialize EL1 context registers */
230b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
231b515f541SZelalem Aweke 
2328b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
2338b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
2348b95e848SZelalem Aweke 
2358b95e848SZelalem Aweke 	/*
2368b95e848SZelalem Aweke 	 * Initialize SCTLR_EL2 context register using Endianness value
2378b95e848SZelalem Aweke 	 * taken from the entrypoint attribute.
2388b95e848SZelalem Aweke 	 */
2398b95e848SZelalem Aweke 	u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
2408b95e848SZelalem Aweke 	sctlr_el2 |= SCTLR_EL2_RES1;
2418b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
2428b95e848SZelalem Aweke 			sctlr_el2);
2438b95e848SZelalem Aweke 
2448b95e848SZelalem Aweke 	/*
2452b28727eSVarun Wadekar 	 * Program the ICC_SRE_EL2 to make sure the correct bits are set
2462b28727eSVarun Wadekar 	 * when restoring NS context.
2478b95e848SZelalem Aweke 	 */
2482b28727eSVarun Wadekar 	u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
2492b28727eSVarun Wadekar 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
2508b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
2518b95e848SZelalem Aweke 			icc_sre_el2);
252*7f856198SBoyan Karatotev 
253*7f856198SBoyan Karatotev 	/*
254*7f856198SBoyan Karatotev 	 * Initialize MDCR_EL2.HPMN to its hardware reset value so we don't
255*7f856198SBoyan Karatotev 	 * throw anyone off who expects this to be sensible.
256*7f856198SBoyan Karatotev 	 * TODO: A similar thing happens in cm_prepare_el3_exit. They should be
257*7f856198SBoyan Karatotev 	 * unified with the proper PMU implementation
258*7f856198SBoyan Karatotev 	 */
259*7f856198SBoyan Karatotev 	u_register_t mdcr_el2 = ((read_pmcr_el0() >> PMCR_EL0_N_SHIFT) &
260*7f856198SBoyan Karatotev 			PMCR_EL0_N_MASK);
261*7f856198SBoyan Karatotev 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_MDCR_EL2, mdcr_el2);
2628b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
263532ed618SSoby Mathew }
264532ed618SSoby Mathew 
265532ed618SSoby Mathew /*******************************************************************************
2662bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
2672bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
2682bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
269532ed618SSoby Mathew  *
2708aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
271532ed618SSoby Mathew  * timer availability for the new execution context.
272532ed618SSoby Mathew  ******************************************************************************/
2732bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
274532ed618SSoby Mathew {
275f1be00daSLouis Mayencourt 	u_register_t scr_el3;
276532ed618SSoby Mathew 	el3_state_t *state;
277532ed618SSoby Mathew 	gp_regs_t *gp_regs;
278532ed618SSoby Mathew 
279532ed618SSoby Mathew 	/* Clear any residual register values from the context */
28032f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
281532ed618SSoby Mathew 
282532ed618SSoby Mathew 	/*
28318f2efd6SDavid Cunado 	 * SCR_EL3 was initialised during reset sequence in macro
28418f2efd6SDavid Cunado 	 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
28518f2efd6SDavid Cunado 	 * affect the next EL.
28618f2efd6SDavid Cunado 	 *
28718f2efd6SDavid Cunado 	 * The following fields are initially set to zero and then updated to
28818f2efd6SDavid Cunado 	 * the required value depending on the state of the SPSR_EL3 and the
28918f2efd6SDavid Cunado 	 * Security state and entrypoint attributes of the next EL.
290532ed618SSoby Mathew 	 */
291f1be00daSLouis Mayencourt 	scr_el3 = read_scr();
292532ed618SSoby Mathew 	scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
2932bbad1d1SZelalem Aweke 			SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
294c5ea4f8aSZelalem Aweke 
29518f2efd6SDavid Cunado 	/*
29618f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
29718f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
29818f2efd6SDavid Cunado 	 */
299c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
300532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
301c5ea4f8aSZelalem Aweke 	}
3022bbad1d1SZelalem Aweke 
30318f2efd6SDavid Cunado 	/*
30418f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
30518f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
306b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
307b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
308b515f541SZelalem Aweke 	 * is not trapped)
30918f2efd6SDavid Cunado 	 */
310c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
311532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
312c5ea4f8aSZelalem Aweke 	}
313532ed618SSoby Mathew 
314cb4ec47bSjohpow01 	/*
315cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
316cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
317cb4ec47bSjohpow01 	 */
318cb4ec47bSjohpow01 #if ENABLE_FEAT_HCX
319cb4ec47bSjohpow01 	scr_el3 |= SCR_HXEn_BIT;
320cb4ec47bSjohpow01 #endif
321cb4ec47bSjohpow01 
322ff86e0b4SJuan Pablo Conde 	/*
323ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
324ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
325ff86e0b4SJuan Pablo Conde 	 */
326ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP
327ff86e0b4SJuan Pablo Conde 	scr_el3 |= SCR_TRNDR_BIT;
328ff86e0b4SJuan Pablo Conde #endif
329ff86e0b4SJuan Pablo Conde 
33024f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST
33118f2efd6SDavid Cunado 	/*
33218f2efd6SDavid Cunado 	 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
33318f2efd6SDavid Cunado 	 * to EL3 when executing at a lower EL. When executing at EL3, External
33418f2efd6SDavid Cunado 	 * Aborts are taken to EL3.
33518f2efd6SDavid Cunado 	 */
336532ed618SSoby Mathew 	scr_el3 &= ~SCR_EA_BIT;
337532ed618SSoby Mathew #endif
338532ed618SSoby Mathew 
3391a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
3401a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
3411a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
3421a7c1cfeSJeenu Viswambharan #endif
3431a7c1cfeSJeenu Viswambharan 
3445283962eSAntonio Nino Diaz 	/*
3452bbad1d1SZelalem Aweke 	 * CPTR_EL3 was initialized out of reset, copy that value to the
3462bbad1d1SZelalem Aweke 	 * context register.
3475283962eSAntonio Nino Diaz 	 */
34868ac5ed0SArunachalam Ganapathy 	write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
349532ed618SSoby Mathew 
350532ed618SSoby Mathew 	/*
35118f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
35218f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
35318f2efd6SDavid Cunado 	 * next mode is Hyp.
354110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
355110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
356110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
35729d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
35829d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
35929d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
360532ed618SSoby Mathew 	 */
361a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
362a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
363a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
364532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
365110ee433SJimmy Brisson 
366110ee433SJimmy Brisson 		if (is_armv8_6_fgt_present()) {
367110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
368110ee433SJimmy Brisson 		}
36929d0ee54SJimmy Brisson 
37029d0ee54SJimmy Brisson 		if (get_armv8_6_ecv_support()
37129d0ee54SJimmy Brisson 		    == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
37229d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
37329d0ee54SJimmy Brisson 		}
374532ed618SSoby Mathew 	}
375532ed618SSoby Mathew 
376781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
3776cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
3786cac724dSjohpow01 	/* Set delay in SCR_EL3 */
3796cac724dSjohpow01 	scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
380781d07a4SJayanth Dodderi Chidanand 	scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
3816cac724dSjohpow01 			<< SCR_TWEDEL_SHIFT);
3826cac724dSjohpow01 
3836cac724dSjohpow01 	/* Enable WFE delay */
3846cac724dSjohpow01 	scr_el3 |= SCR_TWEDEn_BIT;
385781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
3866cac724dSjohpow01 
38718f2efd6SDavid Cunado 	/*
388e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
389e290a8fcSAlexei Fedorov 	 * before doing ERET
3903e61b2b5SDavid Cunado 	 */
391532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
392532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
393532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
394532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
395532ed618SSoby Mathew 
396532ed618SSoby Mathew 	/*
397532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
398532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
399532ed618SSoby Mathew 	 */
400532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
401532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
402532ed618SSoby Mathew }
403532ed618SSoby Mathew 
404532ed618SSoby Mathew /*******************************************************************************
4052bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
4062bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
4072bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
4082bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
4092bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
4102bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
4112bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
4122bbad1d1SZelalem Aweke  * state cpu context pointers.
4132bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
4142bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
4152bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
4162bbad1d1SZelalem Aweke  ******************************************************************************/
4172bbad1d1SZelalem Aweke void __init cm_init(void)
4182bbad1d1SZelalem Aweke {
4192bbad1d1SZelalem Aweke 	/*
4202bbad1d1SZelalem Aweke 	 * The context management library has only global data to intialize, but
4212bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
4222bbad1d1SZelalem Aweke 	 */
4232bbad1d1SZelalem Aweke }
4242bbad1d1SZelalem Aweke 
4252bbad1d1SZelalem Aweke /*******************************************************************************
4262bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
4272bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
4282bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
4292bbad1d1SZelalem Aweke  ******************************************************************************/
4302bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
4312bbad1d1SZelalem Aweke {
4322bbad1d1SZelalem Aweke 	unsigned int security_state;
4332bbad1d1SZelalem Aweke 
4342bbad1d1SZelalem Aweke 	assert(ctx != NULL);
4352bbad1d1SZelalem Aweke 
4362bbad1d1SZelalem Aweke 	/*
4372bbad1d1SZelalem Aweke 	 * Perform initializations that are common
4382bbad1d1SZelalem Aweke 	 * to all security states
4392bbad1d1SZelalem Aweke 	 */
4402bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
4412bbad1d1SZelalem Aweke 
4422bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
4432bbad1d1SZelalem Aweke 
4442bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
4452bbad1d1SZelalem Aweke 	switch (security_state) {
4462bbad1d1SZelalem Aweke 	case SECURE:
4472bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
4482bbad1d1SZelalem Aweke 		break;
4492bbad1d1SZelalem Aweke #if ENABLE_RME
4502bbad1d1SZelalem Aweke 	case REALM:
4512bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
4522bbad1d1SZelalem Aweke 		break;
4532bbad1d1SZelalem Aweke #endif
4542bbad1d1SZelalem Aweke 	case NON_SECURE:
4552bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
4562bbad1d1SZelalem Aweke 		break;
4572bbad1d1SZelalem Aweke 	default:
4582bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
4592bbad1d1SZelalem Aweke 		panic();
4602bbad1d1SZelalem Aweke 		break;
4612bbad1d1SZelalem Aweke 	}
4622bbad1d1SZelalem Aweke }
4632bbad1d1SZelalem Aweke 
4642bbad1d1SZelalem Aweke /*******************************************************************************
4650fd0f222SDimitris Papastamos  * Enable architecture extensions on first entry to Non-secure world.
4660fd0f222SDimitris Papastamos  * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
4670fd0f222SDimitris Papastamos  * it is zero.
4680fd0f222SDimitris Papastamos  ******************************************************************************/
469dc78e62dSjohpow01 static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
4700fd0f222SDimitris Papastamos {
4710fd0f222SDimitris Papastamos #if IMAGE_BL31
472281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS
473281a08ccSDimitris Papastamos 	spe_enable(el2_unused);
474281a08ccSDimitris Papastamos #endif
475380559c1SDimitris Papastamos 
476380559c1SDimitris Papastamos #if ENABLE_AMU
47768ac5ed0SArunachalam Ganapathy 	amu_enable(el2_unused, ctx);
47868ac5ed0SArunachalam Ganapathy #endif
47968ac5ed0SArunachalam Ganapathy 
480dc78e62dSjohpow01 #if ENABLE_SME_FOR_NS
481dc78e62dSjohpow01 	/* Enable SME, SVE, and FPU/SIMD for non-secure world. */
482dc78e62dSjohpow01 	sme_enable(ctx);
483dc78e62dSjohpow01 #elif ENABLE_SVE_FOR_NS
484dc78e62dSjohpow01 	/* Enable SVE and FPU/SIMD for non-secure world. */
48568ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
486380559c1SDimitris Papastamos #endif
4871a853370SDavid Cunado 
4885f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS
4895f835918SJeenu Viswambharan 	mpam_enable(el2_unused);
4905f835918SJeenu Viswambharan #endif
491813524eaSManish V Badarkhe 
492813524eaSManish V Badarkhe #if ENABLE_TRBE_FOR_NS
493813524eaSManish V Badarkhe 	trbe_enable();
494813524eaSManish V Badarkhe #endif /* ENABLE_TRBE_FOR_NS */
495813524eaSManish V Badarkhe 
496744ad974Sjohpow01 #if ENABLE_BRBE_FOR_NS
497744ad974Sjohpow01 	brbe_enable();
498744ad974Sjohpow01 #endif /* ENABLE_BRBE_FOR_NS */
499744ad974Sjohpow01 
500d4582d30SManish V Badarkhe #if ENABLE_SYS_REG_TRACE_FOR_NS
501d4582d30SManish V Badarkhe 	sys_reg_trace_enable(ctx);
502d4582d30SManish V Badarkhe #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
503d4582d30SManish V Badarkhe 
5048fcd3d96SManish V Badarkhe #if ENABLE_TRF_FOR_NS
5058fcd3d96SManish V Badarkhe 	trf_enable();
5068fcd3d96SManish V Badarkhe #endif /* ENABLE_TRF_FOR_NS */
5070fd0f222SDimitris Papastamos #endif
5080fd0f222SDimitris Papastamos }
5090fd0f222SDimitris Papastamos 
5100fd0f222SDimitris Papastamos /*******************************************************************************
51168ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
51268ac5ed0SArunachalam Ganapathy  ******************************************************************************/
513dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
51468ac5ed0SArunachalam Ganapathy {
51568ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
516dc78e62dSjohpow01  #if ENABLE_SME_FOR_NS
517dc78e62dSjohpow01   #if ENABLE_SME_FOR_SWD
518dc78e62dSjohpow01 	/*
519dc78e62dSjohpow01 	 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
520dc78e62dSjohpow01 	 * ensure SME, SVE, and FPU/SIMD context properly managed.
521dc78e62dSjohpow01 	 */
522dc78e62dSjohpow01 	sme_enable(ctx);
523dc78e62dSjohpow01   #else /* ENABLE_SME_FOR_SWD */
524dc78e62dSjohpow01 	/*
525dc78e62dSjohpow01 	 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
526dc78e62dSjohpow01 	 * safely use the associated registers.
527dc78e62dSjohpow01 	 */
528dc78e62dSjohpow01 	sme_disable(ctx);
529dc78e62dSjohpow01   #endif /* ENABLE_SME_FOR_SWD */
530dc78e62dSjohpow01  #elif ENABLE_SVE_FOR_NS
53168ac5ed0SArunachalam Ganapathy   #if ENABLE_SVE_FOR_SWD
532dc78e62dSjohpow01 	/*
533dc78e62dSjohpow01 	 * Enable SVE and FPU in secure context, secure manager must ensure that
534dc78e62dSjohpow01 	 * the SVE and FPU register contexts are properly managed.
535dc78e62dSjohpow01 	 */
53668ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
537dc78e62dSjohpow01  #else /* ENABLE_SVE_FOR_SWD */
538dc78e62dSjohpow01 	/*
539dc78e62dSjohpow01 	 * Disable SVE and FPU in secure context so non-secure world can safely
540dc78e62dSjohpow01 	 * use them.
541dc78e62dSjohpow01 	 */
542dc78e62dSjohpow01 	sve_disable(ctx);
543dc78e62dSjohpow01   #endif /* ENABLE_SVE_FOR_SWD */
544dc78e62dSjohpow01  #endif /* ENABLE_SVE_FOR_NS */
545dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
54668ac5ed0SArunachalam Ganapathy }
54768ac5ed0SArunachalam Ganapathy 
54868ac5ed0SArunachalam Ganapathy /*******************************************************************************
549532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
550532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
551532ed618SSoby Mathew  * specified by the entry_point_info structure.
552532ed618SSoby Mathew  ******************************************************************************/
553532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
554532ed618SSoby Mathew 			      const entry_point_info_t *ep)
555532ed618SSoby Mathew {
556532ed618SSoby Mathew 	cpu_context_t *ctx;
557532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
5581634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
559532ed618SSoby Mathew }
560532ed618SSoby Mathew 
561532ed618SSoby Mathew /*******************************************************************************
562532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
563532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
564532ed618SSoby Mathew  * entry_point_info structure.
565532ed618SSoby Mathew  ******************************************************************************/
566532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
567532ed618SSoby Mathew {
568532ed618SSoby Mathew 	cpu_context_t *ctx;
569532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
5701634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
571532ed618SSoby Mathew }
572532ed618SSoby Mathew 
573532ed618SSoby Mathew /*******************************************************************************
574c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
575c5ea4f8aSZelalem Aweke  * normal world.
576532ed618SSoby Mathew  *
577532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
578532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
579532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
580532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
581532ed618SSoby Mathew  ******************************************************************************/
582532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
583532ed618SSoby Mathew {
584f1be00daSLouis Mayencourt 	u_register_t sctlr_elx, scr_el3, mdcr_el2;
585532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
58640daecc1SAntonio Nino Diaz 	bool el2_unused = false;
587a0fee747SAntonio Nino Diaz 	uint64_t hcr_el2 = 0U;
588532ed618SSoby Mathew 
589a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
590532ed618SSoby Mathew 
591532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
592f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
593a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
594a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
595532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
5962825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
597532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
5982e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
599532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
6005f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
6015f5d1ed7SLouis Mayencourt 			/*
6025f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
6035f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
6045f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
6055f5d1ed7SLouis Mayencourt 			 */
6065f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
6075f5d1ed7SLouis Mayencourt #endif
608532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
609a0fee747SAntonio Nino Diaz 		} else if (el_implemented(2) != EL_IMPL_NONE) {
61040daecc1SAntonio Nino Diaz 			el2_unused = true;
6110fd0f222SDimitris Papastamos 
61218f2efd6SDavid Cunado 			/*
61318f2efd6SDavid Cunado 			 * EL2 present but unused, need to disable safely.
61418f2efd6SDavid Cunado 			 * SCTLR_EL2 can be ignored in this case.
61518f2efd6SDavid Cunado 			 *
6163ff4aaacSJeenu Viswambharan 			 * Set EL2 register width appropriately: Set HCR_EL2
6173ff4aaacSJeenu Viswambharan 			 * field to match SCR_EL3.RW.
61818f2efd6SDavid Cunado 			 */
619a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_RW_BIT) != 0U)
6203ff4aaacSJeenu Viswambharan 				hcr_el2 |= HCR_RW_BIT;
6213ff4aaacSJeenu Viswambharan 
6223ff4aaacSJeenu Viswambharan 			/*
6233ff4aaacSJeenu Viswambharan 			 * For Armv8.3 pointer authentication feature, disable
6243ff4aaacSJeenu Viswambharan 			 * traps to EL2 when accessing key registers or using
6253ff4aaacSJeenu Viswambharan 			 * pointer authentication instructions from lower ELs.
6263ff4aaacSJeenu Viswambharan 			 */
6273ff4aaacSJeenu Viswambharan 			hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
6283ff4aaacSJeenu Viswambharan 
6293ff4aaacSJeenu Viswambharan 			write_hcr_el2(hcr_el2);
630532ed618SSoby Mathew 
63118f2efd6SDavid Cunado 			/*
63218f2efd6SDavid Cunado 			 * Initialise CPTR_EL2 setting all fields rather than
63318f2efd6SDavid Cunado 			 * relying on the hw. All fields have architecturally
63418f2efd6SDavid Cunado 			 * UNKNOWN reset values.
63518f2efd6SDavid Cunado 			 *
63618f2efd6SDavid Cunado 			 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
63718f2efd6SDavid Cunado 			 *  accesses to the CPACR_EL1 or CPACR from both
63818f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
63918f2efd6SDavid Cunado 			 *
64018f2efd6SDavid Cunado 			 * CPTR_EL2.TTA: Set to zero so that Non-secure System
64118f2efd6SDavid Cunado 			 *  register accesses to the trace registers from both
64218f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
643d4582d30SManish V Badarkhe 			 *  If PE trace unit System registers are not implemented
644d4582d30SManish V Badarkhe 			 *  then this bit is reserved, and must be set to zero.
64518f2efd6SDavid Cunado 			 *
64618f2efd6SDavid Cunado 			 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
64718f2efd6SDavid Cunado 			 *  to SIMD and floating-point functionality from both
64818f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
64918f2efd6SDavid Cunado 			 */
65018f2efd6SDavid Cunado 			write_cptr_el2(CPTR_EL2_RESET_VAL &
65118f2efd6SDavid Cunado 					~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
65218f2efd6SDavid Cunado 					| CPTR_EL2_TFP_BIT));
653532ed618SSoby Mathew 
65418f2efd6SDavid Cunado 			/*
6558aabea33SPaul Beesley 			 * Initialise CNTHCTL_EL2. All fields are
65618f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset and are set to zero
65718f2efd6SDavid Cunado 			 * except for field(s) listed below.
65818f2efd6SDavid Cunado 			 *
659c5ea4f8aSZelalem Aweke 			 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
66018f2efd6SDavid Cunado 			 *  Hyp mode of Non-secure EL0 and EL1 accesses to the
66118f2efd6SDavid Cunado 			 *  physical timer registers.
66218f2efd6SDavid Cunado 			 *
66318f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
66418f2efd6SDavid Cunado 			 *  Hyp mode of  Non-secure EL0 and EL1 accesses to the
66518f2efd6SDavid Cunado 			 *  physical counter registers.
66618f2efd6SDavid Cunado 			 */
66718f2efd6SDavid Cunado 			write_cnthctl_el2(CNTHCTL_RESET_VAL |
66818f2efd6SDavid Cunado 						EL1PCEN_BIT | EL1PCTEN_BIT);
669532ed618SSoby Mathew 
67018f2efd6SDavid Cunado 			/*
67118f2efd6SDavid Cunado 			 * Initialise CNTVOFF_EL2 to zero as it resets to an
67218f2efd6SDavid Cunado 			 * architecturally UNKNOWN value.
67318f2efd6SDavid Cunado 			 */
674532ed618SSoby Mathew 			write_cntvoff_el2(0);
675532ed618SSoby Mathew 
67618f2efd6SDavid Cunado 			/*
67718f2efd6SDavid Cunado 			 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
67818f2efd6SDavid Cunado 			 * MPIDR_EL1 respectively.
67918f2efd6SDavid Cunado 			 */
680532ed618SSoby Mathew 			write_vpidr_el2(read_midr_el1());
681532ed618SSoby Mathew 			write_vmpidr_el2(read_mpidr_el1());
682532ed618SSoby Mathew 
683532ed618SSoby Mathew 			/*
68418f2efd6SDavid Cunado 			 * Initialise VTTBR_EL2. All fields are architecturally
68518f2efd6SDavid Cunado 			 * UNKNOWN on reset.
68618f2efd6SDavid Cunado 			 *
68718f2efd6SDavid Cunado 			 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
68818f2efd6SDavid Cunado 			 *  2 address translation is disabled, cache maintenance
68918f2efd6SDavid Cunado 			 *  operations depend on the VMID.
69018f2efd6SDavid Cunado 			 *
69118f2efd6SDavid Cunado 			 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
69218f2efd6SDavid Cunado 			 *  translation is disabled.
693532ed618SSoby Mathew 			 */
69418f2efd6SDavid Cunado 			write_vttbr_el2(VTTBR_RESET_VAL &
69518f2efd6SDavid Cunado 				~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
69618f2efd6SDavid Cunado 				| (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
69718f2efd6SDavid Cunado 
698495f3d3cSDavid Cunado 			/*
69918f2efd6SDavid Cunado 			 * Initialise MDCR_EL2, setting all fields rather than
70018f2efd6SDavid Cunado 			 * relying on hw. Some fields are architecturally
70118f2efd6SDavid Cunado 			 * UNKNOWN on reset.
70218f2efd6SDavid Cunado 			 *
703e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HLP: Set to one so that event counter
704e290a8fcSAlexei Fedorov 			 *  overflow, that is recorded in PMOVSCLR_EL0[0-30],
705e290a8fcSAlexei Fedorov 			 *  occurs on the increment that changes
706e290a8fcSAlexei Fedorov 			 *  PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
707e290a8fcSAlexei Fedorov 			 *  implemented. This bit is RES0 in versions of the
708e290a8fcSAlexei Fedorov 			 *  architecture earlier than ARMv8.5, setting it to 1
709e290a8fcSAlexei Fedorov 			 *  doesn't have any effect on them.
710e290a8fcSAlexei Fedorov 			 *
711e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TTRF: Set to zero so that access to Trace
712e290a8fcSAlexei Fedorov 			 *  Filter Control register TRFCR_EL1 at EL1 is not
713e290a8fcSAlexei Fedorov 			 *  trapped to EL2. This bit is RES0 in versions of
714e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.4.
715e290a8fcSAlexei Fedorov 			 *
716e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HPMD: Set to one so that event counting is
717e290a8fcSAlexei Fedorov 			 *  prohibited at EL2. This bit is RES0 in versions of
718e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.1, setting it
719e290a8fcSAlexei Fedorov 			 *  to 1 doesn't have any effect on them.
720e290a8fcSAlexei Fedorov 			 *
721e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TPMS: Set to zero so that accesses to
722e290a8fcSAlexei Fedorov 			 *  Statistical Profiling control registers from EL1
723e290a8fcSAlexei Fedorov 			 *  do not trap to EL2. This bit is RES0 when SPE is
724e290a8fcSAlexei Fedorov 			 *  not implemented.
725e290a8fcSAlexei Fedorov 			 *
72618f2efd6SDavid Cunado 			 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
72718f2efd6SDavid Cunado 			 *  EL1 System register accesses to the Debug ROM
72818f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
72918f2efd6SDavid Cunado 			 *
73018f2efd6SDavid Cunado 			 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
73118f2efd6SDavid Cunado 			 *  System register accesses to the powerdown debug
73218f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
73318f2efd6SDavid Cunado 			 *
73418f2efd6SDavid Cunado 			 * MDCR_EL2.TDA: Set to zero so that System register
73518f2efd6SDavid Cunado 			 *  accesses to the debug registers do not trap to EL2.
73618f2efd6SDavid Cunado 			 *
73718f2efd6SDavid Cunado 			 * MDCR_EL2.TDE: Set to zero so that debug exceptions
73818f2efd6SDavid Cunado 			 *  are not routed to EL2.
73918f2efd6SDavid Cunado 			 *
74018f2efd6SDavid Cunado 			 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
74118f2efd6SDavid Cunado 			 *  Monitors.
74218f2efd6SDavid Cunado 			 *
74318f2efd6SDavid Cunado 			 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
74418f2efd6SDavid Cunado 			 *  EL1 accesses to all Performance Monitors registers
74518f2efd6SDavid Cunado 			 *  are not trapped to EL2.
74618f2efd6SDavid Cunado 			 *
74718f2efd6SDavid Cunado 			 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
74818f2efd6SDavid Cunado 			 *  and EL1 accesses to the PMCR_EL0 or PMCR are not
74918f2efd6SDavid Cunado 			 *  trapped to EL2.
75018f2efd6SDavid Cunado 			 *
75118f2efd6SDavid Cunado 			 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
75218f2efd6SDavid Cunado 			 *  architecturally-defined reset value.
75340ff9074SManish V Badarkhe 			 *
75440ff9074SManish V Badarkhe 			 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
75540ff9074SManish V Badarkhe 			 *  owning exception level is NS-EL1 and, tracing is
75640ff9074SManish V Badarkhe 			 *  prohibited at NS-EL2. These bits are RES0 when
75740ff9074SManish V Badarkhe 			 *  FEAT_TRBE is not implemented.
758495f3d3cSDavid Cunado 			 */
759e290a8fcSAlexei Fedorov 			mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
760e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPMD) |
76118f2efd6SDavid Cunado 				   ((read_pmcr_el0() & PMCR_EL0_N_BITS)
76218f2efd6SDavid Cunado 				   >> PMCR_EL0_N_SHIFT)) &
763e290a8fcSAlexei Fedorov 				   ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
764e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
765e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
766e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
76740ff9074SManish V Badarkhe 				     MDCR_EL2_TPMCR_BIT |
76840ff9074SManish V Badarkhe 				     MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
769d832aee9Sdp-arm 
770d832aee9Sdp-arm 			write_mdcr_el2(mdcr_el2);
771d832aee9Sdp-arm 
772939f66d6SDavid Cunado 			/*
77318f2efd6SDavid Cunado 			 * Initialise HSTR_EL2. All fields are architecturally
77418f2efd6SDavid Cunado 			 * UNKNOWN on reset.
77518f2efd6SDavid Cunado 			 *
77618f2efd6SDavid Cunado 			 * HSTR_EL2.T<n>: Set all these fields to zero so that
77718f2efd6SDavid Cunado 			 *  Non-secure EL0 or EL1 accesses to System registers
77818f2efd6SDavid Cunado 			 *  do not trap to EL2.
779939f66d6SDavid Cunado 			 */
78018f2efd6SDavid Cunado 			write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
781939f66d6SDavid Cunado 			/*
78218f2efd6SDavid Cunado 			 * Initialise CNTHP_CTL_EL2. All fields are
78318f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset.
78418f2efd6SDavid Cunado 			 *
78518f2efd6SDavid Cunado 			 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
78618f2efd6SDavid Cunado 			 *  physical timer and prevent timer interrupts.
787939f66d6SDavid Cunado 			 */
78818f2efd6SDavid Cunado 			write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
78918f2efd6SDavid Cunado 						~(CNTHP_CTL_ENABLE_BIT));
790532ed618SSoby Mathew 		}
791dc78e62dSjohpow01 		manage_extensions_nonsecure(el2_unused, ctx);
792532ed618SSoby Mathew 	}
793532ed618SSoby Mathew 
79417b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
79517b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
796532ed618SSoby Mathew }
797532ed618SSoby Mathew 
79828f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
79928f39f02SMax Shvetsov /*******************************************************************************
80028f39f02SMax Shvetsov  * Save EL2 sysreg context
80128f39f02SMax Shvetsov  ******************************************************************************/
80228f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
80328f39f02SMax Shvetsov {
80428f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
80528f39f02SMax Shvetsov 
80628f39f02SMax Shvetsov 	/*
807c5ea4f8aSZelalem Aweke 	 * Always save the non-secure and realm EL2 context, only save the
80828f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
80928f39f02SMax Shvetsov 	 */
810c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
8116b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
81228f39f02SMax Shvetsov 		cpu_context_t *ctx;
813d20052f3SZelalem Aweke 		el2_sysregs_t *el2_sysregs_ctx;
81428f39f02SMax Shvetsov 
81528f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
81628f39f02SMax Shvetsov 		assert(ctx != NULL);
81728f39f02SMax Shvetsov 
818d20052f3SZelalem Aweke 		el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
819d20052f3SZelalem Aweke 
820d20052f3SZelalem Aweke 		el2_sysregs_context_save_common(el2_sysregs_ctx);
821d20052f3SZelalem Aweke #if ENABLE_SPE_FOR_LOWER_ELS
822d20052f3SZelalem Aweke 		el2_sysregs_context_save_spe(el2_sysregs_ctx);
823d20052f3SZelalem Aweke #endif
824d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
825d20052f3SZelalem Aweke 		el2_sysregs_context_save_mte(el2_sysregs_ctx);
826d20052f3SZelalem Aweke #endif
827d20052f3SZelalem Aweke #if ENABLE_MPAM_FOR_LOWER_ELS
828d20052f3SZelalem Aweke 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
829d20052f3SZelalem Aweke #endif
830d20052f3SZelalem Aweke #if ENABLE_FEAT_FGT
831d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
832d20052f3SZelalem Aweke #endif
833d20052f3SZelalem Aweke #if ENABLE_FEAT_ECV
834d20052f3SZelalem Aweke 		el2_sysregs_context_save_ecv(el2_sysregs_ctx);
835d20052f3SZelalem Aweke #endif
836d20052f3SZelalem Aweke #if ENABLE_FEAT_VHE
837d20052f3SZelalem Aweke 		el2_sysregs_context_save_vhe(el2_sysregs_ctx);
838d20052f3SZelalem Aweke #endif
839d20052f3SZelalem Aweke #if RAS_EXTENSION
840d20052f3SZelalem Aweke 		el2_sysregs_context_save_ras(el2_sysregs_ctx);
841d20052f3SZelalem Aweke #endif
842d20052f3SZelalem Aweke #if CTX_INCLUDE_NEVE_REGS
843d20052f3SZelalem Aweke 		el2_sysregs_context_save_nv2(el2_sysregs_ctx);
844d20052f3SZelalem Aweke #endif
845d20052f3SZelalem Aweke #if ENABLE_TRF_FOR_NS
846d20052f3SZelalem Aweke 		el2_sysregs_context_save_trf(el2_sysregs_ctx);
847d20052f3SZelalem Aweke #endif
848d20052f3SZelalem Aweke #if ENABLE_FEAT_CSV2_2
849d20052f3SZelalem Aweke 		el2_sysregs_context_save_csv2(el2_sysregs_ctx);
850d20052f3SZelalem Aweke #endif
851d20052f3SZelalem Aweke #if ENABLE_FEAT_HCX
852d20052f3SZelalem Aweke 		el2_sysregs_context_save_hcx(el2_sysregs_ctx);
853d20052f3SZelalem Aweke #endif
85428f39f02SMax Shvetsov 	}
85528f39f02SMax Shvetsov }
85628f39f02SMax Shvetsov 
85728f39f02SMax Shvetsov /*******************************************************************************
85828f39f02SMax Shvetsov  * Restore EL2 sysreg context
85928f39f02SMax Shvetsov  ******************************************************************************/
86028f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
86128f39f02SMax Shvetsov {
86228f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
86328f39f02SMax Shvetsov 
86428f39f02SMax Shvetsov 	/*
865c5ea4f8aSZelalem Aweke 	 * Always restore the non-secure and realm EL2 context, only restore the
86628f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
86728f39f02SMax Shvetsov 	 */
868c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
8696b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
87028f39f02SMax Shvetsov 		cpu_context_t *ctx;
871d20052f3SZelalem Aweke 		el2_sysregs_t *el2_sysregs_ctx;
87228f39f02SMax Shvetsov 
87328f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
87428f39f02SMax Shvetsov 		assert(ctx != NULL);
87528f39f02SMax Shvetsov 
876d20052f3SZelalem Aweke 		el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
877d20052f3SZelalem Aweke 
878d20052f3SZelalem Aweke 		el2_sysregs_context_restore_common(el2_sysregs_ctx);
879d20052f3SZelalem Aweke #if ENABLE_SPE_FOR_LOWER_ELS
880d20052f3SZelalem Aweke 		el2_sysregs_context_restore_spe(el2_sysregs_ctx);
881d20052f3SZelalem Aweke #endif
882d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
883d20052f3SZelalem Aweke 		el2_sysregs_context_restore_mte(el2_sysregs_ctx);
884d20052f3SZelalem Aweke #endif
885d20052f3SZelalem Aweke #if ENABLE_MPAM_FOR_LOWER_ELS
886d20052f3SZelalem Aweke 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
887d20052f3SZelalem Aweke #endif
888d20052f3SZelalem Aweke #if ENABLE_FEAT_FGT
889d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
890d20052f3SZelalem Aweke #endif
891d20052f3SZelalem Aweke #if ENABLE_FEAT_ECV
892d20052f3SZelalem Aweke 		el2_sysregs_context_restore_ecv(el2_sysregs_ctx);
893d20052f3SZelalem Aweke #endif
894d20052f3SZelalem Aweke #if ENABLE_FEAT_VHE
895d20052f3SZelalem Aweke 		el2_sysregs_context_restore_vhe(el2_sysregs_ctx);
896d20052f3SZelalem Aweke #endif
897d20052f3SZelalem Aweke #if RAS_EXTENSION
898d20052f3SZelalem Aweke 		el2_sysregs_context_restore_ras(el2_sysregs_ctx);
899d20052f3SZelalem Aweke #endif
900d20052f3SZelalem Aweke #if CTX_INCLUDE_NEVE_REGS
901d20052f3SZelalem Aweke 		el2_sysregs_context_restore_nv2(el2_sysregs_ctx);
902d20052f3SZelalem Aweke #endif
903d20052f3SZelalem Aweke #if ENABLE_TRF_FOR_NS
904d20052f3SZelalem Aweke 		el2_sysregs_context_restore_trf(el2_sysregs_ctx);
905d20052f3SZelalem Aweke #endif
906d20052f3SZelalem Aweke #if ENABLE_FEAT_CSV2_2
907d20052f3SZelalem Aweke 		el2_sysregs_context_restore_csv2(el2_sysregs_ctx);
908d20052f3SZelalem Aweke #endif
909d20052f3SZelalem Aweke #if ENABLE_FEAT_HCX
910d20052f3SZelalem Aweke 		el2_sysregs_context_restore_hcx(el2_sysregs_ctx);
911d20052f3SZelalem Aweke #endif
91228f39f02SMax Shvetsov 	}
91328f39f02SMax Shvetsov }
91428f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
91528f39f02SMax Shvetsov 
916532ed618SSoby Mathew /*******************************************************************************
9178b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
9188b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
9198b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
9208b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
9218b95e848SZelalem Aweke  ******************************************************************************/
9228b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
9238b95e848SZelalem Aweke {
9248b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
9258b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
9268b95e848SZelalem Aweke 	assert(ctx != NULL);
9278b95e848SZelalem Aweke 
928b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
929b515f541SZelalem Aweke #if ENABLE_ASSERTIONS
930b515f541SZelalem Aweke 	el3_state_t *state = get_el3state_ctx(ctx);
931b515f541SZelalem Aweke 	u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
932b515f541SZelalem Aweke #endif
933b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
934b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
935b515f541SZelalem Aweke 
9368b95e848SZelalem Aweke 	/*
9378b95e848SZelalem Aweke 	 * Currently some extensions are configured using
9388b95e848SZelalem Aweke 	 * direct register updates. Therefore, do this here
9398b95e848SZelalem Aweke 	 * instead of when setting up context.
9408b95e848SZelalem Aweke 	 */
9418b95e848SZelalem Aweke 	manage_extensions_nonsecure(0, ctx);
9428b95e848SZelalem Aweke 
9438b95e848SZelalem Aweke 	/*
9448b95e848SZelalem Aweke 	 * Set the NS bit to be able to access the ICC_SRE_EL2
9458b95e848SZelalem Aweke 	 * register when restoring context.
9468b95e848SZelalem Aweke 	 */
9478b95e848SZelalem Aweke 	write_scr_el3(read_scr_el3() | SCR_NS_BIT);
9488b95e848SZelalem Aweke 
94904825031SOlivier Deprez 	/*
95004825031SOlivier Deprez 	 * Ensure the NS bit change is committed before the EL2/EL1
95104825031SOlivier Deprez 	 * state restoration.
95204825031SOlivier Deprez 	 */
95304825031SOlivier Deprez 	isb();
95404825031SOlivier Deprez 
9558b95e848SZelalem Aweke 	/* Restore EL2 and EL1 sysreg contexts */
9568b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
9578b95e848SZelalem Aweke 	cm_el1_sysregs_context_restore(NON_SECURE);
9588b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
9598b95e848SZelalem Aweke #else
9608b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
9618b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
9628b95e848SZelalem Aweke }
9638b95e848SZelalem Aweke 
9648b95e848SZelalem Aweke /*******************************************************************************
965532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
966532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
967532ed618SSoby Mathew  * state.
968532ed618SSoby Mathew  ******************************************************************************/
969532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
970532ed618SSoby Mathew {
971532ed618SSoby Mathew 	cpu_context_t *ctx;
972532ed618SSoby Mathew 
973532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
974a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
975532ed618SSoby Mathew 
9762825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
97717b4c0ddSDimitris Papastamos 
97817b4c0ddSDimitris Papastamos #if IMAGE_BL31
97917b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
98017b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
98117b4c0ddSDimitris Papastamos 	else
98217b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
98317b4c0ddSDimitris Papastamos #endif
984532ed618SSoby Mathew }
985532ed618SSoby Mathew 
986532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
987532ed618SSoby Mathew {
988532ed618SSoby Mathew 	cpu_context_t *ctx;
989532ed618SSoby Mathew 
990532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
991a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
992532ed618SSoby Mathew 
9932825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
99417b4c0ddSDimitris Papastamos 
99517b4c0ddSDimitris Papastamos #if IMAGE_BL31
99617b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
99717b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
99817b4c0ddSDimitris Papastamos 	else
99917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
100017b4c0ddSDimitris Papastamos #endif
1001532ed618SSoby Mathew }
1002532ed618SSoby Mathew 
1003532ed618SSoby Mathew /*******************************************************************************
1004532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1005532ed618SSoby Mathew  * given security state with the given entrypoint
1006532ed618SSoby Mathew  ******************************************************************************/
1007532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1008532ed618SSoby Mathew {
1009532ed618SSoby Mathew 	cpu_context_t *ctx;
1010532ed618SSoby Mathew 	el3_state_t *state;
1011532ed618SSoby Mathew 
1012532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1013a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1014532ed618SSoby Mathew 
1015532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1016532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1017532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1018532ed618SSoby Mathew }
1019532ed618SSoby Mathew 
1020532ed618SSoby Mathew /*******************************************************************************
1021532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1022532ed618SSoby Mathew  * pertaining to the given security state
1023532ed618SSoby Mathew  ******************************************************************************/
1024532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1025532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1026532ed618SSoby Mathew {
1027532ed618SSoby Mathew 	cpu_context_t *ctx;
1028532ed618SSoby Mathew 	el3_state_t *state;
1029532ed618SSoby Mathew 
1030532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1031a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1032532ed618SSoby Mathew 
1033532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1034532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1035532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1036532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1037532ed618SSoby Mathew }
1038532ed618SSoby Mathew 
1039532ed618SSoby Mathew /*******************************************************************************
1040532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1041532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1042532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1043532ed618SSoby Mathew  ******************************************************************************/
1044532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1045532ed618SSoby Mathew 			  uint32_t bit_pos,
1046532ed618SSoby Mathew 			  uint32_t value)
1047532ed618SSoby Mathew {
1048532ed618SSoby Mathew 	cpu_context_t *ctx;
1049532ed618SSoby Mathew 	el3_state_t *state;
1050f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1051532ed618SSoby Mathew 
1052532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1053a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1054532ed618SSoby Mathew 
1055532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1056d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1057532ed618SSoby Mathew 
1058532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1059a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1060532ed618SSoby Mathew 
1061532ed618SSoby Mathew 	/*
1062532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1063532ed618SSoby Mathew 	 * and set it to its new value.
1064532ed618SSoby Mathew 	 */
1065532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1066f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1067d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1068f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1069532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1070532ed618SSoby Mathew }
1071532ed618SSoby Mathew 
1072532ed618SSoby Mathew /*******************************************************************************
1073532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1074532ed618SSoby Mathew  * given security state.
1075532ed618SSoby Mathew  ******************************************************************************/
1076f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1077532ed618SSoby Mathew {
1078532ed618SSoby Mathew 	cpu_context_t *ctx;
1079532ed618SSoby Mathew 	el3_state_t *state;
1080532ed618SSoby Mathew 
1081532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1082a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1083532ed618SSoby Mathew 
1084532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1085532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1086f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
1087532ed618SSoby Mathew }
1088532ed618SSoby Mathew 
1089532ed618SSoby Mathew /*******************************************************************************
1090532ed618SSoby Mathew  * This function is used to program the context that's used for exception
1091532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1092532ed618SSoby Mathew  * the required security state
1093532ed618SSoby Mathew  ******************************************************************************/
1094532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
1095532ed618SSoby Mathew {
1096532ed618SSoby Mathew 	cpu_context_t *ctx;
1097532ed618SSoby Mathew 
1098532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1099a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1100532ed618SSoby Mathew 
1101532ed618SSoby Mathew 	cm_set_next_context(ctx);
1102532ed618SSoby Mathew }
1103