1532ed618SSoby Mathew /* 20a33adc0SGovindraj Raja * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 22*721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h> 23*721249b0SArvind Ram Prakash #include <lib/cpus/errata.h> 2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 28744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h> 3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h> 3109d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 32c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 33dc78e62dSjohpow01 #include <lib/extensions/sme.h> 3409d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3509d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 36d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 37813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 388fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 3909d40e0eSAntonio Nino Diaz #include <lib/utils.h> 40532ed618SSoby Mathew 41781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 42781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 43781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 44781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 45532ed618SSoby Mathew 46461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM]; 47461c0a5dSElizabeth Ho static bool has_secure_perworld_init; 48461c0a5dSElizabeth Ho 49123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx); 5024a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 51781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 52461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void); 53b515f541SZelalem Aweke 54b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 55b515f541SZelalem Aweke { 56b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 57b515f541SZelalem Aweke 58b515f541SZelalem Aweke /* 59b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 60b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 61b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 62b515f541SZelalem Aweke * set to zero. 63b515f541SZelalem Aweke * 64b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 65b515f541SZelalem Aweke * 66b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 67b515f541SZelalem Aweke * required by PSCI specification) 68b515f541SZelalem Aweke */ 69b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 70b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 71b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 72b515f541SZelalem Aweke } else { 73b515f541SZelalem Aweke /* 74b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 75b515f541SZelalem Aweke * fields need to be set. 76b515f541SZelalem Aweke * 77b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 78b515f541SZelalem Aweke * instructions are not trapped to EL1. 79b515f541SZelalem Aweke * 80b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 81b515f541SZelalem Aweke * instructions are not trapped to EL1. 82b515f541SZelalem Aweke * 83b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 84b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 85b515f541SZelalem Aweke */ 86b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 87b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 88b515f541SZelalem Aweke } 89b515f541SZelalem Aweke 90b515f541SZelalem Aweke #if ERRATA_A75_764081 91b515f541SZelalem Aweke /* 92b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 93b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 94b515f541SZelalem Aweke */ 95b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 96b515f541SZelalem Aweke #endif 9759b7c0a0SJayanth Dodderi Chidanand 98b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 9959b7c0a0SJayanth Dodderi Chidanand #if (ERRATA_SPECULATIVE_AT) 10059b7c0a0SJayanth Dodderi Chidanand write_ctx_reg(get_errata_speculative_at_ctx(ctx), CTX_ERRATA_SPEC_AT_SCTLR_EL1, sctlr_elx); 10159b7c0a0SJayanth Dodderi Chidanand #else 10242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), sctlr_el1, sctlr_elx); 10359b7c0a0SJayanth Dodderi Chidanand #endif /* ERRATA_SPECULATIVE_AT */ 104b515f541SZelalem Aweke 105b515f541SZelalem Aweke /* 106b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 107b515f541SZelalem Aweke * implementation defined. The context restore process will write 108b515f541SZelalem Aweke * the value from the context to the actual register and can cause 109b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 110b515f541SZelalem Aweke * be zero. 111b515f541SZelalem Aweke */ 112b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 11342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx); 114b515f541SZelalem Aweke } 115b515f541SZelalem Aweke 1162bbad1d1SZelalem Aweke /****************************************************************************** 1172bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1182bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1192bbad1d1SZelalem Aweke *****************************************************************************/ 1202bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 121532ed618SSoby Mathew { 1222bbad1d1SZelalem Aweke u_register_t scr_el3; 1232bbad1d1SZelalem Aweke el3_state_t *state; 1242bbad1d1SZelalem Aweke 1252bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1262bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1272bbad1d1SZelalem Aweke 1282bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 129532ed618SSoby Mathew /* 1302bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1312bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 132532ed618SSoby Mathew */ 1332bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1342bbad1d1SZelalem Aweke #endif 1352bbad1d1SZelalem Aweke 136ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 137ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 1382bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1392bbad1d1SZelalem Aweke } 1402bbad1d1SZelalem Aweke 1412bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1422bbad1d1SZelalem Aweke 143b515f541SZelalem Aweke /* 144b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 145b515f541SZelalem Aweke * at S-EL2. 146b515f541SZelalem Aweke */ 147b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2 148b515f541SZelalem Aweke setup_el1_context(ctx, ep); 149b515f541SZelalem Aweke #endif 150b515f541SZelalem Aweke 1512bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 152461c0a5dSElizabeth Ho 153461c0a5dSElizabeth Ho /** 154461c0a5dSElizabeth Ho * manage_extensions_secure_per_world api has to be executed once, 155461c0a5dSElizabeth Ho * as the registers getting initialised, maintain constant value across 156461c0a5dSElizabeth Ho * all the cpus for the secure world. 157461c0a5dSElizabeth Ho * Henceforth, this check ensures that the registers are initialised once 158461c0a5dSElizabeth Ho * and avoids re-initialization from multiple cores. 159461c0a5dSElizabeth Ho */ 160461c0a5dSElizabeth Ho if (!has_secure_perworld_init) { 161461c0a5dSElizabeth Ho manage_extensions_secure_per_world(); 162461c0a5dSElizabeth Ho } 163461c0a5dSElizabeth Ho 1642bbad1d1SZelalem Aweke } 1652bbad1d1SZelalem Aweke 1662bbad1d1SZelalem Aweke #if ENABLE_RME 1672bbad1d1SZelalem Aweke /****************************************************************************** 1682bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1692bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1702bbad1d1SZelalem Aweke *****************************************************************************/ 1712bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1722bbad1d1SZelalem Aweke { 1732bbad1d1SZelalem Aweke u_register_t scr_el3; 1742bbad1d1SZelalem Aweke el3_state_t *state; 1752bbad1d1SZelalem Aweke 1762bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1772bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1782bbad1d1SZelalem Aweke 17901cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 18001cf14ddSMaksims Svecovs 18130019d86SSona Mathew /* CSV2 version 2 and above */ 1827db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 18301cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 18401cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1857db710f0SAndre Przywara } 1862bbad1d1SZelalem Aweke 1872bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1882bbad1d1SZelalem Aweke } 1892bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 1902bbad1d1SZelalem Aweke 1912bbad1d1SZelalem Aweke /****************************************************************************** 1922bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 1932bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1942bbad1d1SZelalem Aweke *****************************************************************************/ 1952bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1962bbad1d1SZelalem Aweke { 1972bbad1d1SZelalem Aweke u_register_t scr_el3; 1982bbad1d1SZelalem Aweke el3_state_t *state; 1992bbad1d1SZelalem Aweke 2002bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 2012bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2022bbad1d1SZelalem Aweke 2032bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 2042bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 2052bbad1d1SZelalem Aweke 206ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 207ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 2082bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 209ef0d0e54SGovindraj Raja } 2102bbad1d1SZelalem Aweke 211f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS 212f0c96a2eSBoyan Karatotev /* 213f0c96a2eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by default 214f0c96a2eSBoyan Karatotev * for Non secure lower exception levels. We do not have an explicit 215f0c96a2eSBoyan Karatotev * flag to set it. 216f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 217f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 218f0c96a2eSBoyan Karatotev * 219f0c96a2eSBoyan Karatotev * To prevent the leakage between the worlds during world switch, 220f0c96a2eSBoyan Karatotev * we enable it only for the non-secure world. 221f0c96a2eSBoyan Karatotev * 222f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 223f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 224f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 225f0c96a2eSBoyan Karatotev * 226f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 227f0c96a2eSBoyan Karatotev * other than EL3 228f0c96a2eSBoyan Karatotev * 229f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 230f0c96a2eSBoyan Karatotev * than EL3 231f0c96a2eSBoyan Karatotev */ 232f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 233f0c96a2eSBoyan Karatotev 234f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 235f0c96a2eSBoyan Karatotev 23646cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 23746cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 23846cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 23946cc41d5SManish Pandey #endif 24046cc41d5SManish Pandey 24100e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 24200e8f79cSManish Pandey /* 24300e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 24400e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 24500e8f79cSManish Pandey * are trapped to EL3. 24600e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 24700e8f79cSManish Pandey * 24800e8f79cSManish Pandey */ 24900e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 25000e8f79cSManish Pandey #endif 25100e8f79cSManish Pandey 25230019d86SSona Mathew /* CSV2 version 2 and above */ 2537db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 25401cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 25501cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2567db710f0SAndre Przywara } 25701cf14ddSMaksims Svecovs 2582bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2592bbad1d1SZelalem Aweke /* 2602bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2612bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2622bbad1d1SZelalem Aweke */ 2632bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2642bbad1d1SZelalem Aweke #endif 2652bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2668b95e848SZelalem Aweke 267b515f541SZelalem Aweke /* Initialize EL1 context registers */ 268b515f541SZelalem Aweke setup_el1_context(ctx, ep); 269b515f541SZelalem Aweke 2708b95e848SZelalem Aweke /* Initialize EL2 context registers */ 2718b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 2728b95e848SZelalem Aweke 2738b95e848SZelalem Aweke /* 274da1a4591SJayanth Dodderi Chidanand * Initialize SCTLR_EL2 context register with reset value. 2758b95e848SZelalem Aweke */ 276da1a4591SJayanth Dodderi Chidanand write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1); 2778b95e848SZelalem Aweke 278ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 279ddb615b4SJuan Pablo Conde /* 280ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 281ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 282ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 283ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 284ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 285ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 286ddb615b4SJuan Pablo Conde */ 287d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2, 288ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 289ddb615b4SJuan Pablo Conde } 2904a530b4cSJuan Pablo Conde 2914a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 2924a530b4cSJuan Pablo Conde /* 2934a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 2944a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 2954a530b4cSJuan Pablo Conde * of initialization for this feature. 2964a530b4cSJuan Pablo Conde */ 297d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2, 2984a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 299d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2, 3004a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 301d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2, 3024a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 3034a530b4cSJuan Pablo Conde } 304d6af2344SJayanth Dodderi Chidanand 3058b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 30624a70738SBoyan Karatotev 30724a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 308532ed618SSoby Mathew } 309532ed618SSoby Mathew 310532ed618SSoby Mathew /******************************************************************************* 3112bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3122bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3132bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 314532ed618SSoby Mathew * 3158aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 316532ed618SSoby Mathew * timer availability for the new execution context. 317532ed618SSoby Mathew ******************************************************************************/ 3182bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 319532ed618SSoby Mathew { 320f1be00daSLouis Mayencourt u_register_t scr_el3; 321123002f9SJayanth Dodderi Chidanand u_register_t mdcr_el3; 322532ed618SSoby Mathew el3_state_t *state; 323532ed618SSoby Mathew gp_regs_t *gp_regs; 324532ed618SSoby Mathew 325f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 326f0c96a2eSBoyan Karatotev 327532ed618SSoby Mathew /* Clear any residual register values from the context */ 32832f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 329532ed618SSoby Mathew 330532ed618SSoby Mathew /* 3315e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 3325e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 3335e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 3345e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 3355e8cc727SBoyan Karatotev */ 3365e8cc727SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS 3375e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 3385e8cc727SBoyan Karatotev 3395e8cc727SBoyan Karatotev /* 3405e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 3415e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 3425e8cc727SBoyan Karatotev */ 343d6af2344SJayanth Dodderi Chidanand u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 3445e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 345d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val); 3460aa3284aSJagdish Gediya 3470aa3284aSJagdish Gediya /* 3480aa3284aSJagdish Gediya * The actlr_el2 register can be initialized in platform's reset handler 3490aa3284aSJagdish Gediya * and it may contain access control bits (e.g. CLUSTERPMUEN bit). 3500aa3284aSJagdish Gediya */ 3510aa3284aSJagdish Gediya write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2()); 3525e8cc727SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */ 3535e8cc727SBoyan Karatotev 3545c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 3555c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 356c5ea4f8aSZelalem Aweke 35718f2efd6SDavid Cunado /* 358f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 359f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 360f0c96a2eSBoyan Karatotev * 361f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 362f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 363f0c96a2eSBoyan Karatotev * 364f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 365f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 366f0c96a2eSBoyan Karatotev * 367f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 368f0c96a2eSBoyan Karatotev * Non-secure memory. 369f0c96a2eSBoyan Karatotev */ 370f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 371f0c96a2eSBoyan Karatotev 372f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 373f0c96a2eSBoyan Karatotev 374f0c96a2eSBoyan Karatotev /* 37518f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 37618f2efd6SDavid Cunado * Exception level as specified by SPSR. 37718f2efd6SDavid Cunado */ 378c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 379532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 380c5ea4f8aSZelalem Aweke } 3812bbad1d1SZelalem Aweke 38218f2efd6SDavid Cunado /* 38318f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 38418f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 385b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 386b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 387b515f541SZelalem Aweke * is not trapped) 38818f2efd6SDavid Cunado */ 389c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 390532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 391c5ea4f8aSZelalem Aweke } 392532ed618SSoby Mathew 393cb4ec47bSjohpow01 /* 394cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 395cb4ec47bSjohpow01 * SCR_EL3.HXEn. 396cb4ec47bSjohpow01 */ 397c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 398cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 399c5a3ebbdSAndre Przywara } 400cb4ec47bSjohpow01 401ff86e0b4SJuan Pablo Conde /* 402ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 403ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 404ff86e0b4SJuan Pablo Conde */ 405ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP 406ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 407ff86e0b4SJuan Pablo Conde #endif 408ff86e0b4SJuan Pablo Conde 4091a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 4101a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 4111a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 4121a7c1cfeSJeenu Viswambharan #endif 4131a7c1cfeSJeenu Viswambharan 414f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS 415f0c96a2eSBoyan Karatotev /* 416f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 417f0c96a2eSBoyan Karatotev * 418f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 419f0c96a2eSBoyan Karatotev * other than EL3 420f0c96a2eSBoyan Karatotev * 421f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 422f0c96a2eSBoyan Karatotev * than EL3 423f0c96a2eSBoyan Karatotev */ 424f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 425f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 426f0c96a2eSBoyan Karatotev 4275283962eSAntonio Nino Diaz /* 428d3331603SMark Brown * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present. 429d3331603SMark Brown */ 430d3331603SMark Brown if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) { 431d3331603SMark Brown scr_el3 |= SCR_TCR2EN_BIT; 432d3331603SMark Brown } 433d3331603SMark Brown 434d3331603SMark Brown /* 435062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 436062b6c6bSMark Brown * registers for AArch64 if present. 437062b6c6bSMark Brown */ 438062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 439062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 440062b6c6bSMark Brown } 441062b6c6bSMark Brown 442062b6c6bSMark Brown /* 443688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 444688ab57bSMark Brown */ 445688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 446688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 447688ab57bSMark Brown } 448688ab57bSMark Brown 449688ab57bSMark Brown /* 45018f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 45118f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 45218f2efd6SDavid Cunado * next mode is Hyp. 453110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 454110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 455110ee433SJimmy Brisson * ARMv8.6-FGT. 45629d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 45729d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 45829d0ee54SJimmy Brisson * and when the processor supports ECV. 459532ed618SSoby Mathew */ 460a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 461a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 462a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 463532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 464110ee433SJimmy Brisson 465ce485955SAndre Przywara if (is_feat_fgt_supported()) { 466110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 467110ee433SJimmy Brisson } 46829d0ee54SJimmy Brisson 469b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 47029d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 47129d0ee54SJimmy Brisson } 472532ed618SSoby Mathew } 473532ed618SSoby Mathew 4746cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 4751223d2a0SAndre Przywara if (is_feat_twed_supported()) { 4766cac724dSjohpow01 /* Set delay in SCR_EL3 */ 4776cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 478781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 4796cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 4806cac724dSjohpow01 4816cac724dSjohpow01 /* Enable WFE delay */ 4826cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 4831223d2a0SAndre Przywara } 4846cac724dSjohpow01 4859f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 4869f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 4879f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 4889f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 4899f4b6259SJayanth Dodderi Chidanand } 4909f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 4919f4b6259SJayanth Dodderi Chidanand 49218f2efd6SDavid Cunado /* 493e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 494e290a8fcSAlexei Fedorov * before doing ERET 4953e61b2b5SDavid Cunado */ 496532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 497532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 498532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 499532ed618SSoby Mathew 500123002f9SJayanth Dodderi Chidanand /* Start with a clean MDCR_EL3 copy as all relevant values are set */ 501123002f9SJayanth Dodderi Chidanand mdcr_el3 = MDCR_EL3_RESET_VAL; 502123002f9SJayanth Dodderi Chidanand 503123002f9SJayanth Dodderi Chidanand /* --------------------------------------------------------------------- 504123002f9SJayanth Dodderi Chidanand * Initialise MDCR_EL3, setting all fields rather than relying on hw. 505123002f9SJayanth Dodderi Chidanand * Some fields are architecturally UNKNOWN on reset. 506123002f9SJayanth Dodderi Chidanand * 507123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 508123002f9SJayanth Dodderi Chidanand * Debug exceptions, other than Breakpoint Instruction exceptions, are 509123002f9SJayanth Dodderi Chidanand * disabled from all ELs in Secure state. 510123002f9SJayanth Dodderi Chidanand * 511123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 512123002f9SJayanth Dodderi Chidanand * privileged debug from S-EL1. 513123002f9SJayanth Dodderi Chidanand * 514123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 515123002f9SJayanth Dodderi Chidanand * access to the powerdown debug registers do not trap to EL3. 516123002f9SJayanth Dodderi Chidanand * 517123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 518123002f9SJayanth Dodderi Chidanand * debug registers, other than those registers that are controlled by 519123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA. 520123002f9SJayanth Dodderi Chidanand */ 521123002f9SJayanth Dodderi Chidanand mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE)) 522123002f9SJayanth Dodderi Chidanand & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ; 523123002f9SJayanth Dodderi Chidanand write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3); 524123002f9SJayanth Dodderi Chidanand 525123002f9SJayanth Dodderi Chidanand /* 526123002f9SJayanth Dodderi Chidanand * Configure MDCR_EL3 register as applicable for each world 527123002f9SJayanth Dodderi Chidanand * (NS/Secure/Realm) context. 528123002f9SJayanth Dodderi Chidanand */ 529123002f9SJayanth Dodderi Chidanand manage_extensions_common(ctx); 530123002f9SJayanth Dodderi Chidanand 531532ed618SSoby Mathew /* 532532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 533532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 534532ed618SSoby Mathew */ 535532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 536532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 537532ed618SSoby Mathew } 538532ed618SSoby Mathew 539532ed618SSoby Mathew /******************************************************************************* 5402bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 5412bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 5422bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 5432bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 5442bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 5452bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 5462bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 5472bbad1d1SZelalem Aweke * state cpu context pointers. 5482bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 5492bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 5502bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 5512bbad1d1SZelalem Aweke ******************************************************************************/ 5522bbad1d1SZelalem Aweke void __init cm_init(void) 5532bbad1d1SZelalem Aweke { 5542bbad1d1SZelalem Aweke /* 5551b491eeaSElyes Haouas * The context management library has only global data to initialize, but 5562bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 5572bbad1d1SZelalem Aweke */ 5582bbad1d1SZelalem Aweke } 5592bbad1d1SZelalem Aweke 5602bbad1d1SZelalem Aweke /******************************************************************************* 5612bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 5622bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 5632bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 5642bbad1d1SZelalem Aweke ******************************************************************************/ 5652bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 5662bbad1d1SZelalem Aweke { 5672bbad1d1SZelalem Aweke unsigned int security_state; 5682bbad1d1SZelalem Aweke 5692bbad1d1SZelalem Aweke assert(ctx != NULL); 5702bbad1d1SZelalem Aweke 5712bbad1d1SZelalem Aweke /* 5722bbad1d1SZelalem Aweke * Perform initializations that are common 5732bbad1d1SZelalem Aweke * to all security states 5742bbad1d1SZelalem Aweke */ 5752bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 5762bbad1d1SZelalem Aweke 5772bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 5782bbad1d1SZelalem Aweke 5792bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 5802bbad1d1SZelalem Aweke switch (security_state) { 5812bbad1d1SZelalem Aweke case SECURE: 5822bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 5832bbad1d1SZelalem Aweke break; 5842bbad1d1SZelalem Aweke #if ENABLE_RME 5852bbad1d1SZelalem Aweke case REALM: 5862bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 5872bbad1d1SZelalem Aweke break; 5882bbad1d1SZelalem Aweke #endif 5892bbad1d1SZelalem Aweke case NON_SECURE: 5902bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 5912bbad1d1SZelalem Aweke break; 5922bbad1d1SZelalem Aweke default: 5932bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 5942bbad1d1SZelalem Aweke panic(); 5952bbad1d1SZelalem Aweke break; 5962bbad1d1SZelalem Aweke } 5972bbad1d1SZelalem Aweke } 5982bbad1d1SZelalem Aweke 5992bbad1d1SZelalem Aweke /******************************************************************************* 60024a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 60124a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 60224a70738SBoyan Karatotev * overwritten by el3_exit. 60324a70738SBoyan Karatotev ******************************************************************************/ 60424a70738SBoyan Karatotev #if IMAGE_BL31 60524a70738SBoyan Karatotev void cm_manage_extensions_el3(void) 60624a70738SBoyan Karatotev { 6074085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 6084085a02cSBoyan Karatotev amu_init_el3(); 6094085a02cSBoyan Karatotev } 6104085a02cSBoyan Karatotev 61160d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 61260d330dcSBoyan Karatotev sme_init_el3(); 61360d330dcSBoyan Karatotev } 61460d330dcSBoyan Karatotev 61560d330dcSBoyan Karatotev pmuv3_init_el3(); 61624a70738SBoyan Karatotev } 61724a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 61824a70738SBoyan Karatotev 6194087ed6cSJayanth Dodderi Chidanand /****************************************************************************** 6204087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context 6214087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world. 6224087ed6cSJayanth Dodderi Chidanand ******************************************************************************/ 6234087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31 6244087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx) 6254087ed6cSJayanth Dodderi Chidanand { 6264087ed6cSJayanth Dodderi Chidanand /* 6274087ed6cSJayanth Dodderi Chidanand * Initialise CPTR_EL3, setting all fields rather than relying on hw. 6284087ed6cSJayanth Dodderi Chidanand * 6294087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 6304087ed6cSJayanth Dodderi Chidanand * by Advanced SIMD, floating-point or SVE instructions (if 6314087ed6cSJayanth Dodderi Chidanand * implemented) do not trap to EL3. 6324087ed6cSJayanth Dodderi Chidanand * 6334087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1, 6344087ed6cSJayanth Dodderi Chidanand * CPTR_EL2,CPACR, or HCPTR do not trap to EL3. 6354087ed6cSJayanth Dodderi Chidanand */ 6364087ed6cSJayanth Dodderi Chidanand uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT); 637ac4f6aafSArvind Ram Prakash 6384087ed6cSJayanth Dodderi Chidanand per_world_ctx->ctx_cptr_el3 = cptr_el3; 639ac4f6aafSArvind Ram Prakash 640ac4f6aafSArvind Ram Prakash /* 641ac4f6aafSArvind Ram Prakash * Initialize MPAM3_EL3 to its default reset value 642ac4f6aafSArvind Ram Prakash * 643ac4f6aafSArvind Ram Prakash * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces 644ac4f6aafSArvind Ram Prakash * all lower ELn MPAM3_EL3 register access to, trap to EL3 645ac4f6aafSArvind Ram Prakash */ 646ac4f6aafSArvind Ram Prakash 647ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL; 6484087ed6cSJayanth Dodderi Chidanand } 6494087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 6504087ed6cSJayanth Dodderi Chidanand 65124a70738SBoyan Karatotev /******************************************************************************* 652461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world. 653461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 654461c0a5dSElizabeth Ho * across the cores for the non-secure world. 655461c0a5dSElizabeth Ho ******************************************************************************/ 656461c0a5dSElizabeth Ho #if IMAGE_BL31 657461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void) 658461c0a5dSElizabeth Ho { 6594087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]); 6604087ed6cSJayanth Dodderi Chidanand 661461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 662461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 663461c0a5dSElizabeth Ho } 664461c0a5dSElizabeth Ho 665461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 666461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 667461c0a5dSElizabeth Ho } 668461c0a5dSElizabeth Ho 669461c0a5dSElizabeth Ho if (is_feat_amu_supported()) { 670461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 671461c0a5dSElizabeth Ho } 672461c0a5dSElizabeth Ho 673461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 674461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 675461c0a5dSElizabeth Ho } 676ac4f6aafSArvind Ram Prakash 677ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) { 678ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 679ac4f6aafSArvind Ram Prakash } 680461c0a5dSElizabeth Ho } 681461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 682461c0a5dSElizabeth Ho 683461c0a5dSElizabeth Ho /******************************************************************************* 684461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world. 685461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 686461c0a5dSElizabeth Ho * across the cores for the secure world. 687461c0a5dSElizabeth Ho ******************************************************************************/ 688461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void) 689461c0a5dSElizabeth Ho { 690461c0a5dSElizabeth Ho #if IMAGE_BL31 6914087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 6924087ed6cSJayanth Dodderi Chidanand 693461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 694461c0a5dSElizabeth Ho 695461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) { 696461c0a5dSElizabeth Ho /* 697461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure 698461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed. 699461c0a5dSElizabeth Ho */ 700461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 701461c0a5dSElizabeth Ho } else { 702461c0a5dSElizabeth Ho /* 703461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure 704461c0a5dSElizabeth Ho * world can safely use the associated registers. 705461c0a5dSElizabeth Ho */ 706461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 707461c0a5dSElizabeth Ho } 708461c0a5dSElizabeth Ho } 709461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 710461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) { 711461c0a5dSElizabeth Ho /* 712461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure 713461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed. 714461c0a5dSElizabeth Ho */ 715461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 716461c0a5dSElizabeth Ho } else { 717461c0a5dSElizabeth Ho /* 718461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world 719461c0a5dSElizabeth Ho * can safely use them. 720461c0a5dSElizabeth Ho */ 721461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 722461c0a5dSElizabeth Ho } 723461c0a5dSElizabeth Ho } 724461c0a5dSElizabeth Ho 725461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */ 726461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 727461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 728461c0a5dSElizabeth Ho } 729461c0a5dSElizabeth Ho 730461c0a5dSElizabeth Ho has_secure_perworld_init = true; 731461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 732461c0a5dSElizabeth Ho } 733461c0a5dSElizabeth Ho 734461c0a5dSElizabeth Ho /******************************************************************************* 735123002f9SJayanth Dodderi Chidanand * Enable architecture extensions on first entry to Non-secure world only 736123002f9SJayanth Dodderi Chidanand * and disable for secure world. 737123002f9SJayanth Dodderi Chidanand * 738123002f9SJayanth Dodderi Chidanand * NOTE: Arch features which have been provided with the capability of getting 739123002f9SJayanth Dodderi Chidanand * enabled only for non-secure world and being disabled for secure world are 740123002f9SJayanth Dodderi Chidanand * grouped here, as the MDCR_EL3 context value remains same across the worlds. 741123002f9SJayanth Dodderi Chidanand ******************************************************************************/ 742123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx) 743123002f9SJayanth Dodderi Chidanand { 744123002f9SJayanth Dodderi Chidanand #if IMAGE_BL31 745123002f9SJayanth Dodderi Chidanand if (is_feat_spe_supported()) { 746123002f9SJayanth Dodderi Chidanand /* 747123002f9SJayanth Dodderi Chidanand * Enable FEAT_SPE for Non-Secure and prohibit for Secure state. 748123002f9SJayanth Dodderi Chidanand */ 749123002f9SJayanth Dodderi Chidanand spe_enable(ctx); 750123002f9SJayanth Dodderi Chidanand } 751123002f9SJayanth Dodderi Chidanand 752123002f9SJayanth Dodderi Chidanand if (is_feat_trbe_supported()) { 753123002f9SJayanth Dodderi Chidanand /* 754a822a228SManish Pandey * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and 755123002f9SJayanth Dodderi Chidanand * Realm state. 756123002f9SJayanth Dodderi Chidanand */ 757123002f9SJayanth Dodderi Chidanand trbe_enable(ctx); 758123002f9SJayanth Dodderi Chidanand } 759123002f9SJayanth Dodderi Chidanand 760123002f9SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 761123002f9SJayanth Dodderi Chidanand /* 762a822a228SManish Pandey * Enable FEAT_TRF for Non-Secure and prohibit for Secure state. 763123002f9SJayanth Dodderi Chidanand */ 764123002f9SJayanth Dodderi Chidanand trf_enable(ctx); 765123002f9SJayanth Dodderi Chidanand } 766123002f9SJayanth Dodderi Chidanand 767123002f9SJayanth Dodderi Chidanand if (is_feat_brbe_supported()) { 768123002f9SJayanth Dodderi Chidanand /* 769a822a228SManish Pandey * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state. 770123002f9SJayanth Dodderi Chidanand */ 771123002f9SJayanth Dodderi Chidanand brbe_enable(ctx); 772123002f9SJayanth Dodderi Chidanand } 773123002f9SJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 774123002f9SJayanth Dodderi Chidanand } 775123002f9SJayanth Dodderi Chidanand 776123002f9SJayanth Dodderi Chidanand /******************************************************************************* 77724a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 77824a70738SBoyan Karatotev ******************************************************************************/ 77924a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 78024a70738SBoyan Karatotev { 78124a70738SBoyan Karatotev #if IMAGE_BL31 7824085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 7834085a02cSBoyan Karatotev amu_enable(ctx); 7844085a02cSBoyan Karatotev } 7854085a02cSBoyan Karatotev 78660d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 78760d330dcSBoyan Karatotev sme_enable(ctx); 78860d330dcSBoyan Karatotev } 78960d330dcSBoyan Karatotev 79033e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 79133e6aaacSArvind Ram Prakash fgt2_enable(ctx); 79233e6aaacSArvind Ram Prakash } 79333e6aaacSArvind Ram Prakash 79483271d5aSArvind Ram Prakash if (is_feat_debugv8p9_supported()) { 79583271d5aSArvind Ram Prakash debugv8p9_extended_bp_wp_enable(ctx); 79683271d5aSArvind Ram Prakash } 79783271d5aSArvind Ram Prakash 798c73686a1SBoyan Karatotev pmuv3_enable(ctx); 79924a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 80024a70738SBoyan Karatotev } 80124a70738SBoyan Karatotev 802b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */ 803b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void) 804b48bd790SBoyan Karatotev { 805b48bd790SBoyan Karatotev u_register_t hcr_el2 = read_hcr_el2(); 806b48bd790SBoyan Karatotev /* 807b48bd790SBoyan Karatotev * For Armv8.3 pointer authentication feature, disable traps to EL2 when 808b48bd790SBoyan Karatotev * accessing key registers or using pointer authentication instructions 809b48bd790SBoyan Karatotev * from lower ELs. 810b48bd790SBoyan Karatotev */ 811b48bd790SBoyan Karatotev hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 812b48bd790SBoyan Karatotev 813b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 814b48bd790SBoyan Karatotev } 815b48bd790SBoyan Karatotev 816183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 81724a70738SBoyan Karatotev /******************************************************************************* 81824a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 81924a70738SBoyan Karatotev * world when EL2 is empty and unused. 82024a70738SBoyan Karatotev ******************************************************************************/ 82124a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 82224a70738SBoyan Karatotev { 82324a70738SBoyan Karatotev #if IMAGE_BL31 82460d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 82560d330dcSBoyan Karatotev spe_init_el2_unused(); 82660d330dcSBoyan Karatotev } 82760d330dcSBoyan Karatotev 8284085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8294085a02cSBoyan Karatotev amu_init_el2_unused(); 8304085a02cSBoyan Karatotev } 8314085a02cSBoyan Karatotev 83260d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 83360d330dcSBoyan Karatotev mpam_init_el2_unused(); 83460d330dcSBoyan Karatotev } 83560d330dcSBoyan Karatotev 83660d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 83760d330dcSBoyan Karatotev trbe_init_el2_unused(); 83860d330dcSBoyan Karatotev } 83960d330dcSBoyan Karatotev 84060d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 84160d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 84260d330dcSBoyan Karatotev } 84360d330dcSBoyan Karatotev 84460d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 84560d330dcSBoyan Karatotev trf_init_el2_unused(); 84660d330dcSBoyan Karatotev } 84760d330dcSBoyan Karatotev 848c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 84960d330dcSBoyan Karatotev 85060d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 85160d330dcSBoyan Karatotev sve_init_el2_unused(); 85260d330dcSBoyan Karatotev } 85360d330dcSBoyan Karatotev 85460d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 85560d330dcSBoyan Karatotev sme_init_el2_unused(); 85660d330dcSBoyan Karatotev } 857b48bd790SBoyan Karatotev 858b48bd790SBoyan Karatotev #if ENABLE_PAUTH 859b48bd790SBoyan Karatotev enable_pauth_el2(); 860b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */ 86124a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 86224a70738SBoyan Karatotev } 863183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 86424a70738SBoyan Karatotev 86524a70738SBoyan Karatotev /******************************************************************************* 86668ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 86768ac5ed0SArunachalam Ganapathy ******************************************************************************/ 868dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 86968ac5ed0SArunachalam Ganapathy { 87068ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 8710d122947SBoyan Karatotev if (is_feat_sme_supported()) { 8720d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 8730d122947SBoyan Karatotev /* 8740d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 8750d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 8760d122947SBoyan Karatotev */ 87760d330dcSBoyan Karatotev sme_init_el3(); 8780d122947SBoyan Karatotev sme_enable(ctx); 8790d122947SBoyan Karatotev } else { 8800d122947SBoyan Karatotev /* 8810d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 8820d122947SBoyan Karatotev * world can safely use the associated registers. 8830d122947SBoyan Karatotev */ 8840d122947SBoyan Karatotev sme_disable(ctx); 8850d122947SBoyan Karatotev } 8860d122947SBoyan Karatotev } 887dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 88868ac5ed0SArunachalam Ganapathy } 88968ac5ed0SArunachalam Ganapathy 890a6b3643cSChris Kay #if !IMAGE_BL1 89168ac5ed0SArunachalam Ganapathy /******************************************************************************* 892532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 893532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 894532ed618SSoby Mathew * specified by the entry_point_info structure. 895532ed618SSoby Mathew ******************************************************************************/ 896532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 897532ed618SSoby Mathew const entry_point_info_t *ep) 898532ed618SSoby Mathew { 899532ed618SSoby Mathew cpu_context_t *ctx; 900532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 9011634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 902532ed618SSoby Mathew } 903a6b3643cSChris Kay #endif /* !IMAGE_BL1 */ 904532ed618SSoby Mathew 905532ed618SSoby Mathew /******************************************************************************* 906532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 907532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 908532ed618SSoby Mathew * entry_point_info structure. 909532ed618SSoby Mathew ******************************************************************************/ 910532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 911532ed618SSoby Mathew { 912532ed618SSoby Mathew cpu_context_t *ctx; 913532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 9141634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 915532ed618SSoby Mathew } 916532ed618SSoby Mathew 917b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 918183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx) 919b48bd790SBoyan Karatotev { 920183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 921b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 922b48bd790SBoyan Karatotev u_register_t mdcr_el2; 923b48bd790SBoyan Karatotev u_register_t scr_el3; 924b48bd790SBoyan Karatotev 925b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 926b48bd790SBoyan Karatotev 927b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 928b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 929b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 930b48bd790SBoyan Karatotev } 931b48bd790SBoyan Karatotev 932b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 933b48bd790SBoyan Karatotev 934b48bd790SBoyan Karatotev /* 935b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 936b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 937b48bd790SBoyan Karatotev */ 938b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 939b48bd790SBoyan Karatotev 940b48bd790SBoyan Karatotev /* 941b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 942b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 943b48bd790SBoyan Karatotev * 944b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 945b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 946b48bd790SBoyan Karatotev * 947b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 948b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 949b48bd790SBoyan Karatotev */ 950b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 951b48bd790SBoyan Karatotev 952b48bd790SBoyan Karatotev /* 953b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 954b48bd790SBoyan Karatotev * UNKNOWN value. 955b48bd790SBoyan Karatotev */ 956b48bd790SBoyan Karatotev write_cntvoff_el2(0); 957b48bd790SBoyan Karatotev 958b48bd790SBoyan Karatotev /* 959b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 960b48bd790SBoyan Karatotev * respectively. 961b48bd790SBoyan Karatotev */ 962b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 963b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 964b48bd790SBoyan Karatotev 965b48bd790SBoyan Karatotev /* 966b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 967b48bd790SBoyan Karatotev * 968b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 969b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 970b48bd790SBoyan Karatotev * VMID. 971b48bd790SBoyan Karatotev * 972b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 973b48bd790SBoyan Karatotev * disabled. 974b48bd790SBoyan Karatotev */ 975b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 976b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 977b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 978b48bd790SBoyan Karatotev 979b48bd790SBoyan Karatotev /* 980b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 981b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 982b48bd790SBoyan Karatotev * 983b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 984b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 985b48bd790SBoyan Karatotev * 986b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 987b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 988b48bd790SBoyan Karatotev * 989b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 990b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 991b48bd790SBoyan Karatotev * 992b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 993b48bd790SBoyan Karatotev * EL2. 994b48bd790SBoyan Karatotev */ 995b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 996b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 997b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 998b48bd790SBoyan Karatotev 999b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 1000b48bd790SBoyan Karatotev 1001b48bd790SBoyan Karatotev /* 1002b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 1003b48bd790SBoyan Karatotev * 1004b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 1005b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 1006b48bd790SBoyan Karatotev */ 1007b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 1008b48bd790SBoyan Karatotev 1009b48bd790SBoyan Karatotev /* 1010b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 1011b48bd790SBoyan Karatotev * reset. 1012b48bd790SBoyan Karatotev * 1013b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 1014b48bd790SBoyan Karatotev * and prevent timer interrupts. 1015b48bd790SBoyan Karatotev */ 1016b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 1017b48bd790SBoyan Karatotev 1018b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 1019183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 1020b48bd790SBoyan Karatotev } 1021b48bd790SBoyan Karatotev 1022532ed618SSoby Mathew /******************************************************************************* 1023c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 1024c5ea4f8aSZelalem Aweke * normal world. 1025532ed618SSoby Mathew * 1026532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 1027532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 1028532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 1029532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 1030532ed618SSoby Mathew ******************************************************************************/ 1031532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 1032532ed618SSoby Mathew { 1033da1a4591SJayanth Dodderi Chidanand u_register_t sctlr_el2, scr_el3; 1034532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 1035532ed618SSoby Mathew 1036a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1037532ed618SSoby Mathew 1038532ed618SSoby Mathew if (security_state == NON_SECURE) { 1039ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 1040ddb615b4SJuan Pablo Conde 1041f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 1042a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 1043ddb615b4SJuan Pablo Conde 1044d39b1236SJayanth Dodderi Chidanand if (el2_implemented != EL_IMPL_NONE) { 1045d39b1236SJayanth Dodderi Chidanand 1046ddb615b4SJuan Pablo Conde /* 1047ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 1048ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 1049ddb615b4SJuan Pablo Conde */ 1050ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 1051ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 1052ddb615b4SJuan Pablo Conde } 10534a530b4cSJuan Pablo Conde 10544a530b4cSJuan Pablo Conde /* 10554a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 10564a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 10574a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 10584a530b4cSJuan Pablo Conde * behavior. 10594a530b4cSJuan Pablo Conde */ 10604a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 10614a530b4cSJuan Pablo Conde /* 10624a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 10634a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 10644a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 10654a530b4cSJuan Pablo Conde * initialization for this feature. 10664a530b4cSJuan Pablo Conde */ 10674a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 10684a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 10694a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 1070ddb615b4SJuan Pablo Conde } 10714a530b4cSJuan Pablo Conde 1072d39b1236SJayanth Dodderi Chidanand /* Condition to ensure EL2 is being used. */ 1073a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 1074da1a4591SJayanth Dodderi Chidanand /* Initialize SCTLR_EL2 register with reset value. */ 1075da1a4591SJayanth Dodderi Chidanand sctlr_el2 = SCTLR_EL2_RES1; 10765f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 10775f5d1ed7SLouis Mayencourt /* 1078d39b1236SJayanth Dodderi Chidanand * If workaround of errata 764081 for Cortex-A75 1079d39b1236SJayanth Dodderi Chidanand * is used then set SCTLR_EL2.IESB to enable 1080d39b1236SJayanth Dodderi Chidanand * Implicit Error Synchronization Barrier. 10815f5d1ed7SLouis Mayencourt */ 1082da1a4591SJayanth Dodderi Chidanand sctlr_el2 |= SCTLR_IESB_BIT; 1083da1a4591SJayanth Dodderi Chidanand #endif 1084da1a4591SJayanth Dodderi Chidanand write_sctlr_el2(sctlr_el2); 1085d39b1236SJayanth Dodderi Chidanand } else { 1086d39b1236SJayanth Dodderi Chidanand /* 1087d39b1236SJayanth Dodderi Chidanand * (scr_el3 & SCR_HCE_BIT==0) 1088d39b1236SJayanth Dodderi Chidanand * EL2 implemented but unused. 1089d39b1236SJayanth Dodderi Chidanand */ 1090b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 1091532ed618SSoby Mathew } 1092532ed618SSoby Mathew } 1093d39b1236SJayanth Dodderi Chidanand } 109417b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 109517b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 1096532ed618SSoby Mathew } 1097532ed618SSoby Mathew 109828f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 1099bb7b85a3SAndre Przywara 1100bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 1101bb7b85a3SAndre Przywara { 1102d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2()); 1103bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1104d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2()); 1105bb7b85a3SAndre Przywara } 1106d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2()); 1107d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2()); 1108d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2()); 1109d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2()); 1110bb7b85a3SAndre Przywara } 1111bb7b85a3SAndre Przywara 1112bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 1113bb7b85a3SAndre Przywara { 1114d6af2344SJayanth Dodderi Chidanand write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2)); 1115bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1116d6af2344SJayanth Dodderi Chidanand write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2)); 1117bb7b85a3SAndre Przywara } 1118d6af2344SJayanth Dodderi Chidanand write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2)); 1119d6af2344SJayanth Dodderi Chidanand write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2)); 1120d6af2344SJayanth Dodderi Chidanand write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2)); 1121d6af2344SJayanth Dodderi Chidanand write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2)); 1122bb7b85a3SAndre Przywara } 1123bb7b85a3SAndre Przywara 112433e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx) 112533e6aaacSArvind Ram Prakash { 112633e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2()); 112733e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2()); 112833e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2()); 112933e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2()); 113033e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2()); 113133e6aaacSArvind Ram Prakash } 113233e6aaacSArvind Ram Prakash 113333e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx) 113433e6aaacSArvind Ram Prakash { 113533e6aaacSArvind Ram Prakash write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2)); 113633e6aaacSArvind Ram Prakash write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2)); 113733e6aaacSArvind Ram Prakash write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2)); 113833e6aaacSArvind Ram Prakash write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2)); 113933e6aaacSArvind Ram Prakash write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2)); 114033e6aaacSArvind Ram Prakash } 114133e6aaacSArvind Ram Prakash 11427d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 11439448f2b8SAndre Przywara { 11449448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 11459448f2b8SAndre Przywara 11467d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2()); 11479448f2b8SAndre Przywara 11489448f2b8SAndre Przywara /* 11499448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 11509448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 11519448f2b8SAndre Przywara */ 11529448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 11539448f2b8SAndre Przywara return; 11549448f2b8SAndre Przywara } 11559448f2b8SAndre Przywara 11569448f2b8SAndre Przywara /* 11579448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 11589448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 11599448f2b8SAndre Przywara */ 11607d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2()); 11617d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2()); 11627d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2()); 11639448f2b8SAndre Przywara 11649448f2b8SAndre Przywara /* 11659448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 11669448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 11679448f2b8SAndre Przywara */ 11689448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 11699448f2b8SAndre Przywara case 7: 11707d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2()); 11719448f2b8SAndre Przywara __fallthrough; 11729448f2b8SAndre Przywara case 6: 11737d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2()); 11749448f2b8SAndre Przywara __fallthrough; 11759448f2b8SAndre Przywara case 5: 11767d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2()); 11779448f2b8SAndre Przywara __fallthrough; 11789448f2b8SAndre Przywara case 4: 11797d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2()); 11809448f2b8SAndre Przywara __fallthrough; 11819448f2b8SAndre Przywara case 3: 11827d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2()); 11839448f2b8SAndre Przywara __fallthrough; 11849448f2b8SAndre Przywara case 2: 11857d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2()); 11869448f2b8SAndre Przywara __fallthrough; 11879448f2b8SAndre Przywara case 1: 11887d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2()); 11899448f2b8SAndre Przywara break; 11909448f2b8SAndre Przywara } 11919448f2b8SAndre Przywara } 11929448f2b8SAndre Przywara 11937d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 11949448f2b8SAndre Przywara { 11959448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 11969448f2b8SAndre Przywara 11977d930c7eSJayanth Dodderi Chidanand write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2)); 11989448f2b8SAndre Przywara 11999448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 12009448f2b8SAndre Przywara return; 12019448f2b8SAndre Przywara } 12029448f2b8SAndre Przywara 12037d930c7eSJayanth Dodderi Chidanand write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2)); 12047d930c7eSJayanth Dodderi Chidanand write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2)); 12057d930c7eSJayanth Dodderi Chidanand write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2)); 12069448f2b8SAndre Przywara 12079448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 12089448f2b8SAndre Przywara case 7: 12097d930c7eSJayanth Dodderi Chidanand write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2)); 12109448f2b8SAndre Przywara __fallthrough; 12119448f2b8SAndre Przywara case 6: 12127d930c7eSJayanth Dodderi Chidanand write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2)); 12139448f2b8SAndre Przywara __fallthrough; 12149448f2b8SAndre Przywara case 5: 12157d930c7eSJayanth Dodderi Chidanand write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2)); 12169448f2b8SAndre Przywara __fallthrough; 12179448f2b8SAndre Przywara case 4: 12187d930c7eSJayanth Dodderi Chidanand write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2)); 12199448f2b8SAndre Przywara __fallthrough; 12209448f2b8SAndre Przywara case 3: 12217d930c7eSJayanth Dodderi Chidanand write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2)); 12229448f2b8SAndre Przywara __fallthrough; 12239448f2b8SAndre Przywara case 2: 12247d930c7eSJayanth Dodderi Chidanand write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2)); 12259448f2b8SAndre Przywara __fallthrough; 12269448f2b8SAndre Przywara case 1: 12277d930c7eSJayanth Dodderi Chidanand write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2)); 12289448f2b8SAndre Przywara break; 12299448f2b8SAndre Przywara } 12309448f2b8SAndre Przywara } 12319448f2b8SAndre Przywara 1232937d6fdbSManish Pandey /* --------------------------------------------------------------------------- 1233937d6fdbSManish Pandey * The following registers are not added: 1234937d6fdbSManish Pandey * ICH_AP0R<n>_EL2 1235937d6fdbSManish Pandey * ICH_AP1R<n>_EL2 1236937d6fdbSManish Pandey * ICH_LR<n>_EL2 1237937d6fdbSManish Pandey * 1238937d6fdbSManish Pandey * NOTE: For a system with S-EL2 present but not enabled, accessing 1239937d6fdbSManish Pandey * ICC_SRE_EL2 is undefined from EL3. To workaround this change the 1240937d6fdbSManish Pandey * SCR_EL3.NS = 1 before accessing this register. 1241937d6fdbSManish Pandey * --------------------------------------------------------------------------- 1242937d6fdbSManish Pandey */ 1243937d6fdbSManish Pandey static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx) 1244937d6fdbSManish Pandey { 1245937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1246d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1247937d6fdbSManish Pandey #else 1248937d6fdbSManish Pandey u_register_t scr_el3 = read_scr_el3(); 1249937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1250937d6fdbSManish Pandey isb(); 1251937d6fdbSManish Pandey 1252d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1253937d6fdbSManish Pandey 1254937d6fdbSManish Pandey write_scr_el3(scr_el3); 1255937d6fdbSManish Pandey isb(); 1256937d6fdbSManish Pandey #endif 1257d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2()); 1258d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2()); 1259937d6fdbSManish Pandey } 1260937d6fdbSManish Pandey 1261937d6fdbSManish Pandey static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx) 1262937d6fdbSManish Pandey { 1263937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1264d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1265937d6fdbSManish Pandey #else 1266937d6fdbSManish Pandey u_register_t scr_el3 = read_scr_el3(); 1267937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1268937d6fdbSManish Pandey isb(); 1269937d6fdbSManish Pandey 1270d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1271937d6fdbSManish Pandey 1272937d6fdbSManish Pandey write_scr_el3(scr_el3); 1273937d6fdbSManish Pandey isb(); 1274937d6fdbSManish Pandey #endif 1275d6af2344SJayanth Dodderi Chidanand write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2)); 1276d6af2344SJayanth Dodderi Chidanand write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2)); 1277937d6fdbSManish Pandey } 1278937d6fdbSManish Pandey 1279ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1280ac58e574SBoyan Karatotev * The following registers are not added: 1281ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1282ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1283ac58e574SBoyan Karatotev * ----------------------------------------------------- 1284ac58e574SBoyan Karatotev */ 1285ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1286ac58e574SBoyan Karatotev { 1287d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2()); 1288d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2()); 1289d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2()); 1290d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, amair_el2, read_amair_el2()); 1291d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2()); 1292d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2()); 1293d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2()); 1294ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1295d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2()); 1296ac58e574SBoyan Karatotev } 1297d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, elr_el2, read_elr_el2()); 1298d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, esr_el2, read_esr_el2()); 1299d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, far_el2, read_far_el2()); 1300d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2()); 1301d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2()); 1302d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2()); 1303d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2()); 1304d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mair_el2, read_mair_el2()); 1305d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2()); 1306d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2()); 1307d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2()); 1308d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sp_el2, read_sp_el2()); 1309d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2()); 1310d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2()); 1311d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2()); 1312d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2()); 1313d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2()); 1314d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2()); 1315d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2()); 1316d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2()); 1317ac58e574SBoyan Karatotev } 1318ac58e574SBoyan Karatotev 1319ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1320ac58e574SBoyan Karatotev { 1321d6af2344SJayanth Dodderi Chidanand write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2)); 1322d6af2344SJayanth Dodderi Chidanand write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2)); 1323d6af2344SJayanth Dodderi Chidanand write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2)); 1324d6af2344SJayanth Dodderi Chidanand write_amair_el2(read_el2_ctx_common(ctx, amair_el2)); 1325d6af2344SJayanth Dodderi Chidanand write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2)); 1326d6af2344SJayanth Dodderi Chidanand write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2)); 1327d6af2344SJayanth Dodderi Chidanand write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2)); 1328ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1329d6af2344SJayanth Dodderi Chidanand write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2)); 1330ac58e574SBoyan Karatotev } 1331d6af2344SJayanth Dodderi Chidanand write_elr_el2(read_el2_ctx_common(ctx, elr_el2)); 1332d6af2344SJayanth Dodderi Chidanand write_esr_el2(read_el2_ctx_common(ctx, esr_el2)); 1333d6af2344SJayanth Dodderi Chidanand write_far_el2(read_el2_ctx_common(ctx, far_el2)); 1334d6af2344SJayanth Dodderi Chidanand write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2)); 1335d6af2344SJayanth Dodderi Chidanand write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2)); 1336d6af2344SJayanth Dodderi Chidanand write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2)); 1337d6af2344SJayanth Dodderi Chidanand write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2)); 1338d6af2344SJayanth Dodderi Chidanand write_mair_el2(read_el2_ctx_common(ctx, mair_el2)); 1339d6af2344SJayanth Dodderi Chidanand write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2)); 1340d6af2344SJayanth Dodderi Chidanand write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2)); 1341d6af2344SJayanth Dodderi Chidanand write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2)); 1342d6af2344SJayanth Dodderi Chidanand write_sp_el2(read_el2_ctx_common(ctx, sp_el2)); 1343d6af2344SJayanth Dodderi Chidanand write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2)); 1344d6af2344SJayanth Dodderi Chidanand write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2)); 1345d6af2344SJayanth Dodderi Chidanand write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2)); 1346d6af2344SJayanth Dodderi Chidanand write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2)); 1347d6af2344SJayanth Dodderi Chidanand write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2)); 1348d6af2344SJayanth Dodderi Chidanand write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2)); 1349d6af2344SJayanth Dodderi Chidanand write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2)); 1350d6af2344SJayanth Dodderi Chidanand write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2)); 1351ac58e574SBoyan Karatotev } 1352ac58e574SBoyan Karatotev 135328f39f02SMax Shvetsov /******************************************************************************* 135428f39f02SMax Shvetsov * Save EL2 sysreg context 135528f39f02SMax Shvetsov ******************************************************************************/ 135628f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 135728f39f02SMax Shvetsov { 135828f39f02SMax Shvetsov cpu_context_t *ctx; 1359d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 136028f39f02SMax Shvetsov 136128f39f02SMax Shvetsov ctx = cm_get_context(security_state); 136228f39f02SMax Shvetsov assert(ctx != NULL); 136328f39f02SMax Shvetsov 1364d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1365d20052f3SZelalem Aweke 1366d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 1367937d6fdbSManish Pandey el2_sysregs_context_save_gic(el2_sysregs_ctx); 13680a33adc0SGovindraj Raja 1369c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1370a796d5aaSJayanth Dodderi Chidanand write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2()); 13710a33adc0SGovindraj Raja } 13729acff28aSArvind Ram Prakash 13739448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 13747d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_save_mpam(el2_sysregs_ctx); 13759448f2b8SAndre Przywara } 1376bb7b85a3SAndre Przywara 1377de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1378d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1379de8c4892SAndre Przywara } 1380bb7b85a3SAndre Przywara 138133e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 138233e6aaacSArvind Ram Prakash el2_sysregs_context_save_fgt2(el2_sysregs_ctx); 138333e6aaacSArvind Ram Prakash } 138433e6aaacSArvind Ram Prakash 1385b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1386d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2()); 1387b8f03d29SAndre Przywara } 1388b8f03d29SAndre Przywara 1389ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1390d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2, 1391d6af2344SJayanth Dodderi Chidanand read_contextidr_el2()); 1392d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2()); 1393ea735bf5SAndre Przywara } 13946503ff29SAndre Przywara 13956503ff29SAndre Przywara if (is_feat_ras_supported()) { 1396d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2()); 1397d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2()); 13986503ff29SAndre Przywara } 1399d5384b69SAndre Przywara 1400d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1401d6af2344SJayanth Dodderi Chidanand write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2()); 1402d5384b69SAndre Przywara } 1403d5384b69SAndre Przywara 1404fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1405d6af2344SJayanth Dodderi Chidanand write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2()); 1406fc8d2d39SAndre Przywara } 14077db710f0SAndre Przywara 14087db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1409d6af2344SJayanth Dodderi Chidanand write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2, 1410d6af2344SJayanth Dodderi Chidanand read_scxtnum_el2()); 14117db710f0SAndre Przywara } 14127db710f0SAndre Przywara 1413c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1414d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2()); 1415c5a3ebbdSAndre Przywara } 1416d6af2344SJayanth Dodderi Chidanand 1417d3331603SMark Brown if (is_feat_tcr2_supported()) { 1418d6af2344SJayanth Dodderi Chidanand write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2()); 1419d3331603SMark Brown } 1420d6af2344SJayanth Dodderi Chidanand 1421062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1422d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2()); 1423d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2()); 1424062b6c6bSMark Brown } 1425d6af2344SJayanth Dodderi Chidanand 1426062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1427d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2()); 1428062b6c6bSMark Brown } 1429d6af2344SJayanth Dodderi Chidanand 1430d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1431d6af2344SJayanth Dodderi Chidanand write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2()); 1432d6af2344SJayanth Dodderi Chidanand } 1433d6af2344SJayanth Dodderi Chidanand 1434688ab57bSMark Brown if (is_feat_gcs_supported()) { 14356aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2()); 14366aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2()); 1437688ab57bSMark Brown } 143828f39f02SMax Shvetsov } 143928f39f02SMax Shvetsov 144028f39f02SMax Shvetsov /******************************************************************************* 144128f39f02SMax Shvetsov * Restore EL2 sysreg context 144228f39f02SMax Shvetsov ******************************************************************************/ 144328f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 144428f39f02SMax Shvetsov { 144528f39f02SMax Shvetsov cpu_context_t *ctx; 1446d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 144728f39f02SMax Shvetsov 144828f39f02SMax Shvetsov ctx = cm_get_context(security_state); 144928f39f02SMax Shvetsov assert(ctx != NULL); 145028f39f02SMax Shvetsov 1451d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1452d20052f3SZelalem Aweke 1453d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 1454937d6fdbSManish Pandey el2_sysregs_context_restore_gic(el2_sysregs_ctx); 145530788a84SGovindraj Raja 1456c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1457a796d5aaSJayanth Dodderi Chidanand write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2)); 145830788a84SGovindraj Raja } 14599acff28aSArvind Ram Prakash 14609448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 14617d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 14629448f2b8SAndre Przywara } 1463bb7b85a3SAndre Przywara 1464de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1465d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1466de8c4892SAndre Przywara } 1467bb7b85a3SAndre Przywara 146833e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 146933e6aaacSArvind Ram Prakash el2_sysregs_context_restore_fgt2(el2_sysregs_ctx); 147033e6aaacSArvind Ram Prakash } 147133e6aaacSArvind Ram Prakash 1472b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1473d6af2344SJayanth Dodderi Chidanand write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2)); 1474b8f03d29SAndre Przywara } 1475b8f03d29SAndre Przywara 1476ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1477d6af2344SJayanth Dodderi Chidanand write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx, 1478d6af2344SJayanth Dodderi Chidanand contextidr_el2)); 1479d6af2344SJayanth Dodderi Chidanand write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2)); 1480ea735bf5SAndre Przywara } 14816503ff29SAndre Przywara 14826503ff29SAndre Przywara if (is_feat_ras_supported()) { 1483d6af2344SJayanth Dodderi Chidanand write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2)); 1484d6af2344SJayanth Dodderi Chidanand write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2)); 14856503ff29SAndre Przywara } 1486d5384b69SAndre Przywara 1487d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1488d6af2344SJayanth Dodderi Chidanand write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2)); 1489fc8d2d39SAndre Przywara } 14907db710f0SAndre Przywara 1491d6af2344SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 1492d6af2344SJayanth Dodderi Chidanand write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2)); 1493d6af2344SJayanth Dodderi Chidanand } 1494d6af2344SJayanth Dodderi Chidanand 14957db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1496d6af2344SJayanth Dodderi Chidanand write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx, 1497d6af2344SJayanth Dodderi Chidanand scxtnum_el2)); 14987db710f0SAndre Przywara } 14997db710f0SAndre Przywara 1500c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1501d6af2344SJayanth Dodderi Chidanand write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2)); 1502c5a3ebbdSAndre Przywara } 1503d6af2344SJayanth Dodderi Chidanand 1504d3331603SMark Brown if (is_feat_tcr2_supported()) { 1505d6af2344SJayanth Dodderi Chidanand write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2)); 1506d3331603SMark Brown } 1507d6af2344SJayanth Dodderi Chidanand 1508062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1509d6af2344SJayanth Dodderi Chidanand write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2)); 1510d6af2344SJayanth Dodderi Chidanand write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2)); 1511062b6c6bSMark Brown } 1512d6af2344SJayanth Dodderi Chidanand 1513062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1514d6af2344SJayanth Dodderi Chidanand write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2)); 1515062b6c6bSMark Brown } 1516d6af2344SJayanth Dodderi Chidanand 1517d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1518d6af2344SJayanth Dodderi Chidanand write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2)); 1519d6af2344SJayanth Dodderi Chidanand } 1520d6af2344SJayanth Dodderi Chidanand 1521688ab57bSMark Brown if (is_feat_gcs_supported()) { 1522d6af2344SJayanth Dodderi Chidanand write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2)); 1523d6af2344SJayanth Dodderi Chidanand write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2)); 1524688ab57bSMark Brown } 152528f39f02SMax Shvetsov } 152628f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 152728f39f02SMax Shvetsov 15282f41c9a7SManish Pandey #if IMAGE_BL31 15292f41c9a7SManish Pandey /********************************************************************************* 15302f41c9a7SManish Pandey * This function allows Architecture features asymmetry among cores. 15312f41c9a7SManish Pandey * TF-A assumes that all the cores in the platform has architecture feature parity 15322f41c9a7SManish Pandey * and hence the context is setup on different core (e.g. primary sets up the 15332f41c9a7SManish Pandey * context for secondary cores).This assumption may not be true for systems where 15342f41c9a7SManish Pandey * cores are not conforming to same Arch version or there is CPU Erratum which 15352f41c9a7SManish Pandey * requires certain feature to be be disabled only on a given core. 15362f41c9a7SManish Pandey * 15372f41c9a7SManish Pandey * This function is called on secondary cores to override any disparity in context 15382f41c9a7SManish Pandey * setup by primary, this would be called during warmboot path. 15392f41c9a7SManish Pandey *********************************************************************************/ 15402f41c9a7SManish Pandey void cm_handle_asymmetric_features(void) 15412f41c9a7SManish Pandey { 1542188f8c4bSManish Pandey #if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC 1543188f8c4bSManish Pandey cpu_context_t *spe_ctx = cm_get_context(NON_SECURE); 1544188f8c4bSManish Pandey 1545188f8c4bSManish Pandey assert(spe_ctx != NULL); 1546188f8c4bSManish Pandey 1547188f8c4bSManish Pandey if (is_feat_spe_supported()) { 1548188f8c4bSManish Pandey spe_enable(spe_ctx); 1549188f8c4bSManish Pandey } else { 1550188f8c4bSManish Pandey spe_disable(spe_ctx); 1551188f8c4bSManish Pandey } 1552188f8c4bSManish Pandey #endif 1553*721249b0SArvind Ram Prakash #if ERRATA_A520_2938996 || ERRATA_X4_2726228 1554*721249b0SArvind Ram Prakash cpu_context_t *trbe_ctx = cm_get_context(NON_SECURE); 1555*721249b0SArvind Ram Prakash 1556*721249b0SArvind Ram Prakash assert(trbe_ctx != NULL); 1557*721249b0SArvind Ram Prakash 1558*721249b0SArvind Ram Prakash if (check_if_affected_core() == ERRATA_APPLIES) { 1559*721249b0SArvind Ram Prakash if (is_feat_trbe_supported()) { 1560*721249b0SArvind Ram Prakash trbe_disable(trbe_ctx); 1561*721249b0SArvind Ram Prakash } 1562*721249b0SArvind Ram Prakash } 1563*721249b0SArvind Ram Prakash #endif 15642f41c9a7SManish Pandey } 15652f41c9a7SManish Pandey #endif 15662f41c9a7SManish Pandey 1567532ed618SSoby Mathew /******************************************************************************* 15688b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 15698b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 15708b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 15718b95e848SZelalem Aweke * cm_prepare_el3_exit function. 15728b95e848SZelalem Aweke ******************************************************************************/ 15738b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 15748b95e848SZelalem Aweke { 15752f41c9a7SManish Pandey #if IMAGE_BL31 15762f41c9a7SManish Pandey /* 15772f41c9a7SManish Pandey * Check and handle Architecture feature asymmetry among cores. 15782f41c9a7SManish Pandey * 15792f41c9a7SManish Pandey * In warmboot path secondary cores context is initialized on core which 15802f41c9a7SManish Pandey * did CPU_ON SMC call, if there is feature asymmetry in these cores handle 15812f41c9a7SManish Pandey * it in this function call. 15822f41c9a7SManish Pandey * For Symmetric cores this is an empty function. 15832f41c9a7SManish Pandey */ 15842f41c9a7SManish Pandey cm_handle_asymmetric_features(); 15852f41c9a7SManish Pandey #endif 15862f41c9a7SManish Pandey 15878b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 15884085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 15898b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 15908b95e848SZelalem Aweke assert(ctx != NULL); 15918b95e848SZelalem Aweke 1592b515f541SZelalem Aweke /* Assert that EL2 is used. */ 15934085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1594b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1595b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 15964085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 15978b95e848SZelalem Aweke 15988b95e848SZelalem Aweke /* Restore EL2 and EL1 sysreg contexts */ 15998b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 16008b95e848SZelalem Aweke cm_el1_sysregs_context_restore(NON_SECURE); 16018b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 16028b95e848SZelalem Aweke #else 16038b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 16048b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 16058b95e848SZelalem Aweke } 16068b95e848SZelalem Aweke 160759f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx) 160859f8882bSJayanth Dodderi Chidanand { 160942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1()); 161042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, elr_el1, read_elr_el1()); 161159f8882bSJayanth Dodderi Chidanand 161259b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 161342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1()); 161442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1()); 161559f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 161659f8882bSJayanth Dodderi Chidanand 161742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1()); 161842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1()); 161942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sp_el1, read_sp_el1()); 162042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, esr_el1, read_esr_el1()); 162142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1()); 162242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1()); 162342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mair_el1, read_mair_el1()); 162442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, amair_el1, read_amair_el1()); 162542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1()); 162642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1()); 162742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0()); 162842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0()); 162942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, par_el1, read_par_el1()); 163042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, far_el1, read_far_el1()); 163142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1()); 163242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1()); 163342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1()); 163442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1()); 163542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1()); 163642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1()); 163759f8882bSJayanth Dodderi Chidanand 163842e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 163942e35d2fSJayanth Dodderi Chidanand /* Save Aarch32 registers */ 164042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt()); 164142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und()); 164242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq()); 164342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq()); 164442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2()); 164542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2()); 164642e35d2fSJayanth Dodderi Chidanand } 164759f8882bSJayanth Dodderi Chidanand 164842e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 164942e35d2fSJayanth Dodderi Chidanand /* Save NS Timer registers */ 165042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0()); 165142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0()); 165242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0()); 165342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0()); 165442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1()); 165542e35d2fSJayanth Dodderi Chidanand } 165659f8882bSJayanth Dodderi Chidanand 165742e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 165842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1()); 165942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1()); 166042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1()); 166142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1()); 166242e35d2fSJayanth Dodderi Chidanand } 166359f8882bSJayanth Dodderi Chidanand 1664ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 166542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_ras(ctx, disr_el1, read_disr_el1()); 1666ed9bb824SMadhukar Pappireddy } 1667ed9bb824SMadhukar Pappireddy 1668ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 166942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1()); 167042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1()); 1671ed9bb824SMadhukar Pappireddy } 1672ed9bb824SMadhukar Pappireddy 1673ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 167442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1poe(ctx, por_el1, read_por_el1()); 1675ed9bb824SMadhukar Pappireddy } 1676ed9bb824SMadhukar Pappireddy 1677ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 167842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1()); 1679ed9bb824SMadhukar Pappireddy } 1680ed9bb824SMadhukar Pappireddy 1681ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 168242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1()); 1683ed9bb824SMadhukar Pappireddy } 1684d6c76e6cSMadhukar Pappireddy 1685d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 168642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1()); 1687d6c76e6cSMadhukar Pappireddy } 1688d6c76e6cSMadhukar Pappireddy 1689d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 169042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0()); 169142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1()); 1692d6c76e6cSMadhukar Pappireddy } 1693d6c76e6cSMadhukar Pappireddy 1694d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 169542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1()); 169642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1()); 169742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1()); 169842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0()); 1699d6c76e6cSMadhukar Pappireddy } 170059f8882bSJayanth Dodderi Chidanand } 170159f8882bSJayanth Dodderi Chidanand 170259f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx) 170359f8882bSJayanth Dodderi Chidanand { 170442e35d2fSJayanth Dodderi Chidanand write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1)); 170542e35d2fSJayanth Dodderi Chidanand write_elr_el1(read_el1_ctx_common(ctx, elr_el1)); 170659f8882bSJayanth Dodderi Chidanand 170759b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 170842e35d2fSJayanth Dodderi Chidanand write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1)); 170942e35d2fSJayanth Dodderi Chidanand write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1)); 171059f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 171159f8882bSJayanth Dodderi Chidanand 171242e35d2fSJayanth Dodderi Chidanand write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1)); 171342e35d2fSJayanth Dodderi Chidanand write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1)); 171442e35d2fSJayanth Dodderi Chidanand write_sp_el1(read_el1_ctx_common(ctx, sp_el1)); 171542e35d2fSJayanth Dodderi Chidanand write_esr_el1(read_el1_ctx_common(ctx, esr_el1)); 171642e35d2fSJayanth Dodderi Chidanand write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1)); 171742e35d2fSJayanth Dodderi Chidanand write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1)); 171842e35d2fSJayanth Dodderi Chidanand write_mair_el1(read_el1_ctx_common(ctx, mair_el1)); 171942e35d2fSJayanth Dodderi Chidanand write_amair_el1(read_el1_ctx_common(ctx, amair_el1)); 172042e35d2fSJayanth Dodderi Chidanand write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1)); 172142e35d2fSJayanth Dodderi Chidanand write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1)); 172242e35d2fSJayanth Dodderi Chidanand write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0)); 172342e35d2fSJayanth Dodderi Chidanand write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0)); 172442e35d2fSJayanth Dodderi Chidanand write_par_el1(read_el1_ctx_common(ctx, par_el1)); 172542e35d2fSJayanth Dodderi Chidanand write_far_el1(read_el1_ctx_common(ctx, far_el1)); 172642e35d2fSJayanth Dodderi Chidanand write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1)); 172742e35d2fSJayanth Dodderi Chidanand write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1)); 172842e35d2fSJayanth Dodderi Chidanand write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1)); 172942e35d2fSJayanth Dodderi Chidanand write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1)); 173042e35d2fSJayanth Dodderi Chidanand write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1)); 173142e35d2fSJayanth Dodderi Chidanand write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1)); 173259f8882bSJayanth Dodderi Chidanand 173342e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 173442e35d2fSJayanth Dodderi Chidanand /* Restore Aarch32 registers */ 173542e35d2fSJayanth Dodderi Chidanand write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt)); 173642e35d2fSJayanth Dodderi Chidanand write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und)); 173742e35d2fSJayanth Dodderi Chidanand write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq)); 173842e35d2fSJayanth Dodderi Chidanand write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq)); 173942e35d2fSJayanth Dodderi Chidanand write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2)); 174042e35d2fSJayanth Dodderi Chidanand write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2)); 174142e35d2fSJayanth Dodderi Chidanand } 174259f8882bSJayanth Dodderi Chidanand 174342e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 174442e35d2fSJayanth Dodderi Chidanand /* Restore NS Timer registers */ 174542e35d2fSJayanth Dodderi Chidanand write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0)); 174642e35d2fSJayanth Dodderi Chidanand write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0)); 174742e35d2fSJayanth Dodderi Chidanand write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0)); 174842e35d2fSJayanth Dodderi Chidanand write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0)); 174942e35d2fSJayanth Dodderi Chidanand write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1)); 175042e35d2fSJayanth Dodderi Chidanand } 175159f8882bSJayanth Dodderi Chidanand 175242e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 175342e35d2fSJayanth Dodderi Chidanand write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1)); 175442e35d2fSJayanth Dodderi Chidanand write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1)); 175542e35d2fSJayanth Dodderi Chidanand write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1)); 175642e35d2fSJayanth Dodderi Chidanand write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1)); 175742e35d2fSJayanth Dodderi Chidanand } 175859f8882bSJayanth Dodderi Chidanand 1759ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 176042e35d2fSJayanth Dodderi Chidanand write_disr_el1(read_el1_ctx_ras(ctx, disr_el1)); 1761ed9bb824SMadhukar Pappireddy } 1762ed9bb824SMadhukar Pappireddy 1763ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 176442e35d2fSJayanth Dodderi Chidanand write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1)); 176542e35d2fSJayanth Dodderi Chidanand write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1)); 1766ed9bb824SMadhukar Pappireddy } 1767ed9bb824SMadhukar Pappireddy 1768ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 176942e35d2fSJayanth Dodderi Chidanand write_por_el1(read_el1_ctx_s1poe(ctx, por_el1)); 1770ed9bb824SMadhukar Pappireddy } 1771ed9bb824SMadhukar Pappireddy 1772ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 177342e35d2fSJayanth Dodderi Chidanand write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1)); 1774ed9bb824SMadhukar Pappireddy } 1775ed9bb824SMadhukar Pappireddy 1776ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 177742e35d2fSJayanth Dodderi Chidanand write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1)); 1778ed9bb824SMadhukar Pappireddy } 1779d6c76e6cSMadhukar Pappireddy 1780d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 178142e35d2fSJayanth Dodderi Chidanand write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1)); 1782d6c76e6cSMadhukar Pappireddy } 1783d6c76e6cSMadhukar Pappireddy 1784d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 178542e35d2fSJayanth Dodderi Chidanand write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0)); 178642e35d2fSJayanth Dodderi Chidanand write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1)); 1787d6c76e6cSMadhukar Pappireddy } 1788d6c76e6cSMadhukar Pappireddy 1789d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 179042e35d2fSJayanth Dodderi Chidanand write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1)); 179142e35d2fSJayanth Dodderi Chidanand write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1)); 179242e35d2fSJayanth Dodderi Chidanand write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1)); 179342e35d2fSJayanth Dodderi Chidanand write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0)); 1794d6c76e6cSMadhukar Pappireddy } 179559f8882bSJayanth Dodderi Chidanand } 179659f8882bSJayanth Dodderi Chidanand 17978b95e848SZelalem Aweke /******************************************************************************* 1798532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 1799532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 1800532ed618SSoby Mathew * state. 1801532ed618SSoby Mathew ******************************************************************************/ 1802532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1803532ed618SSoby Mathew { 1804532ed618SSoby Mathew cpu_context_t *ctx; 1805532ed618SSoby Mathew 1806532ed618SSoby Mathew ctx = cm_get_context(security_state); 1807a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1808532ed618SSoby Mathew 18092825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 181017b4c0ddSDimitris Papastamos 181117b4c0ddSDimitris Papastamos #if IMAGE_BL31 181217b4c0ddSDimitris Papastamos if (security_state == SECURE) 181317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 181417b4c0ddSDimitris Papastamos else 181517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 181617b4c0ddSDimitris Papastamos #endif 1817532ed618SSoby Mathew } 1818532ed618SSoby Mathew 1819532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1820532ed618SSoby Mathew { 1821532ed618SSoby Mathew cpu_context_t *ctx; 1822532ed618SSoby Mathew 1823532ed618SSoby Mathew ctx = cm_get_context(security_state); 1824a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1825532ed618SSoby Mathew 18262825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 182717b4c0ddSDimitris Papastamos 182817b4c0ddSDimitris Papastamos #if IMAGE_BL31 182917b4c0ddSDimitris Papastamos if (security_state == SECURE) 183017b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 183117b4c0ddSDimitris Papastamos else 183217b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 183317b4c0ddSDimitris Papastamos #endif 1834532ed618SSoby Mathew } 1835532ed618SSoby Mathew 1836532ed618SSoby Mathew /******************************************************************************* 1837532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1838532ed618SSoby Mathew * given security state with the given entrypoint 1839532ed618SSoby Mathew ******************************************************************************/ 1840532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1841532ed618SSoby Mathew { 1842532ed618SSoby Mathew cpu_context_t *ctx; 1843532ed618SSoby Mathew el3_state_t *state; 1844532ed618SSoby Mathew 1845532ed618SSoby Mathew ctx = cm_get_context(security_state); 1846a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1847532ed618SSoby Mathew 1848532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1849532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1850532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1851532ed618SSoby Mathew } 1852532ed618SSoby Mathew 1853532ed618SSoby Mathew /******************************************************************************* 1854532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1855532ed618SSoby Mathew * pertaining to the given security state 1856532ed618SSoby Mathew ******************************************************************************/ 1857532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 1858532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 1859532ed618SSoby Mathew { 1860532ed618SSoby Mathew cpu_context_t *ctx; 1861532ed618SSoby Mathew el3_state_t *state; 1862532ed618SSoby Mathew 1863532ed618SSoby Mathew ctx = cm_get_context(security_state); 1864a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1865532ed618SSoby Mathew 1866532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1867532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1868532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1869532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 1870532ed618SSoby Mathew } 1871532ed618SSoby Mathew 1872532ed618SSoby Mathew /******************************************************************************* 1873532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 1874532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 1875532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 1876532ed618SSoby Mathew ******************************************************************************/ 1877532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 1878532ed618SSoby Mathew uint32_t bit_pos, 1879532ed618SSoby Mathew uint32_t value) 1880532ed618SSoby Mathew { 1881532ed618SSoby Mathew cpu_context_t *ctx; 1882532ed618SSoby Mathew el3_state_t *state; 1883f1be00daSLouis Mayencourt u_register_t scr_el3; 1884532ed618SSoby Mathew 1885532ed618SSoby Mathew ctx = cm_get_context(security_state); 1886a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1887532ed618SSoby Mathew 1888532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 1889d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 1890532ed618SSoby Mathew 1891532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 1892a0fee747SAntonio Nino Diaz assert(value <= 1U); 1893532ed618SSoby Mathew 1894532ed618SSoby Mathew /* 1895532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 1896532ed618SSoby Mathew * and set it to its new value. 1897532ed618SSoby Mathew */ 1898532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1899f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1900d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 1901f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 1902532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1903532ed618SSoby Mathew } 1904532ed618SSoby Mathew 1905532ed618SSoby Mathew /******************************************************************************* 1906532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 1907532ed618SSoby Mathew * given security state. 1908532ed618SSoby Mathew ******************************************************************************/ 1909f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 1910532ed618SSoby Mathew { 1911532ed618SSoby Mathew cpu_context_t *ctx; 1912532ed618SSoby Mathew el3_state_t *state; 1913532ed618SSoby Mathew 1914532ed618SSoby Mathew ctx = cm_get_context(security_state); 1915a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1916532ed618SSoby Mathew 1917532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1918532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1919f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 1920532ed618SSoby Mathew } 1921532ed618SSoby Mathew 1922532ed618SSoby Mathew /******************************************************************************* 1923532ed618SSoby Mathew * This function is used to program the context that's used for exception 1924532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 1925532ed618SSoby Mathew * the required security state 1926532ed618SSoby Mathew ******************************************************************************/ 1927532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 1928532ed618SSoby Mathew { 1929532ed618SSoby Mathew cpu_context_t *ctx; 1930532ed618SSoby Mathew 1931532ed618SSoby Mathew ctx = cm_get_context(security_state); 1932a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1933532ed618SSoby Mathew 1934532ed618SSoby Mathew cm_set_next_context(ctx); 1935532ed618SSoby Mathew } 1936