1532ed618SSoby Mathew /* 20a33adc0SGovindraj Raja * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h> 23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h> 2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 28744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h> 3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h> 3109d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 32c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 33dc78e62dSjohpow01 #include <lib/extensions/sme.h> 3409d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3509d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 36d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 37f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h> 38813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 398fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 4009d40e0eSAntonio Nino Diaz #include <lib/utils.h> 41532ed618SSoby Mathew 42781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 43781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 44781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 45781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 46532ed618SSoby Mathew 47461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM]; 48461c0a5dSElizabeth Ho static bool has_secure_perworld_init; 49461c0a5dSElizabeth Ho 50123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx); 5124a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 52781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 53461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void); 54b515f541SZelalem Aweke 55a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 56b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 57b515f541SZelalem Aweke { 58b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 59b515f541SZelalem Aweke 60b515f541SZelalem Aweke /* 61b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 62b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 63b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 64b515f541SZelalem Aweke * set to zero. 65b515f541SZelalem Aweke * 66b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 67b515f541SZelalem Aweke * 68b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 69b515f541SZelalem Aweke * required by PSCI specification) 70b515f541SZelalem Aweke */ 71b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 72b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 73b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 74b515f541SZelalem Aweke } else { 75b515f541SZelalem Aweke /* 76b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 77b515f541SZelalem Aweke * fields need to be set. 78b515f541SZelalem Aweke * 79b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 80b515f541SZelalem Aweke * instructions are not trapped to EL1. 81b515f541SZelalem Aweke * 82b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 83b515f541SZelalem Aweke * instructions are not trapped to EL1. 84b515f541SZelalem Aweke * 85b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 86b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 87b515f541SZelalem Aweke */ 88b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 89b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 90b515f541SZelalem Aweke } 91b515f541SZelalem Aweke 92b515f541SZelalem Aweke /* 93b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 94b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 95b515f541SZelalem Aweke */ 967f152ea6SSona Mathew if (errata_a75_764081_applies()) { 97b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 987f152ea6SSona Mathew } 9959b7c0a0SJayanth Dodderi Chidanand 100b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 101a0d9a973SJayanth Dodderi Chidanand write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx); 102b515f541SZelalem Aweke 103b515f541SZelalem Aweke /* 104b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 105b515f541SZelalem Aweke * implementation defined. The context restore process will write 106b515f541SZelalem Aweke * the value from the context to the actual register and can cause 107b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 108b515f541SZelalem Aweke * be zero. 109b515f541SZelalem Aweke */ 110b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 11142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx); 112b515f541SZelalem Aweke } 113a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */ 114b515f541SZelalem Aweke 1152bbad1d1SZelalem Aweke /****************************************************************************** 1162bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1172bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1182bbad1d1SZelalem Aweke *****************************************************************************/ 1192bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 120532ed618SSoby Mathew { 1212bbad1d1SZelalem Aweke u_register_t scr_el3; 1222bbad1d1SZelalem Aweke el3_state_t *state; 1232bbad1d1SZelalem Aweke 1242bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1252bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1262bbad1d1SZelalem Aweke 1272bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 128532ed618SSoby Mathew /* 1292bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1302bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 131532ed618SSoby Mathew */ 1322bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1332bbad1d1SZelalem Aweke #endif 1342bbad1d1SZelalem Aweke 135ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 136ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 1372bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1382bbad1d1SZelalem Aweke } 1392bbad1d1SZelalem Aweke 1402bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1412bbad1d1SZelalem Aweke 142b515f541SZelalem Aweke /* 143b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 144b515f541SZelalem Aweke * at S-EL2. 145b515f541SZelalem Aweke */ 146a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2) 147b515f541SZelalem Aweke setup_el1_context(ctx, ep); 148b515f541SZelalem Aweke #endif 149b515f541SZelalem Aweke 1502bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 151461c0a5dSElizabeth Ho 152461c0a5dSElizabeth Ho /** 153461c0a5dSElizabeth Ho * manage_extensions_secure_per_world api has to be executed once, 154461c0a5dSElizabeth Ho * as the registers getting initialised, maintain constant value across 155461c0a5dSElizabeth Ho * all the cpus for the secure world. 156461c0a5dSElizabeth Ho * Henceforth, this check ensures that the registers are initialised once 157461c0a5dSElizabeth Ho * and avoids re-initialization from multiple cores. 158461c0a5dSElizabeth Ho */ 159461c0a5dSElizabeth Ho if (!has_secure_perworld_init) { 160461c0a5dSElizabeth Ho manage_extensions_secure_per_world(); 161461c0a5dSElizabeth Ho } 1622bbad1d1SZelalem Aweke } 1632bbad1d1SZelalem Aweke 1642bbad1d1SZelalem Aweke #if ENABLE_RME 1652bbad1d1SZelalem Aweke /****************************************************************************** 1662bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1672bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1682bbad1d1SZelalem Aweke *****************************************************************************/ 1692bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1702bbad1d1SZelalem Aweke { 1712bbad1d1SZelalem Aweke u_register_t scr_el3; 1722bbad1d1SZelalem Aweke el3_state_t *state; 1732bbad1d1SZelalem Aweke 1742bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1752bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1762bbad1d1SZelalem Aweke 17701cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17801cf14ddSMaksims Svecovs 17930019d86SSona Mathew /* CSV2 version 2 and above */ 1807db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 18101cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 18201cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1837db710f0SAndre Przywara } 1842bbad1d1SZelalem Aweke 1852bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1862bbad1d1SZelalem Aweke } 1872bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 1882bbad1d1SZelalem Aweke 1892bbad1d1SZelalem Aweke /****************************************************************************** 1902bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 1912bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1922bbad1d1SZelalem Aweke *****************************************************************************/ 1932bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1942bbad1d1SZelalem Aweke { 1952bbad1d1SZelalem Aweke u_register_t scr_el3; 1962bbad1d1SZelalem Aweke el3_state_t *state; 1972bbad1d1SZelalem Aweke 1982bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1992bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2002bbad1d1SZelalem Aweke 2012bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 2022bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 2032bbad1d1SZelalem Aweke 204ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 205ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 2062bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 207ef0d0e54SGovindraj Raja } 2082bbad1d1SZelalem Aweke 209f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS 210f0c96a2eSBoyan Karatotev /* 211f0c96a2eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by default 212f0c96a2eSBoyan Karatotev * for Non secure lower exception levels. We do not have an explicit 213f0c96a2eSBoyan Karatotev * flag to set it. 214f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 215f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 216f0c96a2eSBoyan Karatotev * 217f0c96a2eSBoyan Karatotev * To prevent the leakage between the worlds during world switch, 218f0c96a2eSBoyan Karatotev * we enable it only for the non-secure world. 219f0c96a2eSBoyan Karatotev * 220f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 221f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 222f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 223f0c96a2eSBoyan Karatotev * 224f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 225f0c96a2eSBoyan Karatotev * other than EL3 226f0c96a2eSBoyan Karatotev * 227f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 228f0c96a2eSBoyan Karatotev * than EL3 229f0c96a2eSBoyan Karatotev */ 230f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 231f0c96a2eSBoyan Karatotev 232f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 233f0c96a2eSBoyan Karatotev 23446cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 23546cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 23646cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 23746cc41d5SManish Pandey #endif 23846cc41d5SManish Pandey 23900e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 24000e8f79cSManish Pandey /* 24100e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 24200e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 24300e8f79cSManish Pandey * are trapped to EL3. 24400e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 24500e8f79cSManish Pandey * 24600e8f79cSManish Pandey */ 24700e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 24800e8f79cSManish Pandey #endif 24900e8f79cSManish Pandey 25030019d86SSona Mathew /* CSV2 version 2 and above */ 2517db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 25201cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 25301cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2547db710f0SAndre Przywara } 25501cf14ddSMaksims Svecovs 2562bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2572bbad1d1SZelalem Aweke /* 2582bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2592bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2602bbad1d1SZelalem Aweke */ 2612bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2622bbad1d1SZelalem Aweke #endif 263*6d0433f0SJayanth Dodderi Chidanand 264*6d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 265*6d0433f0SJayanth Dodderi Chidanand /* Set the RCWMASKEn bit in SCR_EL3 to enable access to 266*6d0433f0SJayanth Dodderi Chidanand * RCWMASK_EL1 and RCWSMASK_EL1 registers. 267*6d0433f0SJayanth Dodderi Chidanand */ 268*6d0433f0SJayanth Dodderi Chidanand scr_el3 |= SCR_RCWMASKEn_BIT; 269*6d0433f0SJayanth Dodderi Chidanand } 270*6d0433f0SJayanth Dodderi Chidanand 2712bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2728b95e848SZelalem Aweke 2738b95e848SZelalem Aweke /* Initialize EL2 context registers */ 274a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 2758b95e848SZelalem Aweke 2768b95e848SZelalem Aweke /* 277da1a4591SJayanth Dodderi Chidanand * Initialize SCTLR_EL2 context register with reset value. 2788b95e848SZelalem Aweke */ 279da1a4591SJayanth Dodderi Chidanand write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1); 2808b95e848SZelalem Aweke 281ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 282ddb615b4SJuan Pablo Conde /* 283ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 284ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 285ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 286ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 287ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 288ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 289ddb615b4SJuan Pablo Conde */ 290d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2, 291ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 292ddb615b4SJuan Pablo Conde } 2934a530b4cSJuan Pablo Conde 2944a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 2954a530b4cSJuan Pablo Conde /* 2964a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 2974a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 2984a530b4cSJuan Pablo Conde * of initialization for this feature. 2994a530b4cSJuan Pablo Conde */ 300d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2, 3014a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 302d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2, 3034a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 304d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2, 3054a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 3064a530b4cSJuan Pablo Conde } 307a0674ab0SJayanth Dodderi Chidanand #else 308a0674ab0SJayanth Dodderi Chidanand /* Initialize EL1 context registers */ 309a0674ab0SJayanth Dodderi Chidanand setup_el1_context(ctx, ep); 310a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 31124a70738SBoyan Karatotev 31224a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 313532ed618SSoby Mathew } 314532ed618SSoby Mathew 315532ed618SSoby Mathew /******************************************************************************* 3162bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3172bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3182bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 319532ed618SSoby Mathew * 3208aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 321532ed618SSoby Mathew * timer availability for the new execution context. 322532ed618SSoby Mathew ******************************************************************************/ 3232bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 324532ed618SSoby Mathew { 325f1be00daSLouis Mayencourt u_register_t scr_el3; 326123002f9SJayanth Dodderi Chidanand u_register_t mdcr_el3; 327532ed618SSoby Mathew el3_state_t *state; 328532ed618SSoby Mathew gp_regs_t *gp_regs; 329532ed618SSoby Mathew 330f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 331f0c96a2eSBoyan Karatotev 332532ed618SSoby Mathew /* Clear any residual register values from the context */ 33332f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 334532ed618SSoby Mathew 335532ed618SSoby Mathew /* 3365e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 3375e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 3385e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 3395e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 3405e8cc727SBoyan Karatotev */ 341a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 3425e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 3435e8cc727SBoyan Karatotev 3445e8cc727SBoyan Karatotev /* 3455e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 3465e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 3475e8cc727SBoyan Karatotev */ 348d6af2344SJayanth Dodderi Chidanand u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 3495e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 350d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val); 3510aa3284aSJagdish Gediya 3520aa3284aSJagdish Gediya /* 3530aa3284aSJagdish Gediya * The actlr_el2 register can be initialized in platform's reset handler 3540aa3284aSJagdish Gediya * and it may contain access control bits (e.g. CLUSTERPMUEN bit). 3550aa3284aSJagdish Gediya */ 3560aa3284aSJagdish Gediya write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2()); 357a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 3585e8cc727SBoyan Karatotev 3595c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 3605c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 361c5ea4f8aSZelalem Aweke 36218f2efd6SDavid Cunado /* 363f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 364f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 365f0c96a2eSBoyan Karatotev * 366f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 367f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 368f0c96a2eSBoyan Karatotev * 369f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 370f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 371f0c96a2eSBoyan Karatotev * 372f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 373f0c96a2eSBoyan Karatotev * Non-secure memory. 374f0c96a2eSBoyan Karatotev */ 375f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 376f0c96a2eSBoyan Karatotev 377f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 378f0c96a2eSBoyan Karatotev 379f0c96a2eSBoyan Karatotev /* 38018f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 38118f2efd6SDavid Cunado * Exception level as specified by SPSR. 38218f2efd6SDavid Cunado */ 383c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 384532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 385c5ea4f8aSZelalem Aweke } 3862bbad1d1SZelalem Aweke 38718f2efd6SDavid Cunado /* 38818f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 38918f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 390b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 391b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 392b515f541SZelalem Aweke * is not trapped) 39318f2efd6SDavid Cunado */ 394c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 395532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 396c5ea4f8aSZelalem Aweke } 397532ed618SSoby Mathew 398cb4ec47bSjohpow01 /* 399cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 400cb4ec47bSjohpow01 * SCR_EL3.HXEn. 401cb4ec47bSjohpow01 */ 402c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 403cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 404c5a3ebbdSAndre Przywara } 405cb4ec47bSjohpow01 406ff86e0b4SJuan Pablo Conde /* 407ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 408ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 409ff86e0b4SJuan Pablo Conde */ 410ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP 411ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 412ff86e0b4SJuan Pablo Conde #endif 413ff86e0b4SJuan Pablo Conde 4141a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 4151a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 4161a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 4171a7c1cfeSJeenu Viswambharan #endif 4181a7c1cfeSJeenu Viswambharan 419f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS 420f0c96a2eSBoyan Karatotev /* 421f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 422f0c96a2eSBoyan Karatotev * 423f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 424f0c96a2eSBoyan Karatotev * other than EL3 425f0c96a2eSBoyan Karatotev * 426f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 427f0c96a2eSBoyan Karatotev * than EL3 428f0c96a2eSBoyan Karatotev */ 429f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 430f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 431f0c96a2eSBoyan Karatotev 4325283962eSAntonio Nino Diaz /* 433d3331603SMark Brown * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present. 434d3331603SMark Brown */ 435d3331603SMark Brown if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) { 436d3331603SMark Brown scr_el3 |= SCR_TCR2EN_BIT; 437d3331603SMark Brown } 438d3331603SMark Brown 439d3331603SMark Brown /* 440062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 441062b6c6bSMark Brown * registers for AArch64 if present. 442062b6c6bSMark Brown */ 443062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 444062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 445062b6c6bSMark Brown } 446062b6c6bSMark Brown 447062b6c6bSMark Brown /* 448688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 449688ab57bSMark Brown */ 450688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 451688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 452688ab57bSMark Brown } 453688ab57bSMark Brown 454688ab57bSMark Brown /* 45518f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 45618f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 45718f2efd6SDavid Cunado * next mode is Hyp. 458110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 459110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 460110ee433SJimmy Brisson * ARMv8.6-FGT. 46129d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 46229d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 46329d0ee54SJimmy Brisson * and when the processor supports ECV. 464532ed618SSoby Mathew */ 465a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 466a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 467a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 468532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 469110ee433SJimmy Brisson 470ce485955SAndre Przywara if (is_feat_fgt_supported()) { 471110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 472110ee433SJimmy Brisson } 47329d0ee54SJimmy Brisson 474b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 47529d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 47629d0ee54SJimmy Brisson } 477532ed618SSoby Mathew } 478532ed618SSoby Mathew 4796cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 4801223d2a0SAndre Przywara if (is_feat_twed_supported()) { 4816cac724dSjohpow01 /* Set delay in SCR_EL3 */ 4826cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 483781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 4846cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 4856cac724dSjohpow01 4866cac724dSjohpow01 /* Enable WFE delay */ 4876cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 4881223d2a0SAndre Przywara } 4896cac724dSjohpow01 4909f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 4919f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 4929f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 4939f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 4949f4b6259SJayanth Dodderi Chidanand } 4959f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 4969f4b6259SJayanth Dodderi Chidanand 49718f2efd6SDavid Cunado /* 498e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 499e290a8fcSAlexei Fedorov * before doing ERET 5003e61b2b5SDavid Cunado */ 501532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 502532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 503532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 504532ed618SSoby Mathew 505123002f9SJayanth Dodderi Chidanand /* Start with a clean MDCR_EL3 copy as all relevant values are set */ 506123002f9SJayanth Dodderi Chidanand mdcr_el3 = MDCR_EL3_RESET_VAL; 507123002f9SJayanth Dodderi Chidanand 508123002f9SJayanth Dodderi Chidanand /* --------------------------------------------------------------------- 509123002f9SJayanth Dodderi Chidanand * Initialise MDCR_EL3, setting all fields rather than relying on hw. 510123002f9SJayanth Dodderi Chidanand * Some fields are architecturally UNKNOWN on reset. 511123002f9SJayanth Dodderi Chidanand * 512123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 513123002f9SJayanth Dodderi Chidanand * Debug exceptions, other than Breakpoint Instruction exceptions, are 514123002f9SJayanth Dodderi Chidanand * disabled from all ELs in Secure state. 515123002f9SJayanth Dodderi Chidanand * 516123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 517123002f9SJayanth Dodderi Chidanand * privileged debug from S-EL1. 518123002f9SJayanth Dodderi Chidanand * 519123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 520123002f9SJayanth Dodderi Chidanand * access to the powerdown debug registers do not trap to EL3. 521123002f9SJayanth Dodderi Chidanand * 522123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 523123002f9SJayanth Dodderi Chidanand * debug registers, other than those registers that are controlled by 524123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA. 525123002f9SJayanth Dodderi Chidanand */ 526123002f9SJayanth Dodderi Chidanand mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE)) 527123002f9SJayanth Dodderi Chidanand & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ; 528123002f9SJayanth Dodderi Chidanand write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3); 529123002f9SJayanth Dodderi Chidanand 530123002f9SJayanth Dodderi Chidanand /* 531123002f9SJayanth Dodderi Chidanand * Configure MDCR_EL3 register as applicable for each world 532123002f9SJayanth Dodderi Chidanand * (NS/Secure/Realm) context. 533123002f9SJayanth Dodderi Chidanand */ 534123002f9SJayanth Dodderi Chidanand manage_extensions_common(ctx); 535123002f9SJayanth Dodderi Chidanand 536532ed618SSoby Mathew /* 537532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 538532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 539532ed618SSoby Mathew */ 540532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 541532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 542532ed618SSoby Mathew } 543532ed618SSoby Mathew 544532ed618SSoby Mathew /******************************************************************************* 5452bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 5462bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 5472bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 5482bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 5492bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 5502bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 5512bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 5522bbad1d1SZelalem Aweke * state cpu context pointers. 5532bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 5542bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 5552bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 5562bbad1d1SZelalem Aweke ******************************************************************************/ 5572bbad1d1SZelalem Aweke void __init cm_init(void) 5582bbad1d1SZelalem Aweke { 5592bbad1d1SZelalem Aweke /* 5601b491eeaSElyes Haouas * The context management library has only global data to initialize, but 5612bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 5622bbad1d1SZelalem Aweke */ 5632bbad1d1SZelalem Aweke } 5642bbad1d1SZelalem Aweke 5652bbad1d1SZelalem Aweke /******************************************************************************* 5662bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 5672bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 5682bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 5692bbad1d1SZelalem Aweke ******************************************************************************/ 5702bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 5712bbad1d1SZelalem Aweke { 5722bbad1d1SZelalem Aweke unsigned int security_state; 5732bbad1d1SZelalem Aweke 5742bbad1d1SZelalem Aweke assert(ctx != NULL); 5752bbad1d1SZelalem Aweke 5762bbad1d1SZelalem Aweke /* 5772bbad1d1SZelalem Aweke * Perform initializations that are common 5782bbad1d1SZelalem Aweke * to all security states 5792bbad1d1SZelalem Aweke */ 5802bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 5812bbad1d1SZelalem Aweke 5822bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 5832bbad1d1SZelalem Aweke 5842bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 5852bbad1d1SZelalem Aweke switch (security_state) { 5862bbad1d1SZelalem Aweke case SECURE: 5872bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 5882bbad1d1SZelalem Aweke break; 5892bbad1d1SZelalem Aweke #if ENABLE_RME 5902bbad1d1SZelalem Aweke case REALM: 5912bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 5922bbad1d1SZelalem Aweke break; 5932bbad1d1SZelalem Aweke #endif 5942bbad1d1SZelalem Aweke case NON_SECURE: 5952bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 5962bbad1d1SZelalem Aweke break; 5972bbad1d1SZelalem Aweke default: 5982bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 5992bbad1d1SZelalem Aweke panic(); 6002bbad1d1SZelalem Aweke break; 6012bbad1d1SZelalem Aweke } 6022bbad1d1SZelalem Aweke } 6032bbad1d1SZelalem Aweke 6042bbad1d1SZelalem Aweke /******************************************************************************* 60524a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 60624a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 60724a70738SBoyan Karatotev * overwritten by el3_exit. 60824a70738SBoyan Karatotev ******************************************************************************/ 60924a70738SBoyan Karatotev #if IMAGE_BL31 61024a70738SBoyan Karatotev void cm_manage_extensions_el3(void) 61124a70738SBoyan Karatotev { 6124085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 6134085a02cSBoyan Karatotev amu_init_el3(); 6144085a02cSBoyan Karatotev } 6154085a02cSBoyan Karatotev 61660d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 61760d330dcSBoyan Karatotev sme_init_el3(); 61860d330dcSBoyan Karatotev } 61960d330dcSBoyan Karatotev 62060d330dcSBoyan Karatotev pmuv3_init_el3(); 62124a70738SBoyan Karatotev } 62224a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 62324a70738SBoyan Karatotev 6244087ed6cSJayanth Dodderi Chidanand /****************************************************************************** 6254087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context 6264087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world. 6274087ed6cSJayanth Dodderi Chidanand ******************************************************************************/ 6284087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31 6294087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx) 6304087ed6cSJayanth Dodderi Chidanand { 6314087ed6cSJayanth Dodderi Chidanand /* 6324087ed6cSJayanth Dodderi Chidanand * Initialise CPTR_EL3, setting all fields rather than relying on hw. 6334087ed6cSJayanth Dodderi Chidanand * 6344087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 6354087ed6cSJayanth Dodderi Chidanand * by Advanced SIMD, floating-point or SVE instructions (if 6364087ed6cSJayanth Dodderi Chidanand * implemented) do not trap to EL3. 6374087ed6cSJayanth Dodderi Chidanand * 6384087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1, 6394087ed6cSJayanth Dodderi Chidanand * CPTR_EL2,CPACR, or HCPTR do not trap to EL3. 6404087ed6cSJayanth Dodderi Chidanand */ 6414087ed6cSJayanth Dodderi Chidanand uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT); 642ac4f6aafSArvind Ram Prakash 6434087ed6cSJayanth Dodderi Chidanand per_world_ctx->ctx_cptr_el3 = cptr_el3; 644ac4f6aafSArvind Ram Prakash 645ac4f6aafSArvind Ram Prakash /* 646ac4f6aafSArvind Ram Prakash * Initialize MPAM3_EL3 to its default reset value 647ac4f6aafSArvind Ram Prakash * 648ac4f6aafSArvind Ram Prakash * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces 649ac4f6aafSArvind Ram Prakash * all lower ELn MPAM3_EL3 register access to, trap to EL3 650ac4f6aafSArvind Ram Prakash */ 651ac4f6aafSArvind Ram Prakash 652ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL; 6534087ed6cSJayanth Dodderi Chidanand } 6544087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 6554087ed6cSJayanth Dodderi Chidanand 65624a70738SBoyan Karatotev /******************************************************************************* 657461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world. 658461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 659461c0a5dSElizabeth Ho * across the cores for the non-secure world. 660461c0a5dSElizabeth Ho ******************************************************************************/ 661461c0a5dSElizabeth Ho #if IMAGE_BL31 662461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void) 663461c0a5dSElizabeth Ho { 6644087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]); 6654087ed6cSJayanth Dodderi Chidanand 666461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 667461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 668461c0a5dSElizabeth Ho } 669461c0a5dSElizabeth Ho 670461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 671461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 672461c0a5dSElizabeth Ho } 673461c0a5dSElizabeth Ho 674461c0a5dSElizabeth Ho if (is_feat_amu_supported()) { 675461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 676461c0a5dSElizabeth Ho } 677461c0a5dSElizabeth Ho 678461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 679461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 680461c0a5dSElizabeth Ho } 681ac4f6aafSArvind Ram Prakash 682ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) { 683ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 684ac4f6aafSArvind Ram Prakash } 685461c0a5dSElizabeth Ho } 686461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 687461c0a5dSElizabeth Ho 688461c0a5dSElizabeth Ho /******************************************************************************* 689461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world. 690461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 691461c0a5dSElizabeth Ho * across the cores for the secure world. 692461c0a5dSElizabeth Ho ******************************************************************************/ 693461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void) 694461c0a5dSElizabeth Ho { 695461c0a5dSElizabeth Ho #if IMAGE_BL31 6964087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 6974087ed6cSJayanth Dodderi Chidanand 698461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 699461c0a5dSElizabeth Ho 700461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) { 701461c0a5dSElizabeth Ho /* 702461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure 703461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed. 704461c0a5dSElizabeth Ho */ 705461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 706461c0a5dSElizabeth Ho } else { 707461c0a5dSElizabeth Ho /* 708461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure 709461c0a5dSElizabeth Ho * world can safely use the associated registers. 710461c0a5dSElizabeth Ho */ 711461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 712461c0a5dSElizabeth Ho } 713461c0a5dSElizabeth Ho } 714461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 715461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) { 716461c0a5dSElizabeth Ho /* 717461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure 718461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed. 719461c0a5dSElizabeth Ho */ 720461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 721461c0a5dSElizabeth Ho } else { 722461c0a5dSElizabeth Ho /* 723461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world 724461c0a5dSElizabeth Ho * can safely use them. 725461c0a5dSElizabeth Ho */ 726461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 727461c0a5dSElizabeth Ho } 728461c0a5dSElizabeth Ho } 729461c0a5dSElizabeth Ho 730461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */ 731461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 732461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 733461c0a5dSElizabeth Ho } 734461c0a5dSElizabeth Ho 735461c0a5dSElizabeth Ho has_secure_perworld_init = true; 736461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 737461c0a5dSElizabeth Ho } 738461c0a5dSElizabeth Ho 739461c0a5dSElizabeth Ho /******************************************************************************* 740123002f9SJayanth Dodderi Chidanand * Enable architecture extensions on first entry to Non-secure world only 741123002f9SJayanth Dodderi Chidanand * and disable for secure world. 742123002f9SJayanth Dodderi Chidanand * 743123002f9SJayanth Dodderi Chidanand * NOTE: Arch features which have been provided with the capability of getting 744123002f9SJayanth Dodderi Chidanand * enabled only for non-secure world and being disabled for secure world are 745123002f9SJayanth Dodderi Chidanand * grouped here, as the MDCR_EL3 context value remains same across the worlds. 746123002f9SJayanth Dodderi Chidanand ******************************************************************************/ 747123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx) 748123002f9SJayanth Dodderi Chidanand { 749123002f9SJayanth Dodderi Chidanand #if IMAGE_BL31 750123002f9SJayanth Dodderi Chidanand if (is_feat_spe_supported()) { 751123002f9SJayanth Dodderi Chidanand /* 752123002f9SJayanth Dodderi Chidanand * Enable FEAT_SPE for Non-Secure and prohibit for Secure state. 753123002f9SJayanth Dodderi Chidanand */ 754123002f9SJayanth Dodderi Chidanand spe_enable(ctx); 755123002f9SJayanth Dodderi Chidanand } 756123002f9SJayanth Dodderi Chidanand 757123002f9SJayanth Dodderi Chidanand if (is_feat_trbe_supported()) { 758123002f9SJayanth Dodderi Chidanand /* 759a822a228SManish Pandey * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and 760123002f9SJayanth Dodderi Chidanand * Realm state. 761123002f9SJayanth Dodderi Chidanand */ 762123002f9SJayanth Dodderi Chidanand trbe_enable(ctx); 763123002f9SJayanth Dodderi Chidanand } 764123002f9SJayanth Dodderi Chidanand 765123002f9SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 766123002f9SJayanth Dodderi Chidanand /* 767a822a228SManish Pandey * Enable FEAT_TRF for Non-Secure and prohibit for Secure state. 768123002f9SJayanth Dodderi Chidanand */ 769123002f9SJayanth Dodderi Chidanand trf_enable(ctx); 770123002f9SJayanth Dodderi Chidanand } 771123002f9SJayanth Dodderi Chidanand 772123002f9SJayanth Dodderi Chidanand if (is_feat_brbe_supported()) { 773123002f9SJayanth Dodderi Chidanand /* 774a822a228SManish Pandey * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state. 775123002f9SJayanth Dodderi Chidanand */ 776123002f9SJayanth Dodderi Chidanand brbe_enable(ctx); 777123002f9SJayanth Dodderi Chidanand } 778123002f9SJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 779123002f9SJayanth Dodderi Chidanand } 780123002f9SJayanth Dodderi Chidanand 781123002f9SJayanth Dodderi Chidanand /******************************************************************************* 78224a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 78324a70738SBoyan Karatotev ******************************************************************************/ 78424a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 78524a70738SBoyan Karatotev { 78624a70738SBoyan Karatotev #if IMAGE_BL31 7874085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 7884085a02cSBoyan Karatotev amu_enable(ctx); 7894085a02cSBoyan Karatotev } 7904085a02cSBoyan Karatotev 79160d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 79260d330dcSBoyan Karatotev sme_enable(ctx); 79360d330dcSBoyan Karatotev } 79460d330dcSBoyan Karatotev 79533e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 79633e6aaacSArvind Ram Prakash fgt2_enable(ctx); 79733e6aaacSArvind Ram Prakash } 79833e6aaacSArvind Ram Prakash 79983271d5aSArvind Ram Prakash if (is_feat_debugv8p9_supported()) { 80083271d5aSArvind Ram Prakash debugv8p9_extended_bp_wp_enable(ctx); 80183271d5aSArvind Ram Prakash } 80283271d5aSArvind Ram Prakash 803c73686a1SBoyan Karatotev pmuv3_enable(ctx); 80424a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 80524a70738SBoyan Karatotev } 80624a70738SBoyan Karatotev 807b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */ 808b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void) 809b48bd790SBoyan Karatotev { 810b48bd790SBoyan Karatotev u_register_t hcr_el2 = read_hcr_el2(); 811b48bd790SBoyan Karatotev /* 812b48bd790SBoyan Karatotev * For Armv8.3 pointer authentication feature, disable traps to EL2 when 813b48bd790SBoyan Karatotev * accessing key registers or using pointer authentication instructions 814b48bd790SBoyan Karatotev * from lower ELs. 815b48bd790SBoyan Karatotev */ 816b48bd790SBoyan Karatotev hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 817b48bd790SBoyan Karatotev 818b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 819b48bd790SBoyan Karatotev } 820b48bd790SBoyan Karatotev 821183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 82224a70738SBoyan Karatotev /******************************************************************************* 82324a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 82424a70738SBoyan Karatotev * world when EL2 is empty and unused. 82524a70738SBoyan Karatotev ******************************************************************************/ 82624a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 82724a70738SBoyan Karatotev { 82824a70738SBoyan Karatotev #if IMAGE_BL31 82960d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 83060d330dcSBoyan Karatotev spe_init_el2_unused(); 83160d330dcSBoyan Karatotev } 83260d330dcSBoyan Karatotev 8334085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8344085a02cSBoyan Karatotev amu_init_el2_unused(); 8354085a02cSBoyan Karatotev } 8364085a02cSBoyan Karatotev 83760d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 83860d330dcSBoyan Karatotev mpam_init_el2_unused(); 83960d330dcSBoyan Karatotev } 84060d330dcSBoyan Karatotev 84160d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 84260d330dcSBoyan Karatotev trbe_init_el2_unused(); 84360d330dcSBoyan Karatotev } 84460d330dcSBoyan Karatotev 84560d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 84660d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 84760d330dcSBoyan Karatotev } 84860d330dcSBoyan Karatotev 84960d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 85060d330dcSBoyan Karatotev trf_init_el2_unused(); 85160d330dcSBoyan Karatotev } 85260d330dcSBoyan Karatotev 853c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 85460d330dcSBoyan Karatotev 85560d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 85660d330dcSBoyan Karatotev sve_init_el2_unused(); 85760d330dcSBoyan Karatotev } 85860d330dcSBoyan Karatotev 85960d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 86060d330dcSBoyan Karatotev sme_init_el2_unused(); 86160d330dcSBoyan Karatotev } 862b48bd790SBoyan Karatotev 863b48bd790SBoyan Karatotev #if ENABLE_PAUTH 864b48bd790SBoyan Karatotev enable_pauth_el2(); 865b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */ 86624a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 86724a70738SBoyan Karatotev } 868183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 86924a70738SBoyan Karatotev 87024a70738SBoyan Karatotev /******************************************************************************* 87168ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 87268ac5ed0SArunachalam Ganapathy ******************************************************************************/ 873dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 87468ac5ed0SArunachalam Ganapathy { 87568ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 8760d122947SBoyan Karatotev if (is_feat_sme_supported()) { 8770d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 8780d122947SBoyan Karatotev /* 8790d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 8800d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 8810d122947SBoyan Karatotev */ 88260d330dcSBoyan Karatotev sme_init_el3(); 8830d122947SBoyan Karatotev sme_enable(ctx); 8840d122947SBoyan Karatotev } else { 8850d122947SBoyan Karatotev /* 8860d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 8870d122947SBoyan Karatotev * world can safely use the associated registers. 8880d122947SBoyan Karatotev */ 8890d122947SBoyan Karatotev sme_disable(ctx); 8900d122947SBoyan Karatotev } 8910d122947SBoyan Karatotev } 892dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 89368ac5ed0SArunachalam Ganapathy } 89468ac5ed0SArunachalam Ganapathy 895a6b3643cSChris Kay #if !IMAGE_BL1 89668ac5ed0SArunachalam Ganapathy /******************************************************************************* 897532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 898532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 899532ed618SSoby Mathew * specified by the entry_point_info structure. 900532ed618SSoby Mathew ******************************************************************************/ 901532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 902532ed618SSoby Mathew const entry_point_info_t *ep) 903532ed618SSoby Mathew { 904532ed618SSoby Mathew cpu_context_t *ctx; 905532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 9061634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 907532ed618SSoby Mathew } 908a6b3643cSChris Kay #endif /* !IMAGE_BL1 */ 909532ed618SSoby Mathew 910532ed618SSoby Mathew /******************************************************************************* 911532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 912532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 913532ed618SSoby Mathew * entry_point_info structure. 914532ed618SSoby Mathew ******************************************************************************/ 915532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 916532ed618SSoby Mathew { 917532ed618SSoby Mathew cpu_context_t *ctx; 918532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 9191634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 920532ed618SSoby Mathew } 921532ed618SSoby Mathew 922b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 923183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx) 924b48bd790SBoyan Karatotev { 925183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 926b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 927b48bd790SBoyan Karatotev u_register_t mdcr_el2; 928b48bd790SBoyan Karatotev u_register_t scr_el3; 929b48bd790SBoyan Karatotev 930b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 931b48bd790SBoyan Karatotev 932b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 933b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 934b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 935b48bd790SBoyan Karatotev } 936b48bd790SBoyan Karatotev 937b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 938b48bd790SBoyan Karatotev 939b48bd790SBoyan Karatotev /* 940b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 941b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 942b48bd790SBoyan Karatotev */ 943b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 944b48bd790SBoyan Karatotev 945b48bd790SBoyan Karatotev /* 946b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 947b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 948b48bd790SBoyan Karatotev * 949b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 950b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 951b48bd790SBoyan Karatotev * 952b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 953b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 954b48bd790SBoyan Karatotev */ 955b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 956b48bd790SBoyan Karatotev 957b48bd790SBoyan Karatotev /* 958b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 959b48bd790SBoyan Karatotev * UNKNOWN value. 960b48bd790SBoyan Karatotev */ 961b48bd790SBoyan Karatotev write_cntvoff_el2(0); 962b48bd790SBoyan Karatotev 963b48bd790SBoyan Karatotev /* 964b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 965b48bd790SBoyan Karatotev * respectively. 966b48bd790SBoyan Karatotev */ 967b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 968b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 969b48bd790SBoyan Karatotev 970b48bd790SBoyan Karatotev /* 971b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 972b48bd790SBoyan Karatotev * 973b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 974b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 975b48bd790SBoyan Karatotev * VMID. 976b48bd790SBoyan Karatotev * 977b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 978b48bd790SBoyan Karatotev * disabled. 979b48bd790SBoyan Karatotev */ 980b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 981b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 982b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 983b48bd790SBoyan Karatotev 984b48bd790SBoyan Karatotev /* 985b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 986b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 987b48bd790SBoyan Karatotev * 988b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 989b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 990b48bd790SBoyan Karatotev * 991b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 992b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 993b48bd790SBoyan Karatotev * 994b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 995b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 996b48bd790SBoyan Karatotev * 997b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 998b48bd790SBoyan Karatotev * EL2. 999b48bd790SBoyan Karatotev */ 1000b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 1001b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 1002b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 1003b48bd790SBoyan Karatotev 1004b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 1005b48bd790SBoyan Karatotev 1006b48bd790SBoyan Karatotev /* 1007b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 1008b48bd790SBoyan Karatotev * 1009b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 1010b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 1011b48bd790SBoyan Karatotev */ 1012b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 1013b48bd790SBoyan Karatotev 1014b48bd790SBoyan Karatotev /* 1015b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 1016b48bd790SBoyan Karatotev * reset. 1017b48bd790SBoyan Karatotev * 1018b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 1019b48bd790SBoyan Karatotev * and prevent timer interrupts. 1020b48bd790SBoyan Karatotev */ 1021b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 1022b48bd790SBoyan Karatotev 1023b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 1024183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 1025b48bd790SBoyan Karatotev } 1026b48bd790SBoyan Karatotev 1027532ed618SSoby Mathew /******************************************************************************* 1028c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 1029c5ea4f8aSZelalem Aweke * normal world. 1030532ed618SSoby Mathew * 1031532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 1032532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 1033532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 1034532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 1035532ed618SSoby Mathew ******************************************************************************/ 1036532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 1037532ed618SSoby Mathew { 1038da1a4591SJayanth Dodderi Chidanand u_register_t sctlr_el2, scr_el3; 1039532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 1040532ed618SSoby Mathew 1041a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1042532ed618SSoby Mathew 1043532ed618SSoby Mathew if (security_state == NON_SECURE) { 1044ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 1045ddb615b4SJuan Pablo Conde 1046f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 1047a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 1048ddb615b4SJuan Pablo Conde 1049d39b1236SJayanth Dodderi Chidanand if (el2_implemented != EL_IMPL_NONE) { 1050d39b1236SJayanth Dodderi Chidanand 1051ddb615b4SJuan Pablo Conde /* 1052ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 1053ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 1054ddb615b4SJuan Pablo Conde */ 1055ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 1056ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 1057ddb615b4SJuan Pablo Conde } 10584a530b4cSJuan Pablo Conde 10594a530b4cSJuan Pablo Conde /* 10604a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 10614a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 10624a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 10634a530b4cSJuan Pablo Conde * behavior. 10644a530b4cSJuan Pablo Conde */ 10654a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 10664a530b4cSJuan Pablo Conde /* 10674a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 10684a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 10694a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 10704a530b4cSJuan Pablo Conde * initialization for this feature. 10714a530b4cSJuan Pablo Conde */ 10724a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 10734a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 10744a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 1075ddb615b4SJuan Pablo Conde } 10764a530b4cSJuan Pablo Conde 1077d39b1236SJayanth Dodderi Chidanand /* Condition to ensure EL2 is being used. */ 1078a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 1079da1a4591SJayanth Dodderi Chidanand /* Initialize SCTLR_EL2 register with reset value. */ 1080da1a4591SJayanth Dodderi Chidanand sctlr_el2 = SCTLR_EL2_RES1; 10817f152ea6SSona Mathew 10825f5d1ed7SLouis Mayencourt /* 1083d39b1236SJayanth Dodderi Chidanand * If workaround of errata 764081 for Cortex-A75 1084d39b1236SJayanth Dodderi Chidanand * is used then set SCTLR_EL2.IESB to enable 1085d39b1236SJayanth Dodderi Chidanand * Implicit Error Synchronization Barrier. 10865f5d1ed7SLouis Mayencourt */ 10877f152ea6SSona Mathew if (errata_a75_764081_applies()) { 1088da1a4591SJayanth Dodderi Chidanand sctlr_el2 |= SCTLR_IESB_BIT; 10897f152ea6SSona Mathew } 10907f152ea6SSona Mathew 1091da1a4591SJayanth Dodderi Chidanand write_sctlr_el2(sctlr_el2); 1092d39b1236SJayanth Dodderi Chidanand } else { 1093d39b1236SJayanth Dodderi Chidanand /* 1094d39b1236SJayanth Dodderi Chidanand * (scr_el3 & SCR_HCE_BIT==0) 1095d39b1236SJayanth Dodderi Chidanand * EL2 implemented but unused. 1096d39b1236SJayanth Dodderi Chidanand */ 1097b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 1098532ed618SSoby Mathew } 1099532ed618SSoby Mathew } 1100d39b1236SJayanth Dodderi Chidanand } 1101a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS) 1102a0674ab0SJayanth Dodderi Chidanand /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */ 110317b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 1104a0674ab0SJayanth Dodderi Chidanand #endif 110517b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 1106532ed618SSoby Mathew } 1107532ed618SSoby Mathew 1108a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 1109bb7b85a3SAndre Przywara 1110bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 1111bb7b85a3SAndre Przywara { 1112d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2()); 1113bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1114d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2()); 1115bb7b85a3SAndre Przywara } 1116d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2()); 1117d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2()); 1118d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2()); 1119d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2()); 1120bb7b85a3SAndre Przywara } 1121bb7b85a3SAndre Przywara 1122bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 1123bb7b85a3SAndre Przywara { 1124d6af2344SJayanth Dodderi Chidanand write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2)); 1125bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1126d6af2344SJayanth Dodderi Chidanand write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2)); 1127bb7b85a3SAndre Przywara } 1128d6af2344SJayanth Dodderi Chidanand write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2)); 1129d6af2344SJayanth Dodderi Chidanand write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2)); 1130d6af2344SJayanth Dodderi Chidanand write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2)); 1131d6af2344SJayanth Dodderi Chidanand write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2)); 1132bb7b85a3SAndre Przywara } 1133bb7b85a3SAndre Przywara 113433e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx) 113533e6aaacSArvind Ram Prakash { 113633e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2()); 113733e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2()); 113833e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2()); 113933e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2()); 114033e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2()); 114133e6aaacSArvind Ram Prakash } 114233e6aaacSArvind Ram Prakash 114333e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx) 114433e6aaacSArvind Ram Prakash { 114533e6aaacSArvind Ram Prakash write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2)); 114633e6aaacSArvind Ram Prakash write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2)); 114733e6aaacSArvind Ram Prakash write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2)); 114833e6aaacSArvind Ram Prakash write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2)); 114933e6aaacSArvind Ram Prakash write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2)); 115033e6aaacSArvind Ram Prakash } 115133e6aaacSArvind Ram Prakash 11527d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 11539448f2b8SAndre Przywara { 11549448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 11559448f2b8SAndre Przywara 11567d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2()); 11579448f2b8SAndre Przywara 11589448f2b8SAndre Przywara /* 11599448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 11609448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 11619448f2b8SAndre Przywara */ 11629448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 11639448f2b8SAndre Przywara return; 11649448f2b8SAndre Przywara } 11659448f2b8SAndre Przywara 11669448f2b8SAndre Przywara /* 11679448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 11689448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 11699448f2b8SAndre Przywara */ 11707d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2()); 11717d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2()); 11727d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2()); 11739448f2b8SAndre Przywara 11749448f2b8SAndre Przywara /* 11759448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 11769448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 11779448f2b8SAndre Przywara */ 11789448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 11799448f2b8SAndre Przywara case 7: 11807d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2()); 11819448f2b8SAndre Przywara __fallthrough; 11829448f2b8SAndre Przywara case 6: 11837d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2()); 11849448f2b8SAndre Przywara __fallthrough; 11859448f2b8SAndre Przywara case 5: 11867d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2()); 11879448f2b8SAndre Przywara __fallthrough; 11889448f2b8SAndre Przywara case 4: 11897d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2()); 11909448f2b8SAndre Przywara __fallthrough; 11919448f2b8SAndre Przywara case 3: 11927d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2()); 11939448f2b8SAndre Przywara __fallthrough; 11949448f2b8SAndre Przywara case 2: 11957d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2()); 11969448f2b8SAndre Przywara __fallthrough; 11979448f2b8SAndre Przywara case 1: 11987d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2()); 11999448f2b8SAndre Przywara break; 12009448f2b8SAndre Przywara } 12019448f2b8SAndre Przywara } 12029448f2b8SAndre Przywara 12037d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 12049448f2b8SAndre Przywara { 12059448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 12069448f2b8SAndre Przywara 12077d930c7eSJayanth Dodderi Chidanand write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2)); 12089448f2b8SAndre Przywara 12099448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 12109448f2b8SAndre Przywara return; 12119448f2b8SAndre Przywara } 12129448f2b8SAndre Przywara 12137d930c7eSJayanth Dodderi Chidanand write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2)); 12147d930c7eSJayanth Dodderi Chidanand write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2)); 12157d930c7eSJayanth Dodderi Chidanand write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2)); 12169448f2b8SAndre Przywara 12179448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 12189448f2b8SAndre Przywara case 7: 12197d930c7eSJayanth Dodderi Chidanand write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2)); 12209448f2b8SAndre Przywara __fallthrough; 12219448f2b8SAndre Przywara case 6: 12227d930c7eSJayanth Dodderi Chidanand write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2)); 12239448f2b8SAndre Przywara __fallthrough; 12249448f2b8SAndre Przywara case 5: 12257d930c7eSJayanth Dodderi Chidanand write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2)); 12269448f2b8SAndre Przywara __fallthrough; 12279448f2b8SAndre Przywara case 4: 12287d930c7eSJayanth Dodderi Chidanand write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2)); 12299448f2b8SAndre Przywara __fallthrough; 12309448f2b8SAndre Przywara case 3: 12317d930c7eSJayanth Dodderi Chidanand write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2)); 12329448f2b8SAndre Przywara __fallthrough; 12339448f2b8SAndre Przywara case 2: 12347d930c7eSJayanth Dodderi Chidanand write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2)); 12359448f2b8SAndre Przywara __fallthrough; 12369448f2b8SAndre Przywara case 1: 12377d930c7eSJayanth Dodderi Chidanand write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2)); 12389448f2b8SAndre Przywara break; 12399448f2b8SAndre Przywara } 12409448f2b8SAndre Przywara } 12419448f2b8SAndre Przywara 1242937d6fdbSManish Pandey /* --------------------------------------------------------------------------- 1243937d6fdbSManish Pandey * The following registers are not added: 1244937d6fdbSManish Pandey * ICH_AP0R<n>_EL2 1245937d6fdbSManish Pandey * ICH_AP1R<n>_EL2 1246937d6fdbSManish Pandey * ICH_LR<n>_EL2 1247937d6fdbSManish Pandey * 1248937d6fdbSManish Pandey * NOTE: For a system with S-EL2 present but not enabled, accessing 1249937d6fdbSManish Pandey * ICC_SRE_EL2 is undefined from EL3. To workaround this change the 1250937d6fdbSManish Pandey * SCR_EL3.NS = 1 before accessing this register. 1251937d6fdbSManish Pandey * --------------------------------------------------------------------------- 1252937d6fdbSManish Pandey */ 1253937d6fdbSManish Pandey static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx) 1254937d6fdbSManish Pandey { 1255937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1256d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1257937d6fdbSManish Pandey #else 1258937d6fdbSManish Pandey u_register_t scr_el3 = read_scr_el3(); 1259937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1260937d6fdbSManish Pandey isb(); 1261937d6fdbSManish Pandey 1262d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1263937d6fdbSManish Pandey 1264937d6fdbSManish Pandey write_scr_el3(scr_el3); 1265937d6fdbSManish Pandey isb(); 1266937d6fdbSManish Pandey #endif 1267d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2()); 1268d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2()); 1269937d6fdbSManish Pandey } 1270937d6fdbSManish Pandey 1271937d6fdbSManish Pandey static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx) 1272937d6fdbSManish Pandey { 1273937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1274d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1275937d6fdbSManish Pandey #else 1276937d6fdbSManish Pandey u_register_t scr_el3 = read_scr_el3(); 1277937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1278937d6fdbSManish Pandey isb(); 1279937d6fdbSManish Pandey 1280d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1281937d6fdbSManish Pandey 1282937d6fdbSManish Pandey write_scr_el3(scr_el3); 1283937d6fdbSManish Pandey isb(); 1284937d6fdbSManish Pandey #endif 1285d6af2344SJayanth Dodderi Chidanand write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2)); 1286d6af2344SJayanth Dodderi Chidanand write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2)); 1287937d6fdbSManish Pandey } 1288937d6fdbSManish Pandey 1289ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1290ac58e574SBoyan Karatotev * The following registers are not added: 1291ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1292ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1293ac58e574SBoyan Karatotev * ----------------------------------------------------- 1294ac58e574SBoyan Karatotev */ 1295ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1296ac58e574SBoyan Karatotev { 1297d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2()); 1298d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2()); 1299d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2()); 1300d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, amair_el2, read_amair_el2()); 1301d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2()); 1302d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2()); 1303d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2()); 1304ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1305d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2()); 1306ac58e574SBoyan Karatotev } 1307d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, elr_el2, read_elr_el2()); 1308d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, esr_el2, read_esr_el2()); 1309d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, far_el2, read_far_el2()); 1310d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2()); 1311d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2()); 1312d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2()); 1313d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2()); 1314d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mair_el2, read_mair_el2()); 1315d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2()); 1316d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2()); 1317d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2()); 1318d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sp_el2, read_sp_el2()); 1319d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2()); 1320d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2()); 1321d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2()); 1322d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2()); 1323d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2()); 1324d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2()); 1325d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2()); 1326d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2()); 1327ac58e574SBoyan Karatotev } 1328ac58e574SBoyan Karatotev 1329ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1330ac58e574SBoyan Karatotev { 1331d6af2344SJayanth Dodderi Chidanand write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2)); 1332d6af2344SJayanth Dodderi Chidanand write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2)); 1333d6af2344SJayanth Dodderi Chidanand write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2)); 1334d6af2344SJayanth Dodderi Chidanand write_amair_el2(read_el2_ctx_common(ctx, amair_el2)); 1335d6af2344SJayanth Dodderi Chidanand write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2)); 1336d6af2344SJayanth Dodderi Chidanand write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2)); 1337d6af2344SJayanth Dodderi Chidanand write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2)); 1338ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1339d6af2344SJayanth Dodderi Chidanand write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2)); 1340ac58e574SBoyan Karatotev } 1341d6af2344SJayanth Dodderi Chidanand write_elr_el2(read_el2_ctx_common(ctx, elr_el2)); 1342d6af2344SJayanth Dodderi Chidanand write_esr_el2(read_el2_ctx_common(ctx, esr_el2)); 1343d6af2344SJayanth Dodderi Chidanand write_far_el2(read_el2_ctx_common(ctx, far_el2)); 1344d6af2344SJayanth Dodderi Chidanand write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2)); 1345d6af2344SJayanth Dodderi Chidanand write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2)); 1346d6af2344SJayanth Dodderi Chidanand write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2)); 1347d6af2344SJayanth Dodderi Chidanand write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2)); 1348d6af2344SJayanth Dodderi Chidanand write_mair_el2(read_el2_ctx_common(ctx, mair_el2)); 1349d6af2344SJayanth Dodderi Chidanand write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2)); 1350d6af2344SJayanth Dodderi Chidanand write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2)); 1351d6af2344SJayanth Dodderi Chidanand write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2)); 1352d6af2344SJayanth Dodderi Chidanand write_sp_el2(read_el2_ctx_common(ctx, sp_el2)); 1353d6af2344SJayanth Dodderi Chidanand write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2)); 1354d6af2344SJayanth Dodderi Chidanand write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2)); 1355d6af2344SJayanth Dodderi Chidanand write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2)); 1356d6af2344SJayanth Dodderi Chidanand write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2)); 1357d6af2344SJayanth Dodderi Chidanand write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2)); 1358d6af2344SJayanth Dodderi Chidanand write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2)); 1359d6af2344SJayanth Dodderi Chidanand write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2)); 1360d6af2344SJayanth Dodderi Chidanand write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2)); 1361ac58e574SBoyan Karatotev } 1362ac58e574SBoyan Karatotev 136328f39f02SMax Shvetsov /******************************************************************************* 136428f39f02SMax Shvetsov * Save EL2 sysreg context 136528f39f02SMax Shvetsov ******************************************************************************/ 136628f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 136728f39f02SMax Shvetsov { 136828f39f02SMax Shvetsov cpu_context_t *ctx; 1369d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 137028f39f02SMax Shvetsov 137128f39f02SMax Shvetsov ctx = cm_get_context(security_state); 137228f39f02SMax Shvetsov assert(ctx != NULL); 137328f39f02SMax Shvetsov 1374d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1375d20052f3SZelalem Aweke 1376d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 1377937d6fdbSManish Pandey el2_sysregs_context_save_gic(el2_sysregs_ctx); 13780a33adc0SGovindraj Raja 1379c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1380a796d5aaSJayanth Dodderi Chidanand write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2()); 13810a33adc0SGovindraj Raja } 13829acff28aSArvind Ram Prakash 13839448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 13847d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_save_mpam(el2_sysregs_ctx); 13859448f2b8SAndre Przywara } 1386bb7b85a3SAndre Przywara 1387de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1388d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1389de8c4892SAndre Przywara } 1390bb7b85a3SAndre Przywara 139133e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 139233e6aaacSArvind Ram Prakash el2_sysregs_context_save_fgt2(el2_sysregs_ctx); 139333e6aaacSArvind Ram Prakash } 139433e6aaacSArvind Ram Prakash 1395b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1396d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2()); 1397b8f03d29SAndre Przywara } 1398b8f03d29SAndre Przywara 1399ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1400d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2, 1401d6af2344SJayanth Dodderi Chidanand read_contextidr_el2()); 1402d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2()); 1403ea735bf5SAndre Przywara } 14046503ff29SAndre Przywara 14056503ff29SAndre Przywara if (is_feat_ras_supported()) { 1406d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2()); 1407d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2()); 14086503ff29SAndre Przywara } 1409d5384b69SAndre Przywara 1410d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1411d6af2344SJayanth Dodderi Chidanand write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2()); 1412d5384b69SAndre Przywara } 1413d5384b69SAndre Przywara 1414fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1415d6af2344SJayanth Dodderi Chidanand write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2()); 1416fc8d2d39SAndre Przywara } 14177db710f0SAndre Przywara 14187db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1419d6af2344SJayanth Dodderi Chidanand write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2, 1420d6af2344SJayanth Dodderi Chidanand read_scxtnum_el2()); 14217db710f0SAndre Przywara } 14227db710f0SAndre Przywara 1423c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1424d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2()); 1425c5a3ebbdSAndre Przywara } 1426d6af2344SJayanth Dodderi Chidanand 1427d3331603SMark Brown if (is_feat_tcr2_supported()) { 1428d6af2344SJayanth Dodderi Chidanand write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2()); 1429d3331603SMark Brown } 1430d6af2344SJayanth Dodderi Chidanand 1431062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1432d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2()); 1433d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2()); 1434062b6c6bSMark Brown } 1435d6af2344SJayanth Dodderi Chidanand 1436062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1437d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2()); 1438062b6c6bSMark Brown } 1439d6af2344SJayanth Dodderi Chidanand 1440d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1441d6af2344SJayanth Dodderi Chidanand write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2()); 1442d6af2344SJayanth Dodderi Chidanand } 1443d6af2344SJayanth Dodderi Chidanand 1444688ab57bSMark Brown if (is_feat_gcs_supported()) { 14456aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2()); 14466aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2()); 1447688ab57bSMark Brown } 144828f39f02SMax Shvetsov } 144928f39f02SMax Shvetsov 145028f39f02SMax Shvetsov /******************************************************************************* 145128f39f02SMax Shvetsov * Restore EL2 sysreg context 145228f39f02SMax Shvetsov ******************************************************************************/ 145328f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 145428f39f02SMax Shvetsov { 145528f39f02SMax Shvetsov cpu_context_t *ctx; 1456d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 145728f39f02SMax Shvetsov 145828f39f02SMax Shvetsov ctx = cm_get_context(security_state); 145928f39f02SMax Shvetsov assert(ctx != NULL); 146028f39f02SMax Shvetsov 1461d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1462d20052f3SZelalem Aweke 1463d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 1464937d6fdbSManish Pandey el2_sysregs_context_restore_gic(el2_sysregs_ctx); 146530788a84SGovindraj Raja 1466c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1467a796d5aaSJayanth Dodderi Chidanand write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2)); 146830788a84SGovindraj Raja } 14699acff28aSArvind Ram Prakash 14709448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 14717d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 14729448f2b8SAndre Przywara } 1473bb7b85a3SAndre Przywara 1474de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1475d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1476de8c4892SAndre Przywara } 1477bb7b85a3SAndre Przywara 147833e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 147933e6aaacSArvind Ram Prakash el2_sysregs_context_restore_fgt2(el2_sysregs_ctx); 148033e6aaacSArvind Ram Prakash } 148133e6aaacSArvind Ram Prakash 1482b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1483d6af2344SJayanth Dodderi Chidanand write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2)); 1484b8f03d29SAndre Przywara } 1485b8f03d29SAndre Przywara 1486ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1487d6af2344SJayanth Dodderi Chidanand write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx, 1488d6af2344SJayanth Dodderi Chidanand contextidr_el2)); 1489d6af2344SJayanth Dodderi Chidanand write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2)); 1490ea735bf5SAndre Przywara } 14916503ff29SAndre Przywara 14926503ff29SAndre Przywara if (is_feat_ras_supported()) { 1493d6af2344SJayanth Dodderi Chidanand write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2)); 1494d6af2344SJayanth Dodderi Chidanand write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2)); 14956503ff29SAndre Przywara } 1496d5384b69SAndre Przywara 1497d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1498d6af2344SJayanth Dodderi Chidanand write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2)); 1499fc8d2d39SAndre Przywara } 15007db710f0SAndre Przywara 1501d6af2344SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 1502d6af2344SJayanth Dodderi Chidanand write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2)); 1503d6af2344SJayanth Dodderi Chidanand } 1504d6af2344SJayanth Dodderi Chidanand 15057db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1506d6af2344SJayanth Dodderi Chidanand write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx, 1507d6af2344SJayanth Dodderi Chidanand scxtnum_el2)); 15087db710f0SAndre Przywara } 15097db710f0SAndre Przywara 1510c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1511d6af2344SJayanth Dodderi Chidanand write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2)); 1512c5a3ebbdSAndre Przywara } 1513d6af2344SJayanth Dodderi Chidanand 1514d3331603SMark Brown if (is_feat_tcr2_supported()) { 1515d6af2344SJayanth Dodderi Chidanand write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2)); 1516d3331603SMark Brown } 1517d6af2344SJayanth Dodderi Chidanand 1518062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1519d6af2344SJayanth Dodderi Chidanand write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2)); 1520d6af2344SJayanth Dodderi Chidanand write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2)); 1521062b6c6bSMark Brown } 1522d6af2344SJayanth Dodderi Chidanand 1523062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1524d6af2344SJayanth Dodderi Chidanand write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2)); 1525062b6c6bSMark Brown } 1526d6af2344SJayanth Dodderi Chidanand 1527d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1528d6af2344SJayanth Dodderi Chidanand write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2)); 1529d6af2344SJayanth Dodderi Chidanand } 1530d6af2344SJayanth Dodderi Chidanand 1531688ab57bSMark Brown if (is_feat_gcs_supported()) { 1532d6af2344SJayanth Dodderi Chidanand write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2)); 1533d6af2344SJayanth Dodderi Chidanand write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2)); 1534688ab57bSMark Brown } 153528f39f02SMax Shvetsov } 1536a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 153728f39f02SMax Shvetsov 15382f41c9a7SManish Pandey #if IMAGE_BL31 15392f41c9a7SManish Pandey /********************************************************************************* 15402f41c9a7SManish Pandey * This function allows Architecture features asymmetry among cores. 15412f41c9a7SManish Pandey * TF-A assumes that all the cores in the platform has architecture feature parity 15422f41c9a7SManish Pandey * and hence the context is setup on different core (e.g. primary sets up the 15432f41c9a7SManish Pandey * context for secondary cores).This assumption may not be true for systems where 15442f41c9a7SManish Pandey * cores are not conforming to same Arch version or there is CPU Erratum which 15452f41c9a7SManish Pandey * requires certain feature to be be disabled only on a given core. 15462f41c9a7SManish Pandey * 15472f41c9a7SManish Pandey * This function is called on secondary cores to override any disparity in context 15482f41c9a7SManish Pandey * setup by primary, this would be called during warmboot path. 15492f41c9a7SManish Pandey *********************************************************************************/ 15502f41c9a7SManish Pandey void cm_handle_asymmetric_features(void) 15512f41c9a7SManish Pandey { 1552f4303d05SJayanth Dodderi Chidanand cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE); 1553f4303d05SJayanth Dodderi Chidanand 1554f4303d05SJayanth Dodderi Chidanand assert(ctx != NULL); 1555f4303d05SJayanth Dodderi Chidanand 1556188f8c4bSManish Pandey #if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC 1557188f8c4bSManish Pandey if (is_feat_spe_supported()) { 1558f4303d05SJayanth Dodderi Chidanand spe_enable(ctx); 1559188f8c4bSManish Pandey } else { 1560f4303d05SJayanth Dodderi Chidanand spe_disable(ctx); 1561188f8c4bSManish Pandey } 1562188f8c4bSManish Pandey #endif 1563f4303d05SJayanth Dodderi Chidanand 1564721249b0SArvind Ram Prakash #if ERRATA_A520_2938996 || ERRATA_X4_2726228 1565721249b0SArvind Ram Prakash if (check_if_affected_core() == ERRATA_APPLIES) { 1566721249b0SArvind Ram Prakash if (is_feat_trbe_supported()) { 1567f4303d05SJayanth Dodderi Chidanand trbe_disable(ctx); 1568721249b0SArvind Ram Prakash } 1569721249b0SArvind Ram Prakash } 1570721249b0SArvind Ram Prakash #endif 1571f4303d05SJayanth Dodderi Chidanand 1572f4303d05SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC 1573f4303d05SJayanth Dodderi Chidanand el3_state_t *el3_state = get_el3state_ctx(ctx); 1574f4303d05SJayanth Dodderi Chidanand u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3); 1575f4303d05SJayanth Dodderi Chidanand 1576f4303d05SJayanth Dodderi Chidanand if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) { 1577f4303d05SJayanth Dodderi Chidanand tcr2_enable(ctx); 1578f4303d05SJayanth Dodderi Chidanand } else { 1579f4303d05SJayanth Dodderi Chidanand tcr2_disable(ctx); 1580f4303d05SJayanth Dodderi Chidanand } 1581f4303d05SJayanth Dodderi Chidanand #endif 1582f4303d05SJayanth Dodderi Chidanand 15832f41c9a7SManish Pandey } 15842f41c9a7SManish Pandey #endif 15852f41c9a7SManish Pandey 1586532ed618SSoby Mathew /******************************************************************************* 15878b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 15888b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 15898b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 15908b95e848SZelalem Aweke * cm_prepare_el3_exit function. 15918b95e848SZelalem Aweke ******************************************************************************/ 15928b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 15938b95e848SZelalem Aweke { 15942f41c9a7SManish Pandey #if IMAGE_BL31 15952f41c9a7SManish Pandey /* 15962f41c9a7SManish Pandey * Check and handle Architecture feature asymmetry among cores. 15972f41c9a7SManish Pandey * 15982f41c9a7SManish Pandey * In warmboot path secondary cores context is initialized on core which 15992f41c9a7SManish Pandey * did CPU_ON SMC call, if there is feature asymmetry in these cores handle 16002f41c9a7SManish Pandey * it in this function call. 16012f41c9a7SManish Pandey * For Symmetric cores this is an empty function. 16022f41c9a7SManish Pandey */ 16032f41c9a7SManish Pandey cm_handle_asymmetric_features(); 16042f41c9a7SManish Pandey #endif 16052f41c9a7SManish Pandey 1606a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 16074085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 16088b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 16098b95e848SZelalem Aweke assert(ctx != NULL); 16108b95e848SZelalem Aweke 1611b515f541SZelalem Aweke /* Assert that EL2 is used. */ 16124085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1613b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1614b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 16154085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 16168b95e848SZelalem Aweke 1617a0674ab0SJayanth Dodderi Chidanand /* Restore EL2 sysreg contexts */ 16188b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 16198b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 16208b95e848SZelalem Aweke #else 16218b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 1622a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 16238b95e848SZelalem Aweke } 16248b95e848SZelalem Aweke 1625a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 1626a0674ab0SJayanth Dodderi Chidanand /******************************************************************************* 1627a0674ab0SJayanth Dodderi Chidanand * The next set of six functions are used by runtime services to save and restore 1628a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1629a0674ab0SJayanth Dodderi Chidanand ******************************************************************************/ 163059f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx) 163159f8882bSJayanth Dodderi Chidanand { 163242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1()); 163342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, elr_el1, read_elr_el1()); 163459f8882bSJayanth Dodderi Chidanand 163559b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 163642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1()); 163742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1()); 163859f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 163959f8882bSJayanth Dodderi Chidanand 164042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1()); 164142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1()); 164242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sp_el1, read_sp_el1()); 164342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, esr_el1, read_esr_el1()); 164442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1()); 164542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1()); 164642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mair_el1, read_mair_el1()); 164742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, amair_el1, read_amair_el1()); 164842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1()); 164942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1()); 165042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0()); 165142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0()); 165242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, par_el1, read_par_el1()); 165342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, far_el1, read_far_el1()); 165442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1()); 165542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1()); 165642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1()); 165742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1()); 165842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1()); 165942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1()); 166059f8882bSJayanth Dodderi Chidanand 166142e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 166242e35d2fSJayanth Dodderi Chidanand /* Save Aarch32 registers */ 166342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt()); 166442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und()); 166542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq()); 166642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq()); 166742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2()); 166842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2()); 166942e35d2fSJayanth Dodderi Chidanand } 167059f8882bSJayanth Dodderi Chidanand 167142e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 167242e35d2fSJayanth Dodderi Chidanand /* Save NS Timer registers */ 167342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0()); 167442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0()); 167542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0()); 167642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0()); 167742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1()); 167842e35d2fSJayanth Dodderi Chidanand } 167959f8882bSJayanth Dodderi Chidanand 168042e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 168142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1()); 168242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1()); 168342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1()); 168442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1()); 168542e35d2fSJayanth Dodderi Chidanand } 168659f8882bSJayanth Dodderi Chidanand 1687ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 168842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_ras(ctx, disr_el1, read_disr_el1()); 1689ed9bb824SMadhukar Pappireddy } 1690ed9bb824SMadhukar Pappireddy 1691ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 169242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1()); 169342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1()); 1694ed9bb824SMadhukar Pappireddy } 1695ed9bb824SMadhukar Pappireddy 1696ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 169742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1poe(ctx, por_el1, read_por_el1()); 1698ed9bb824SMadhukar Pappireddy } 1699ed9bb824SMadhukar Pappireddy 1700ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 170142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1()); 1702ed9bb824SMadhukar Pappireddy } 1703ed9bb824SMadhukar Pappireddy 1704ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 170542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1()); 1706ed9bb824SMadhukar Pappireddy } 1707d6c76e6cSMadhukar Pappireddy 1708d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 170942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1()); 1710d6c76e6cSMadhukar Pappireddy } 1711d6c76e6cSMadhukar Pappireddy 1712d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 171342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0()); 171442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1()); 1715d6c76e6cSMadhukar Pappireddy } 1716d6c76e6cSMadhukar Pappireddy 1717d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 171842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1()); 171942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1()); 172042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1()); 172142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0()); 1722d6c76e6cSMadhukar Pappireddy } 1723*6d0433f0SJayanth Dodderi Chidanand 1724*6d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 1725*6d0433f0SJayanth Dodderi Chidanand write_el1_ctx_the(ctx, rcwmask_el1, read_rcwmask_el1()); 1726*6d0433f0SJayanth Dodderi Chidanand write_el1_ctx_the(ctx, rcwsmask_el1, read_rcwsmask_el1()); 1727*6d0433f0SJayanth Dodderi Chidanand } 1728*6d0433f0SJayanth Dodderi Chidanand 172959f8882bSJayanth Dodderi Chidanand } 173059f8882bSJayanth Dodderi Chidanand 173159f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx) 173259f8882bSJayanth Dodderi Chidanand { 173342e35d2fSJayanth Dodderi Chidanand write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1)); 173442e35d2fSJayanth Dodderi Chidanand write_elr_el1(read_el1_ctx_common(ctx, elr_el1)); 173559f8882bSJayanth Dodderi Chidanand 173659b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 173742e35d2fSJayanth Dodderi Chidanand write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1)); 173842e35d2fSJayanth Dodderi Chidanand write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1)); 173959f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 174059f8882bSJayanth Dodderi Chidanand 174142e35d2fSJayanth Dodderi Chidanand write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1)); 174242e35d2fSJayanth Dodderi Chidanand write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1)); 174342e35d2fSJayanth Dodderi Chidanand write_sp_el1(read_el1_ctx_common(ctx, sp_el1)); 174442e35d2fSJayanth Dodderi Chidanand write_esr_el1(read_el1_ctx_common(ctx, esr_el1)); 174542e35d2fSJayanth Dodderi Chidanand write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1)); 174642e35d2fSJayanth Dodderi Chidanand write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1)); 174742e35d2fSJayanth Dodderi Chidanand write_mair_el1(read_el1_ctx_common(ctx, mair_el1)); 174842e35d2fSJayanth Dodderi Chidanand write_amair_el1(read_el1_ctx_common(ctx, amair_el1)); 174942e35d2fSJayanth Dodderi Chidanand write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1)); 175042e35d2fSJayanth Dodderi Chidanand write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1)); 175142e35d2fSJayanth Dodderi Chidanand write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0)); 175242e35d2fSJayanth Dodderi Chidanand write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0)); 175342e35d2fSJayanth Dodderi Chidanand write_par_el1(read_el1_ctx_common(ctx, par_el1)); 175442e35d2fSJayanth Dodderi Chidanand write_far_el1(read_el1_ctx_common(ctx, far_el1)); 175542e35d2fSJayanth Dodderi Chidanand write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1)); 175642e35d2fSJayanth Dodderi Chidanand write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1)); 175742e35d2fSJayanth Dodderi Chidanand write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1)); 175842e35d2fSJayanth Dodderi Chidanand write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1)); 175942e35d2fSJayanth Dodderi Chidanand write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1)); 176042e35d2fSJayanth Dodderi Chidanand write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1)); 176159f8882bSJayanth Dodderi Chidanand 176242e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 176342e35d2fSJayanth Dodderi Chidanand /* Restore Aarch32 registers */ 176442e35d2fSJayanth Dodderi Chidanand write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt)); 176542e35d2fSJayanth Dodderi Chidanand write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und)); 176642e35d2fSJayanth Dodderi Chidanand write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq)); 176742e35d2fSJayanth Dodderi Chidanand write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq)); 176842e35d2fSJayanth Dodderi Chidanand write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2)); 176942e35d2fSJayanth Dodderi Chidanand write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2)); 177042e35d2fSJayanth Dodderi Chidanand } 177159f8882bSJayanth Dodderi Chidanand 177242e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 177342e35d2fSJayanth Dodderi Chidanand /* Restore NS Timer registers */ 177442e35d2fSJayanth Dodderi Chidanand write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0)); 177542e35d2fSJayanth Dodderi Chidanand write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0)); 177642e35d2fSJayanth Dodderi Chidanand write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0)); 177742e35d2fSJayanth Dodderi Chidanand write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0)); 177842e35d2fSJayanth Dodderi Chidanand write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1)); 177942e35d2fSJayanth Dodderi Chidanand } 178059f8882bSJayanth Dodderi Chidanand 178142e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 178242e35d2fSJayanth Dodderi Chidanand write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1)); 178342e35d2fSJayanth Dodderi Chidanand write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1)); 178442e35d2fSJayanth Dodderi Chidanand write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1)); 178542e35d2fSJayanth Dodderi Chidanand write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1)); 178642e35d2fSJayanth Dodderi Chidanand } 178759f8882bSJayanth Dodderi Chidanand 1788ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 178942e35d2fSJayanth Dodderi Chidanand write_disr_el1(read_el1_ctx_ras(ctx, disr_el1)); 1790ed9bb824SMadhukar Pappireddy } 1791ed9bb824SMadhukar Pappireddy 1792ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 179342e35d2fSJayanth Dodderi Chidanand write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1)); 179442e35d2fSJayanth Dodderi Chidanand write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1)); 1795ed9bb824SMadhukar Pappireddy } 1796ed9bb824SMadhukar Pappireddy 1797ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 179842e35d2fSJayanth Dodderi Chidanand write_por_el1(read_el1_ctx_s1poe(ctx, por_el1)); 1799ed9bb824SMadhukar Pappireddy } 1800ed9bb824SMadhukar Pappireddy 1801ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 180242e35d2fSJayanth Dodderi Chidanand write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1)); 1803ed9bb824SMadhukar Pappireddy } 1804ed9bb824SMadhukar Pappireddy 1805ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 180642e35d2fSJayanth Dodderi Chidanand write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1)); 1807ed9bb824SMadhukar Pappireddy } 1808d6c76e6cSMadhukar Pappireddy 1809d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 181042e35d2fSJayanth Dodderi Chidanand write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1)); 1811d6c76e6cSMadhukar Pappireddy } 1812d6c76e6cSMadhukar Pappireddy 1813d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 181442e35d2fSJayanth Dodderi Chidanand write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0)); 181542e35d2fSJayanth Dodderi Chidanand write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1)); 1816d6c76e6cSMadhukar Pappireddy } 1817d6c76e6cSMadhukar Pappireddy 1818d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 181942e35d2fSJayanth Dodderi Chidanand write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1)); 182042e35d2fSJayanth Dodderi Chidanand write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1)); 182142e35d2fSJayanth Dodderi Chidanand write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1)); 182242e35d2fSJayanth Dodderi Chidanand write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0)); 1823d6c76e6cSMadhukar Pappireddy } 1824*6d0433f0SJayanth Dodderi Chidanand 1825*6d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 1826*6d0433f0SJayanth Dodderi Chidanand write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1)); 1827*6d0433f0SJayanth Dodderi Chidanand write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1)); 1828*6d0433f0SJayanth Dodderi Chidanand } 182959f8882bSJayanth Dodderi Chidanand } 183059f8882bSJayanth Dodderi Chidanand 18318b95e848SZelalem Aweke /******************************************************************************* 1832a0674ab0SJayanth Dodderi Chidanand * The next couple of functions are used by runtime services to save and restore 1833a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1834532ed618SSoby Mathew ******************************************************************************/ 1835532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1836532ed618SSoby Mathew { 1837532ed618SSoby Mathew cpu_context_t *ctx; 1838532ed618SSoby Mathew 1839532ed618SSoby Mathew ctx = cm_get_context(security_state); 1840a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1841532ed618SSoby Mathew 18422825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 184317b4c0ddSDimitris Papastamos 184417b4c0ddSDimitris Papastamos #if IMAGE_BL31 184517b4c0ddSDimitris Papastamos if (security_state == SECURE) 184617b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 184717b4c0ddSDimitris Papastamos else 184817b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 184917b4c0ddSDimitris Papastamos #endif 1850532ed618SSoby Mathew } 1851532ed618SSoby Mathew 1852532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1853532ed618SSoby Mathew { 1854532ed618SSoby Mathew cpu_context_t *ctx; 1855532ed618SSoby Mathew 1856532ed618SSoby Mathew ctx = cm_get_context(security_state); 1857a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1858532ed618SSoby Mathew 18592825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 186017b4c0ddSDimitris Papastamos 186117b4c0ddSDimitris Papastamos #if IMAGE_BL31 186217b4c0ddSDimitris Papastamos if (security_state == SECURE) 186317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 186417b4c0ddSDimitris Papastamos else 186517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 186617b4c0ddSDimitris Papastamos #endif 1867532ed618SSoby Mathew } 1868532ed618SSoby Mathew 1869a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */ 1870a0674ab0SJayanth Dodderi Chidanand 1871532ed618SSoby Mathew /******************************************************************************* 1872532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1873532ed618SSoby Mathew * given security state with the given entrypoint 1874532ed618SSoby Mathew ******************************************************************************/ 1875532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1876532ed618SSoby Mathew { 1877532ed618SSoby Mathew cpu_context_t *ctx; 1878532ed618SSoby Mathew el3_state_t *state; 1879532ed618SSoby Mathew 1880532ed618SSoby Mathew ctx = cm_get_context(security_state); 1881a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1882532ed618SSoby Mathew 1883532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1884532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1885532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1886532ed618SSoby Mathew } 1887532ed618SSoby Mathew 1888532ed618SSoby Mathew /******************************************************************************* 1889532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1890532ed618SSoby Mathew * pertaining to the given security state 1891532ed618SSoby Mathew ******************************************************************************/ 1892532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 1893532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 1894532ed618SSoby Mathew { 1895532ed618SSoby Mathew cpu_context_t *ctx; 1896532ed618SSoby Mathew el3_state_t *state; 1897532ed618SSoby Mathew 1898532ed618SSoby Mathew ctx = cm_get_context(security_state); 1899a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1900532ed618SSoby Mathew 1901532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1902532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1903532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1904532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 1905532ed618SSoby Mathew } 1906532ed618SSoby Mathew 1907532ed618SSoby Mathew /******************************************************************************* 1908532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 1909532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 1910532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 1911532ed618SSoby Mathew ******************************************************************************/ 1912532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 1913532ed618SSoby Mathew uint32_t bit_pos, 1914532ed618SSoby Mathew uint32_t value) 1915532ed618SSoby Mathew { 1916532ed618SSoby Mathew cpu_context_t *ctx; 1917532ed618SSoby Mathew el3_state_t *state; 1918f1be00daSLouis Mayencourt u_register_t scr_el3; 1919532ed618SSoby Mathew 1920532ed618SSoby Mathew ctx = cm_get_context(security_state); 1921a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1922532ed618SSoby Mathew 1923532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 1924d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 1925532ed618SSoby Mathew 1926532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 1927a0fee747SAntonio Nino Diaz assert(value <= 1U); 1928532ed618SSoby Mathew 1929532ed618SSoby Mathew /* 1930532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 1931532ed618SSoby Mathew * and set it to its new value. 1932532ed618SSoby Mathew */ 1933532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1934f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1935d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 1936f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 1937532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1938532ed618SSoby Mathew } 1939532ed618SSoby Mathew 1940532ed618SSoby Mathew /******************************************************************************* 1941532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 1942532ed618SSoby Mathew * given security state. 1943532ed618SSoby Mathew ******************************************************************************/ 1944f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 1945532ed618SSoby Mathew { 1946532ed618SSoby Mathew cpu_context_t *ctx; 1947532ed618SSoby Mathew el3_state_t *state; 1948532ed618SSoby Mathew 1949532ed618SSoby Mathew ctx = cm_get_context(security_state); 1950a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1951532ed618SSoby Mathew 1952532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1953532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1954f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 1955532ed618SSoby Mathew } 1956532ed618SSoby Mathew 1957532ed618SSoby Mathew /******************************************************************************* 1958532ed618SSoby Mathew * This function is used to program the context that's used for exception 1959532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 1960532ed618SSoby Mathew * the required security state 1961532ed618SSoby Mathew ******************************************************************************/ 1962532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 1963532ed618SSoby Mathew { 1964532ed618SSoby Mathew cpu_context_t *ctx; 1965532ed618SSoby Mathew 1966532ed618SSoby Mathew ctx = cm_get_context(security_state); 1967a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1968532ed618SSoby Mathew 1969532ed618SSoby Mathew cm_set_next_context(ctx); 1970532ed618SSoby Mathew } 1971