xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 6595f4cb393090992733eb5e73928424b1e9395a)
1532ed618SSoby Mathew /*
20a33adc0SGovindraj Raja  * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h>
23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
28744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h>
3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h>
31a57e18e4SArvind Ram Prakash #include <lib/extensions/fpmr.h>
3209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
33c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
34dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3509d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3609d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
3730655136SGovindraj Raja #include <lib/extensions/sysreg128.h>
38d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
39f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h>
40813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
418fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
4209d40e0eSAntonio Nino Diaz #include <lib/utils.h>
43532ed618SSoby Mathew 
44781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
45781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
46781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
47781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
48532ed618SSoby Mathew 
49461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
50461c0a5dSElizabeth Ho static bool has_secure_perworld_init;
51461c0a5dSElizabeth Ho 
52123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx);
5324a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
54781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
55461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void);
56b515f541SZelalem Aweke 
57a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
58b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
59b515f541SZelalem Aweke {
60b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
61b515f541SZelalem Aweke 
62b515f541SZelalem Aweke 	/*
63b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
64b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
65b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
66b515f541SZelalem Aweke 	 * set to zero.
67b515f541SZelalem Aweke 	 *
68b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
69b515f541SZelalem Aweke 	 *
70b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
71b515f541SZelalem Aweke 	 * required by PSCI specification)
72b515f541SZelalem Aweke 	 */
73b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
74b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
75b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
76b515f541SZelalem Aweke 	} else {
77b515f541SZelalem Aweke 		/*
78b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
79b515f541SZelalem Aweke 		 * fields need to be set.
80b515f541SZelalem Aweke 		 *
81b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
82b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
83b515f541SZelalem Aweke 		 *
84b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
85b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
86b515f541SZelalem Aweke 		 *
87b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
88b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
89b515f541SZelalem Aweke 		 */
90b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
91b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
92b515f541SZelalem Aweke 	}
93b515f541SZelalem Aweke 
94b515f541SZelalem Aweke 	/*
95b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
96b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
97b515f541SZelalem Aweke 	 */
987f152ea6SSona Mathew 	if (errata_a75_764081_applies()) {
99b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_IESB_BIT;
1007f152ea6SSona Mathew 	}
10159b7c0a0SJayanth Dodderi Chidanand 
102b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
103a0d9a973SJayanth Dodderi Chidanand 	write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
104b515f541SZelalem Aweke 
105b515f541SZelalem Aweke 	/*
106b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
107b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
108b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
109b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
110b515f541SZelalem Aweke 	 * be zero.
111b515f541SZelalem Aweke 	 */
112b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
11342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
114b515f541SZelalem Aweke }
115a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
116b515f541SZelalem Aweke 
1172bbad1d1SZelalem Aweke /******************************************************************************
1182bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1192bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1202bbad1d1SZelalem Aweke  *****************************************************************************/
1212bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
122532ed618SSoby Mathew {
1232bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1242bbad1d1SZelalem Aweke 	el3_state_t *state;
1252bbad1d1SZelalem Aweke 
1262bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1272bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1282bbad1d1SZelalem Aweke 
1292bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
130532ed618SSoby Mathew 	/*
1312bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1322bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
133532ed618SSoby Mathew 	 */
1342bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1352bbad1d1SZelalem Aweke #endif
1362bbad1d1SZelalem Aweke 
137ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
138ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1392bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1402bbad1d1SZelalem Aweke 	}
1412bbad1d1SZelalem Aweke 
1422bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1432bbad1d1SZelalem Aweke 
144b515f541SZelalem Aweke 	/*
145b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
146b515f541SZelalem Aweke 	 * at S-EL2.
147b515f541SZelalem Aweke 	 */
148a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2)
149b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
150b515f541SZelalem Aweke #endif
151b515f541SZelalem Aweke 
1522bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
153461c0a5dSElizabeth Ho 
154461c0a5dSElizabeth Ho 	/**
155461c0a5dSElizabeth Ho 	 * manage_extensions_secure_per_world api has to be executed once,
156461c0a5dSElizabeth Ho 	 * as the registers getting initialised, maintain constant value across
157461c0a5dSElizabeth Ho 	 * all the cpus for the secure world.
158461c0a5dSElizabeth Ho 	 * Henceforth, this check ensures that the registers are initialised once
159461c0a5dSElizabeth Ho 	 * and avoids re-initialization from multiple cores.
160461c0a5dSElizabeth Ho 	 */
161461c0a5dSElizabeth Ho 	if (!has_secure_perworld_init) {
162461c0a5dSElizabeth Ho 		manage_extensions_secure_per_world();
163461c0a5dSElizabeth Ho 	}
1642bbad1d1SZelalem Aweke }
1652bbad1d1SZelalem Aweke 
1662bbad1d1SZelalem Aweke #if ENABLE_RME
1672bbad1d1SZelalem Aweke /******************************************************************************
1682bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1692bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1702bbad1d1SZelalem Aweke  *****************************************************************************/
1712bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1722bbad1d1SZelalem Aweke {
1732bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1742bbad1d1SZelalem Aweke 	el3_state_t *state;
1752bbad1d1SZelalem Aweke 
1762bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1772bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1782bbad1d1SZelalem Aweke 
17901cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
18001cf14ddSMaksims Svecovs 
18130019d86SSona Mathew 	/* CSV2 version 2 and above */
1827db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
18301cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
18401cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1857db710f0SAndre Przywara 	}
1862bbad1d1SZelalem Aweke 
187b17fecd6SJavier Almansa Sobrino 	if (is_feat_sctlr2_supported()) {
188b17fecd6SJavier Almansa Sobrino 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
189b17fecd6SJavier Almansa Sobrino 		 * SCTLR2_ELx registers.
190b17fecd6SJavier Almansa Sobrino 		 */
191b17fecd6SJavier Almansa Sobrino 		scr_el3 |= SCR_SCTLR2En_BIT;
192b17fecd6SJavier Almansa Sobrino 	}
193b17fecd6SJavier Almansa Sobrino 
1942bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1952bbad1d1SZelalem Aweke }
1962bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1972bbad1d1SZelalem Aweke 
1982bbad1d1SZelalem Aweke /******************************************************************************
1992bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
2002bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
2012bbad1d1SZelalem Aweke  *****************************************************************************/
2022bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
2032bbad1d1SZelalem Aweke {
2042bbad1d1SZelalem Aweke 	u_register_t scr_el3;
2052bbad1d1SZelalem Aweke 	el3_state_t *state;
2062bbad1d1SZelalem Aweke 
2072bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
2082bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2092bbad1d1SZelalem Aweke 
2102bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
2112bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
2122bbad1d1SZelalem Aweke 
213ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
214ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
2152bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
216ef0d0e54SGovindraj Raja 	}
2172bbad1d1SZelalem Aweke 
218f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS
219f0c96a2eSBoyan Karatotev 	/*
220f0c96a2eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by default
221f0c96a2eSBoyan Karatotev 	 * for Non secure lower exception levels. We do not have an explicit
222f0c96a2eSBoyan Karatotev 	 * flag to set it.
223f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
224f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
225f0c96a2eSBoyan Karatotev 	 *
226f0c96a2eSBoyan Karatotev 	 * To prevent the leakage between the worlds during world switch,
227f0c96a2eSBoyan Karatotev 	 * we enable it only for the non-secure world.
228f0c96a2eSBoyan Karatotev 	 *
229f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
230f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
231f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
232f0c96a2eSBoyan Karatotev 	 *
233f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
234f0c96a2eSBoyan Karatotev 	 *  other than EL3
235f0c96a2eSBoyan Karatotev 	 *
236f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
237f0c96a2eSBoyan Karatotev 	 *  than EL3
238f0c96a2eSBoyan Karatotev 	 */
239f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
240f0c96a2eSBoyan Karatotev 
241f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
242f0c96a2eSBoyan Karatotev 
24346cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
24446cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
24546cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
24646cc41d5SManish Pandey #endif
24746cc41d5SManish Pandey 
24800e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
24900e8f79cSManish Pandey 	/*
25000e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
25100e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
25200e8f79cSManish Pandey 	 * are trapped to EL3.
25300e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
25400e8f79cSManish Pandey 	 *
25500e8f79cSManish Pandey 	 */
25600e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
25700e8f79cSManish Pandey #endif
25800e8f79cSManish Pandey 
25930019d86SSona Mathew 	/* CSV2 version 2 and above */
2607db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
26101cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
26201cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2637db710f0SAndre Przywara 	}
26401cf14ddSMaksims Svecovs 
2652bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2662bbad1d1SZelalem Aweke 	/*
2672bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2682bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2692bbad1d1SZelalem Aweke 	 */
2702bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2712bbad1d1SZelalem Aweke #endif
2726d0433f0SJayanth Dodderi Chidanand 
2736d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
2746d0433f0SJayanth Dodderi Chidanand 		/* Set the RCWMASKEn bit in SCR_EL3 to enable access to
2756d0433f0SJayanth Dodderi Chidanand 		 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
2766d0433f0SJayanth Dodderi Chidanand 		 */
2776d0433f0SJayanth Dodderi Chidanand 		scr_el3 |= SCR_RCWMASKEn_BIT;
2786d0433f0SJayanth Dodderi Chidanand 	}
2796d0433f0SJayanth Dodderi Chidanand 
2804ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
2814ec4e545SJayanth Dodderi Chidanand 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
2824ec4e545SJayanth Dodderi Chidanand 		 * SCTLR2_ELx registers.
2834ec4e545SJayanth Dodderi Chidanand 		 */
2844ec4e545SJayanth Dodderi Chidanand 		scr_el3 |= SCR_SCTLR2En_BIT;
2854ec4e545SJayanth Dodderi Chidanand 	}
2864ec4e545SJayanth Dodderi Chidanand 
28730655136SGovindraj Raja 	if (is_feat_d128_supported()) {
28830655136SGovindraj Raja 		/* Set the D128En bit in SCR_EL3 to enable access to 128-bit
28930655136SGovindraj Raja 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
29030655136SGovindraj Raja 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
29130655136SGovindraj Raja 		 */
29230655136SGovindraj Raja 		scr_el3 |= SCR_D128En_BIT;
29330655136SGovindraj Raja 	}
29430655136SGovindraj Raja 
295a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
296a57e18e4SArvind Ram Prakash 		/* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
297a57e18e4SArvind Ram Prakash 		 * register.
298a57e18e4SArvind Ram Prakash 		 */
299a57e18e4SArvind Ram Prakash 		scr_el3 |= SCR_EnFPM_BIT;
300a57e18e4SArvind Ram Prakash 	}
301a57e18e4SArvind Ram Prakash 
3022bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
3038b95e848SZelalem Aweke 
3048b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
305a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3068b95e848SZelalem Aweke 
3078b95e848SZelalem Aweke 	/*
308da1a4591SJayanth Dodderi Chidanand 	 * Initialize SCTLR_EL2 context register with reset value.
3098b95e848SZelalem Aweke 	 */
310da1a4591SJayanth Dodderi Chidanand 	write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
3118b95e848SZelalem Aweke 
312ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
313ddb615b4SJuan Pablo Conde 		/*
314ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
315ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
316ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
317ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
318ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
319ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
320ddb615b4SJuan Pablo Conde 		 */
321d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
322ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
323ddb615b4SJuan Pablo Conde 	}
3244a530b4cSJuan Pablo Conde 
3254a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
3264a530b4cSJuan Pablo Conde 		/*
3274a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
3284a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
3294a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
3304a530b4cSJuan Pablo Conde 		 */
331d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
3324a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
333d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
3344a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
335d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
3364a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
3374a530b4cSJuan Pablo Conde 	}
338a0674ab0SJayanth Dodderi Chidanand #else
339a0674ab0SJayanth Dodderi Chidanand 	/* Initialize EL1 context registers */
340a0674ab0SJayanth Dodderi Chidanand 	setup_el1_context(ctx, ep);
341a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
34224a70738SBoyan Karatotev 
34324a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
344532ed618SSoby Mathew }
345532ed618SSoby Mathew 
346532ed618SSoby Mathew /*******************************************************************************
3472bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3482bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3492bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
350532ed618SSoby Mathew  *
3518aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
352532ed618SSoby Mathew  * timer availability for the new execution context.
353532ed618SSoby Mathew  ******************************************************************************/
3542bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
355532ed618SSoby Mathew {
356f1be00daSLouis Mayencourt 	u_register_t scr_el3;
357123002f9SJayanth Dodderi Chidanand 	u_register_t mdcr_el3;
358532ed618SSoby Mathew 	el3_state_t *state;
359532ed618SSoby Mathew 	gp_regs_t *gp_regs;
360532ed618SSoby Mathew 
361f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
362f0c96a2eSBoyan Karatotev 
363532ed618SSoby Mathew 	/* Clear any residual register values from the context */
36432f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
365532ed618SSoby Mathew 
366532ed618SSoby Mathew 	/*
3675e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
3685e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
3695e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
3705e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
3715e8cc727SBoyan Karatotev 	 */
372a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3735e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
3745e8cc727SBoyan Karatotev 
3755e8cc727SBoyan Karatotev 	/*
3765e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
3775e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
3785e8cc727SBoyan Karatotev 	 */
379d6af2344SJayanth Dodderi Chidanand 	u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
3805e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
381d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
3820aa3284aSJagdish Gediya 
3830aa3284aSJagdish Gediya 	/*
3840aa3284aSJagdish Gediya 	 * The actlr_el2 register can be initialized in platform's reset handler
3850aa3284aSJagdish Gediya 	 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
3860aa3284aSJagdish Gediya 	 */
3870aa3284aSJagdish Gediya 	write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
388a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
3895e8cc727SBoyan Karatotev 
3905c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
3915c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
392c5ea4f8aSZelalem Aweke 
39318f2efd6SDavid Cunado 	/*
394f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
395f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
396f0c96a2eSBoyan Karatotev 	 *
397f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
398f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
399f0c96a2eSBoyan Karatotev 	 *
400f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
401f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
402f0c96a2eSBoyan Karatotev 	 *
403f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
404f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
405f0c96a2eSBoyan Karatotev 	 */
406f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
407f0c96a2eSBoyan Karatotev 
408f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
409f0c96a2eSBoyan Karatotev 
410f0c96a2eSBoyan Karatotev 	/*
41118f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
41218f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
41318f2efd6SDavid Cunado 	 */
414c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
415532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
416c5ea4f8aSZelalem Aweke 	}
4172bbad1d1SZelalem Aweke 
41818f2efd6SDavid Cunado 	/*
41918f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
42018f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
421b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
422b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
423b515f541SZelalem Aweke 	 * is not trapped)
42418f2efd6SDavid Cunado 	 */
425c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
426532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
427c5ea4f8aSZelalem Aweke 	}
428532ed618SSoby Mathew 
429cb4ec47bSjohpow01 	/*
430cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
431cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
432cb4ec47bSjohpow01 	 */
433c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
434cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
435c5a3ebbdSAndre Przywara 	}
436cb4ec47bSjohpow01 
437ff86e0b4SJuan Pablo Conde 	/*
43819d52a83SAndre Przywara 	 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
43919d52a83SAndre Przywara 	 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
44019d52a83SAndre Przywara 	 * SCR_EL3.EnAS0.
44119d52a83SAndre Przywara 	 */
44219d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
44319d52a83SAndre Przywara 		scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
44419d52a83SAndre Przywara 	}
44519d52a83SAndre Przywara 
44619d52a83SAndre Przywara 	/*
447ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
448ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
449ff86e0b4SJuan Pablo Conde 	 */
450ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP
451ff86e0b4SJuan Pablo Conde 	scr_el3 |= SCR_TRNDR_BIT;
452ff86e0b4SJuan Pablo Conde #endif
453ff86e0b4SJuan Pablo Conde 
4541a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4551a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4561a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4571a7c1cfeSJeenu Viswambharan #endif
4581a7c1cfeSJeenu Viswambharan 
459f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS
460f0c96a2eSBoyan Karatotev 	/*
461f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
462f0c96a2eSBoyan Karatotev 	 *
463f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
464f0c96a2eSBoyan Karatotev 	 *  other than EL3
465f0c96a2eSBoyan Karatotev 	 *
466f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
467f0c96a2eSBoyan Karatotev 	 *  than EL3
468f0c96a2eSBoyan Karatotev 	 */
469f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
470f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
471f0c96a2eSBoyan Karatotev 
4725283962eSAntonio Nino Diaz 	/*
473d3331603SMark Brown 	 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
474d3331603SMark Brown 	 */
475d3331603SMark Brown 	if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
476d3331603SMark Brown 		scr_el3 |= SCR_TCR2EN_BIT;
477d3331603SMark Brown 	}
478d3331603SMark Brown 
479d3331603SMark Brown 	/*
480062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
481062b6c6bSMark Brown 	 * registers for AArch64 if present.
482062b6c6bSMark Brown 	 */
483062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
484062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
485062b6c6bSMark Brown 	}
486062b6c6bSMark Brown 
487062b6c6bSMark Brown 	/*
488688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
489688ab57bSMark Brown 	 */
490688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
491688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
492688ab57bSMark Brown 	}
493688ab57bSMark Brown 
494688ab57bSMark Brown 	/*
49518f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
49618f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
49718f2efd6SDavid Cunado 	 * next mode is Hyp.
498110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
499110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
500110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
50129d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
50229d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
50329d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
504532ed618SSoby Mathew 	 */
505a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
506a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
507a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
508532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
509110ee433SJimmy Brisson 
510ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
511110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
512110ee433SJimmy Brisson 		}
51329d0ee54SJimmy Brisson 
514b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
51529d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
51629d0ee54SJimmy Brisson 		}
517532ed618SSoby Mathew 	}
518532ed618SSoby Mathew 
5196cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
5201223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
5216cac724dSjohpow01 		/* Set delay in SCR_EL3 */
5226cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
523781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
5246cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
5256cac724dSjohpow01 
5266cac724dSjohpow01 		/* Enable WFE delay */
5276cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
5281223d2a0SAndre Przywara 	}
5296cac724dSjohpow01 
5309f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
5319f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
5329f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
5339f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
5349f4b6259SJayanth Dodderi Chidanand 	}
5359f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
5369f4b6259SJayanth Dodderi Chidanand 
53718f2efd6SDavid Cunado 	/*
538e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
539e290a8fcSAlexei Fedorov 	 * before doing ERET
5403e61b2b5SDavid Cunado 	 */
541532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
542532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
543532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
544532ed618SSoby Mathew 
545123002f9SJayanth Dodderi Chidanand 	/* Start with a clean MDCR_EL3 copy as all relevant values are set */
546123002f9SJayanth Dodderi Chidanand 	mdcr_el3 = MDCR_EL3_RESET_VAL;
547123002f9SJayanth Dodderi Chidanand 
548123002f9SJayanth Dodderi Chidanand 	/* ---------------------------------------------------------------------
549123002f9SJayanth Dodderi Chidanand 	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
550123002f9SJayanth Dodderi Chidanand 	 * Some fields are architecturally UNKNOWN on reset.
551123002f9SJayanth Dodderi Chidanand 	 *
552123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
553123002f9SJayanth Dodderi Chidanand 	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
554123002f9SJayanth Dodderi Chidanand 	 *  disabled from all ELs in Secure state.
555123002f9SJayanth Dodderi Chidanand 	 *
556123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
557123002f9SJayanth Dodderi Chidanand 	 *  privileged debug from S-EL1.
558123002f9SJayanth Dodderi Chidanand 	 *
559123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
560123002f9SJayanth Dodderi Chidanand 	 *  access to the powerdown debug registers do not trap to EL3.
561123002f9SJayanth Dodderi Chidanand 	 *
562123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
563123002f9SJayanth Dodderi Chidanand 	 *  debug registers, other than those registers that are controlled by
564123002f9SJayanth Dodderi Chidanand 	 *  MDCR_EL3.TDOSA.
565123002f9SJayanth Dodderi Chidanand 	 */
566123002f9SJayanth Dodderi Chidanand 	mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
567123002f9SJayanth Dodderi Chidanand 			& ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
568123002f9SJayanth Dodderi Chidanand 	write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
569123002f9SJayanth Dodderi Chidanand 
570123002f9SJayanth Dodderi Chidanand 	/*
571123002f9SJayanth Dodderi Chidanand 	 * Configure MDCR_EL3 register as applicable for each world
572123002f9SJayanth Dodderi Chidanand 	 * (NS/Secure/Realm) context.
573123002f9SJayanth Dodderi Chidanand 	 */
574123002f9SJayanth Dodderi Chidanand 	manage_extensions_common(ctx);
575123002f9SJayanth Dodderi Chidanand 
576532ed618SSoby Mathew 	/*
577532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
578532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
579532ed618SSoby Mathew 	 */
580532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
581532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
582532ed618SSoby Mathew }
583532ed618SSoby Mathew 
584532ed618SSoby Mathew /*******************************************************************************
5852bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
5862bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
5872bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
5882bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
5892bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
5902bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
5912bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
5922bbad1d1SZelalem Aweke  * state cpu context pointers.
5932bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
5942bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
5952bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
5962bbad1d1SZelalem Aweke  ******************************************************************************/
5972bbad1d1SZelalem Aweke void __init cm_init(void)
5982bbad1d1SZelalem Aweke {
5992bbad1d1SZelalem Aweke 	/*
6001b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
6012bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
6022bbad1d1SZelalem Aweke 	 */
6032bbad1d1SZelalem Aweke }
6042bbad1d1SZelalem Aweke 
6052bbad1d1SZelalem Aweke /*******************************************************************************
6062bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
6072bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
6082bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
6092bbad1d1SZelalem Aweke  ******************************************************************************/
6102bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
6112bbad1d1SZelalem Aweke {
6122bbad1d1SZelalem Aweke 	unsigned int security_state;
6132bbad1d1SZelalem Aweke 
6142bbad1d1SZelalem Aweke 	assert(ctx != NULL);
6152bbad1d1SZelalem Aweke 
6162bbad1d1SZelalem Aweke 	/*
6172bbad1d1SZelalem Aweke 	 * Perform initializations that are common
6182bbad1d1SZelalem Aweke 	 * to all security states
6192bbad1d1SZelalem Aweke 	 */
6202bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
6212bbad1d1SZelalem Aweke 
6222bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
6232bbad1d1SZelalem Aweke 
6242bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
6252bbad1d1SZelalem Aweke 	switch (security_state) {
6262bbad1d1SZelalem Aweke 	case SECURE:
6272bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
6282bbad1d1SZelalem Aweke 		break;
6292bbad1d1SZelalem Aweke #if ENABLE_RME
6302bbad1d1SZelalem Aweke 	case REALM:
6312bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
6322bbad1d1SZelalem Aweke 		break;
6332bbad1d1SZelalem Aweke #endif
6342bbad1d1SZelalem Aweke 	case NON_SECURE:
6352bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
6362bbad1d1SZelalem Aweke 		break;
6372bbad1d1SZelalem Aweke 	default:
6382bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
6392bbad1d1SZelalem Aweke 		panic();
6402bbad1d1SZelalem Aweke 		break;
6412bbad1d1SZelalem Aweke 	}
6422bbad1d1SZelalem Aweke }
6432bbad1d1SZelalem Aweke 
6442bbad1d1SZelalem Aweke /*******************************************************************************
64524a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
64624a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
64724a70738SBoyan Karatotev  * overwritten by el3_exit.
64824a70738SBoyan Karatotev  ******************************************************************************/
64924a70738SBoyan Karatotev #if IMAGE_BL31
65024a70738SBoyan Karatotev void cm_manage_extensions_el3(void)
65124a70738SBoyan Karatotev {
6524085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
6534085a02cSBoyan Karatotev 		amu_init_el3();
6544085a02cSBoyan Karatotev 	}
6554085a02cSBoyan Karatotev 
65660d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
65760d330dcSBoyan Karatotev 		sme_init_el3();
65860d330dcSBoyan Karatotev 	}
65960d330dcSBoyan Karatotev 
66060d330dcSBoyan Karatotev 	pmuv3_init_el3();
66124a70738SBoyan Karatotev }
66224a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
66324a70738SBoyan Karatotev 
6644087ed6cSJayanth Dodderi Chidanand /******************************************************************************
6654087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
6664087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
6674087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
6684087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31
6694087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
6704087ed6cSJayanth Dodderi Chidanand {
6714087ed6cSJayanth Dodderi Chidanand 	/*
6724087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
6734087ed6cSJayanth Dodderi Chidanand 	 *
6744087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
6754087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
6764087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
6774087ed6cSJayanth Dodderi Chidanand 	 *
6784087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
6794087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
6804087ed6cSJayanth Dodderi Chidanand 	 */
6814087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
682ac4f6aafSArvind Ram Prakash 
6834087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
684ac4f6aafSArvind Ram Prakash 
685ac4f6aafSArvind Ram Prakash 	/*
686ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
687ac4f6aafSArvind Ram Prakash 	 *
688ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
689ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
690ac4f6aafSArvind Ram Prakash 	 */
691ac4f6aafSArvind Ram Prakash 
692ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
6934087ed6cSJayanth Dodderi Chidanand }
6944087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
6954087ed6cSJayanth Dodderi Chidanand 
69624a70738SBoyan Karatotev /*******************************************************************************
697461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
698461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
699461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
700461c0a5dSElizabeth Ho  ******************************************************************************/
701461c0a5dSElizabeth Ho #if IMAGE_BL31
702461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void)
703461c0a5dSElizabeth Ho {
7044087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
7054087ed6cSJayanth Dodderi Chidanand 
706461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
707461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
708461c0a5dSElizabeth Ho 	}
709461c0a5dSElizabeth Ho 
710461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
711461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
712461c0a5dSElizabeth Ho 	}
713461c0a5dSElizabeth Ho 
714461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
715461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
716461c0a5dSElizabeth Ho 	}
717461c0a5dSElizabeth Ho 
718461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
719461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
720461c0a5dSElizabeth Ho 	}
721ac4f6aafSArvind Ram Prakash 
722ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
723ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
724ac4f6aafSArvind Ram Prakash 	}
725a57e18e4SArvind Ram Prakash 
726a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
727a57e18e4SArvind Ram Prakash 		fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
728a57e18e4SArvind Ram Prakash 	}
729461c0a5dSElizabeth Ho }
730461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
731461c0a5dSElizabeth Ho 
732461c0a5dSElizabeth Ho /*******************************************************************************
733461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
734461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
735461c0a5dSElizabeth Ho  * across the cores for the secure world.
736461c0a5dSElizabeth Ho  ******************************************************************************/
737461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
738461c0a5dSElizabeth Ho {
739461c0a5dSElizabeth Ho #if IMAGE_BL31
7404087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
7414087ed6cSJayanth Dodderi Chidanand 
742461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
743461c0a5dSElizabeth Ho 
744461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
745461c0a5dSElizabeth Ho 		/*
746461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
747461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
748461c0a5dSElizabeth Ho 		 */
749461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
750461c0a5dSElizabeth Ho 		} else {
751461c0a5dSElizabeth Ho 		/*
752461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
753461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
754461c0a5dSElizabeth Ho 		 */
755461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
756461c0a5dSElizabeth Ho 		}
757461c0a5dSElizabeth Ho 	}
758461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
759461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
760461c0a5dSElizabeth Ho 		/*
761461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
762461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
763461c0a5dSElizabeth Ho 		 */
764461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
765461c0a5dSElizabeth Ho 		} else {
766461c0a5dSElizabeth Ho 		/*
767461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
768461c0a5dSElizabeth Ho 		 * can safely use them.
769461c0a5dSElizabeth Ho 		 */
770461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
771461c0a5dSElizabeth Ho 		}
772461c0a5dSElizabeth Ho 	}
773461c0a5dSElizabeth Ho 
774461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
775461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
776461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
777461c0a5dSElizabeth Ho 	}
778461c0a5dSElizabeth Ho 
779461c0a5dSElizabeth Ho 	has_secure_perworld_init = true;
780461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
781461c0a5dSElizabeth Ho }
782461c0a5dSElizabeth Ho 
783461c0a5dSElizabeth Ho /*******************************************************************************
784123002f9SJayanth Dodderi Chidanand  * Enable architecture extensions on first entry to Non-secure world only
785123002f9SJayanth Dodderi Chidanand  * and disable for secure world.
786123002f9SJayanth Dodderi Chidanand  *
787123002f9SJayanth Dodderi Chidanand  * NOTE: Arch features which have been provided with the capability of getting
788123002f9SJayanth Dodderi Chidanand  * enabled only for non-secure world and being disabled for secure world are
789123002f9SJayanth Dodderi Chidanand  * grouped here, as the MDCR_EL3 context value remains same across the worlds.
790123002f9SJayanth Dodderi Chidanand  ******************************************************************************/
791123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx)
792123002f9SJayanth Dodderi Chidanand {
793123002f9SJayanth Dodderi Chidanand #if IMAGE_BL31
794123002f9SJayanth Dodderi Chidanand 	if (is_feat_spe_supported()) {
795123002f9SJayanth Dodderi Chidanand 		/*
796123002f9SJayanth Dodderi Chidanand 		 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
797123002f9SJayanth Dodderi Chidanand 		 */
798123002f9SJayanth Dodderi Chidanand 		spe_enable(ctx);
799123002f9SJayanth Dodderi Chidanand 	}
800123002f9SJayanth Dodderi Chidanand 
801123002f9SJayanth Dodderi Chidanand 	if (is_feat_trbe_supported()) {
802123002f9SJayanth Dodderi Chidanand 		/*
803a822a228SManish Pandey 		 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
804123002f9SJayanth Dodderi Chidanand 		 * Realm state.
805123002f9SJayanth Dodderi Chidanand 		 */
806123002f9SJayanth Dodderi Chidanand 		trbe_enable(ctx);
807123002f9SJayanth Dodderi Chidanand 	}
808123002f9SJayanth Dodderi Chidanand 
809123002f9SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
810123002f9SJayanth Dodderi Chidanand 		/*
811a822a228SManish Pandey 		 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
812123002f9SJayanth Dodderi Chidanand 		 */
813123002f9SJayanth Dodderi Chidanand 		trf_enable(ctx);
814123002f9SJayanth Dodderi Chidanand 	}
815123002f9SJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
816123002f9SJayanth Dodderi Chidanand }
817123002f9SJayanth Dodderi Chidanand 
818123002f9SJayanth Dodderi Chidanand /*******************************************************************************
81924a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
82024a70738SBoyan Karatotev  ******************************************************************************/
82124a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
82224a70738SBoyan Karatotev {
82324a70738SBoyan Karatotev #if IMAGE_BL31
8244085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8254085a02cSBoyan Karatotev 		amu_enable(ctx);
8264085a02cSBoyan Karatotev 	}
8274085a02cSBoyan Karatotev 
82860d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
82960d330dcSBoyan Karatotev 		sme_enable(ctx);
83060d330dcSBoyan Karatotev 	}
83160d330dcSBoyan Karatotev 
83233e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
83333e6aaacSArvind Ram Prakash 		fgt2_enable(ctx);
83433e6aaacSArvind Ram Prakash 	}
83533e6aaacSArvind Ram Prakash 
83683271d5aSArvind Ram Prakash 	if (is_feat_debugv8p9_supported()) {
83783271d5aSArvind Ram Prakash 		debugv8p9_extended_bp_wp_enable(ctx);
83883271d5aSArvind Ram Prakash 	}
83983271d5aSArvind Ram Prakash 
8409890eab5SBoyan Karatotev 	if (is_feat_brbe_supported()) {
8419890eab5SBoyan Karatotev 		brbe_enable(ctx);
8429890eab5SBoyan Karatotev 	}
8439890eab5SBoyan Karatotev 
844c73686a1SBoyan Karatotev 	pmuv3_enable(ctx);
84524a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
84624a70738SBoyan Karatotev }
84724a70738SBoyan Karatotev 
848b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
849b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void)
850b48bd790SBoyan Karatotev {
851b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = read_hcr_el2();
852b48bd790SBoyan Karatotev 	/*
853b48bd790SBoyan Karatotev 	 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
854b48bd790SBoyan Karatotev 	 *  accessing key registers or using pointer authentication instructions
855b48bd790SBoyan Karatotev 	 *  from lower ELs.
856b48bd790SBoyan Karatotev 	 */
857b48bd790SBoyan Karatotev 	hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
858b48bd790SBoyan Karatotev 
859b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
860b48bd790SBoyan Karatotev }
861b48bd790SBoyan Karatotev 
862183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
86324a70738SBoyan Karatotev /*******************************************************************************
86424a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
86524a70738SBoyan Karatotev  * world when EL2 is empty and unused.
86624a70738SBoyan Karatotev  ******************************************************************************/
86724a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
86824a70738SBoyan Karatotev {
86924a70738SBoyan Karatotev #if IMAGE_BL31
87060d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
87160d330dcSBoyan Karatotev 		spe_init_el2_unused();
87260d330dcSBoyan Karatotev 	}
87360d330dcSBoyan Karatotev 
8744085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8754085a02cSBoyan Karatotev 		amu_init_el2_unused();
8764085a02cSBoyan Karatotev 	}
8774085a02cSBoyan Karatotev 
87860d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
87960d330dcSBoyan Karatotev 		mpam_init_el2_unused();
88060d330dcSBoyan Karatotev 	}
88160d330dcSBoyan Karatotev 
88260d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
88360d330dcSBoyan Karatotev 		trbe_init_el2_unused();
88460d330dcSBoyan Karatotev 	}
88560d330dcSBoyan Karatotev 
88660d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
88760d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
88860d330dcSBoyan Karatotev 	}
88960d330dcSBoyan Karatotev 
89060d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
89160d330dcSBoyan Karatotev 		trf_init_el2_unused();
89260d330dcSBoyan Karatotev 	}
89360d330dcSBoyan Karatotev 
894c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
89560d330dcSBoyan Karatotev 
89660d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
89760d330dcSBoyan Karatotev 		sve_init_el2_unused();
89860d330dcSBoyan Karatotev 	}
89960d330dcSBoyan Karatotev 
90060d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
90160d330dcSBoyan Karatotev 		sme_init_el2_unused();
90260d330dcSBoyan Karatotev 	}
903b48bd790SBoyan Karatotev 
904b48bd790SBoyan Karatotev #if ENABLE_PAUTH
905b48bd790SBoyan Karatotev 	enable_pauth_el2();
906b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */
90724a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
90824a70738SBoyan Karatotev }
909183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
91024a70738SBoyan Karatotev 
91124a70738SBoyan Karatotev /*******************************************************************************
91268ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
91368ac5ed0SArunachalam Ganapathy  ******************************************************************************/
914dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
91568ac5ed0SArunachalam Ganapathy {
91668ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
9170d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
9180d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
9190d122947SBoyan Karatotev 		/*
9200d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
9210d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
9220d122947SBoyan Karatotev 		 */
92360d330dcSBoyan Karatotev 			sme_init_el3();
9240d122947SBoyan Karatotev 			sme_enable(ctx);
9250d122947SBoyan Karatotev 		} else {
9260d122947SBoyan Karatotev 		/*
9270d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
9280d122947SBoyan Karatotev 		 * world can safely use the associated registers.
9290d122947SBoyan Karatotev 		 */
9300d122947SBoyan Karatotev 			sme_disable(ctx);
9310d122947SBoyan Karatotev 		}
9320d122947SBoyan Karatotev 	}
933dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
93468ac5ed0SArunachalam Ganapathy }
93568ac5ed0SArunachalam Ganapathy 
936a6b3643cSChris Kay #if !IMAGE_BL1
93768ac5ed0SArunachalam Ganapathy /*******************************************************************************
938532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
939532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
940532ed618SSoby Mathew  * specified by the entry_point_info structure.
941532ed618SSoby Mathew  ******************************************************************************/
942532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
943532ed618SSoby Mathew 			      const entry_point_info_t *ep)
944532ed618SSoby Mathew {
945532ed618SSoby Mathew 	cpu_context_t *ctx;
946532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
9471634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
948532ed618SSoby Mathew }
949a6b3643cSChris Kay #endif /* !IMAGE_BL1 */
950532ed618SSoby Mathew 
951532ed618SSoby Mathew /*******************************************************************************
952532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
953532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
954532ed618SSoby Mathew  * entry_point_info structure.
955532ed618SSoby Mathew  ******************************************************************************/
956532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
957532ed618SSoby Mathew {
958532ed618SSoby Mathew 	cpu_context_t *ctx;
959532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
9601634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
961532ed618SSoby Mathew }
962532ed618SSoby Mathew 
963b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
964183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
965b48bd790SBoyan Karatotev {
966183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
967b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
968b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
969b48bd790SBoyan Karatotev 	u_register_t scr_el3;
970b48bd790SBoyan Karatotev 
971b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
972b48bd790SBoyan Karatotev 
973b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
974b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
975b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
976b48bd790SBoyan Karatotev 	}
977b48bd790SBoyan Karatotev 
978b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
979b48bd790SBoyan Karatotev 
980b48bd790SBoyan Karatotev 	/*
981b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
982b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
983b48bd790SBoyan Karatotev 	 */
984b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
985b48bd790SBoyan Karatotev 
986b48bd790SBoyan Karatotev 	/*
987b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
988b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
989b48bd790SBoyan Karatotev 	 *
990b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
991b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
992b48bd790SBoyan Karatotev 	 *
993b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
994b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
995b48bd790SBoyan Karatotev 	 */
996b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
997b48bd790SBoyan Karatotev 
998b48bd790SBoyan Karatotev 	/*
999b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1000b48bd790SBoyan Karatotev 	 * UNKNOWN value.
1001b48bd790SBoyan Karatotev 	 */
1002b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
1003b48bd790SBoyan Karatotev 
1004b48bd790SBoyan Karatotev 	/*
1005b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1006b48bd790SBoyan Karatotev 	 * respectively.
1007b48bd790SBoyan Karatotev 	 */
1008b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
1009b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
1010b48bd790SBoyan Karatotev 
1011b48bd790SBoyan Karatotev 	/*
1012b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1013b48bd790SBoyan Karatotev 	 *
1014b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1015b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
1016b48bd790SBoyan Karatotev 	 * VMID.
1017b48bd790SBoyan Karatotev 	 *
1018b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1019b48bd790SBoyan Karatotev 	 * disabled.
1020b48bd790SBoyan Karatotev 	 */
1021b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
1022b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1023b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1024b48bd790SBoyan Karatotev 
1025b48bd790SBoyan Karatotev 	/*
1026b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1027b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
1028b48bd790SBoyan Karatotev 	 *
1029b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1030b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
1031b48bd790SBoyan Karatotev 	 *
1032b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1033b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
1034b48bd790SBoyan Karatotev 	 *
1035b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1036b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
1037b48bd790SBoyan Karatotev 	 *
1038b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1039b48bd790SBoyan Karatotev 	 * EL2.
1040b48bd790SBoyan Karatotev 	 */
1041b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
1042b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1043b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
1044b48bd790SBoyan Karatotev 
1045b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
1046b48bd790SBoyan Karatotev 
1047b48bd790SBoyan Karatotev 	/*
1048b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1049b48bd790SBoyan Karatotev 	 *
1050b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1051b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
1052b48bd790SBoyan Karatotev 	 */
1053b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1054b48bd790SBoyan Karatotev 
1055b48bd790SBoyan Karatotev 	/*
1056b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1057b48bd790SBoyan Karatotev 	 * reset.
1058b48bd790SBoyan Karatotev 	 *
1059b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1060b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
1061b48bd790SBoyan Karatotev 	 */
1062b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1063b48bd790SBoyan Karatotev 
1064b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
1065183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
1066b48bd790SBoyan Karatotev }
1067b48bd790SBoyan Karatotev 
1068532ed618SSoby Mathew /*******************************************************************************
1069c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
1070c5ea4f8aSZelalem Aweke  * normal world.
1071532ed618SSoby Mathew  *
1072532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1073532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1074532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1075532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
1076532ed618SSoby Mathew  ******************************************************************************/
1077532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
1078532ed618SSoby Mathew {
1079da1a4591SJayanth Dodderi Chidanand 	u_register_t sctlr_el2, scr_el3;
1080532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
1081532ed618SSoby Mathew 
1082a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1083532ed618SSoby Mathew 
1084532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
1085ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
1086ddb615b4SJuan Pablo Conde 
1087f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1088a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
1089ddb615b4SJuan Pablo Conde 
1090d39b1236SJayanth Dodderi Chidanand 		if (el2_implemented != EL_IMPL_NONE) {
1091d39b1236SJayanth Dodderi Chidanand 
1092ddb615b4SJuan Pablo Conde 			/*
1093ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
1094ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
1095ddb615b4SJuan Pablo Conde 			 */
1096ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
1097ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
1098ddb615b4SJuan Pablo Conde 			}
10994a530b4cSJuan Pablo Conde 
11004a530b4cSJuan Pablo Conde 			/*
11014a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
11024a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
11034a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
11044a530b4cSJuan Pablo Conde 			 * behavior.
11054a530b4cSJuan Pablo Conde 			 */
11064a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
11074a530b4cSJuan Pablo Conde 				/*
11084a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
11094a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
11104a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
11114a530b4cSJuan Pablo Conde 				 * initialization for this feature.
11124a530b4cSJuan Pablo Conde 				 */
11134a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
11144a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
11154a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1116ddb615b4SJuan Pablo Conde 			}
11174a530b4cSJuan Pablo Conde 
1118d39b1236SJayanth Dodderi Chidanand 			/* Condition to ensure EL2 is being used. */
1119a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1120da1a4591SJayanth Dodderi Chidanand 				/* Initialize SCTLR_EL2 register with reset value. */
1121da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 = SCTLR_EL2_RES1;
11227f152ea6SSona Mathew 
11235f5d1ed7SLouis Mayencourt 				/*
1124d39b1236SJayanth Dodderi Chidanand 				 * If workaround of errata 764081 for Cortex-A75
1125d39b1236SJayanth Dodderi Chidanand 				 * is used then set SCTLR_EL2.IESB to enable
1126d39b1236SJayanth Dodderi Chidanand 				 * Implicit Error Synchronization Barrier.
11275f5d1ed7SLouis Mayencourt 				 */
11287f152ea6SSona Mathew 				if (errata_a75_764081_applies()) {
1129da1a4591SJayanth Dodderi Chidanand 					sctlr_el2 |= SCTLR_IESB_BIT;
11307f152ea6SSona Mathew 				}
11317f152ea6SSona Mathew 
1132da1a4591SJayanth Dodderi Chidanand 				write_sctlr_el2(sctlr_el2);
1133d39b1236SJayanth Dodderi Chidanand 			} else {
1134d39b1236SJayanth Dodderi Chidanand 				/*
1135d39b1236SJayanth Dodderi Chidanand 				 * (scr_el3 & SCR_HCE_BIT==0)
1136d39b1236SJayanth Dodderi Chidanand 				 * EL2 implemented but unused.
1137d39b1236SJayanth Dodderi Chidanand 				 */
1138b48bd790SBoyan Karatotev 				init_nonsecure_el2_unused(ctx);
1139532ed618SSoby Mathew 			}
1140532ed618SSoby Mathew 		}
1141d39b1236SJayanth Dodderi Chidanand 	}
1142a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS)
1143a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
114417b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
1145a0674ab0SJayanth Dodderi Chidanand #endif
114617b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1147532ed618SSoby Mathew }
1148532ed618SSoby Mathew 
1149a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
1150bb7b85a3SAndre Przywara 
1151bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1152bb7b85a3SAndre Przywara {
1153d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1154bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1155d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1156bb7b85a3SAndre Przywara 	}
1157d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1158d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1159d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1160d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1161bb7b85a3SAndre Przywara }
1162bb7b85a3SAndre Przywara 
1163bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1164bb7b85a3SAndre Przywara {
1165d6af2344SJayanth Dodderi Chidanand 	write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1166bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1167d6af2344SJayanth Dodderi Chidanand 		write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1168bb7b85a3SAndre Przywara 	}
1169d6af2344SJayanth Dodderi Chidanand 	write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1170d6af2344SJayanth Dodderi Chidanand 	write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1171d6af2344SJayanth Dodderi Chidanand 	write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1172d6af2344SJayanth Dodderi Chidanand 	write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1173bb7b85a3SAndre Przywara }
1174bb7b85a3SAndre Przywara 
117533e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
117633e6aaacSArvind Ram Prakash {
117733e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
117833e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
117933e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
118033e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
118133e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
118233e6aaacSArvind Ram Prakash }
118333e6aaacSArvind Ram Prakash 
118433e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
118533e6aaacSArvind Ram Prakash {
118633e6aaacSArvind Ram Prakash 	write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
118733e6aaacSArvind Ram Prakash 	write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
118833e6aaacSArvind Ram Prakash 	write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
118933e6aaacSArvind Ram Prakash 	write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
119033e6aaacSArvind Ram Prakash 	write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
119133e6aaacSArvind Ram Prakash }
119233e6aaacSArvind Ram Prakash 
11937d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
11949448f2b8SAndre Przywara {
11959448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
11969448f2b8SAndre Przywara 
11977d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
11989448f2b8SAndre Przywara 
11999448f2b8SAndre Przywara 	/*
12009448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
12019448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
12029448f2b8SAndre Przywara 	 */
12039448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12049448f2b8SAndre Przywara 		return;
12059448f2b8SAndre Przywara 	}
12069448f2b8SAndre Przywara 
12079448f2b8SAndre Przywara 	/*
12089448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
12099448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
12109448f2b8SAndre Przywara 	 */
12117d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
12127d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
12137d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
12149448f2b8SAndre Przywara 
12159448f2b8SAndre Przywara 	/*
12169448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
12179448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
12189448f2b8SAndre Przywara 	 */
12199448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12209448f2b8SAndre Przywara 	case 7:
12217d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
12229448f2b8SAndre Przywara 		__fallthrough;
12239448f2b8SAndre Przywara 	case 6:
12247d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
12259448f2b8SAndre Przywara 		__fallthrough;
12269448f2b8SAndre Przywara 	case 5:
12277d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
12289448f2b8SAndre Przywara 		__fallthrough;
12299448f2b8SAndre Przywara 	case 4:
12307d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
12319448f2b8SAndre Przywara 		__fallthrough;
12329448f2b8SAndre Przywara 	case 3:
12337d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
12349448f2b8SAndre Przywara 		__fallthrough;
12359448f2b8SAndre Przywara 	case 2:
12367d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
12379448f2b8SAndre Przywara 		__fallthrough;
12389448f2b8SAndre Przywara 	case 1:
12397d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
12409448f2b8SAndre Przywara 		break;
12419448f2b8SAndre Przywara 	}
12429448f2b8SAndre Przywara }
12439448f2b8SAndre Przywara 
12447d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
12459448f2b8SAndre Przywara {
12469448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12479448f2b8SAndre Przywara 
12487d930c7eSJayanth Dodderi Chidanand 	write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
12499448f2b8SAndre Przywara 
12509448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12519448f2b8SAndre Przywara 		return;
12529448f2b8SAndre Przywara 	}
12539448f2b8SAndre Przywara 
12547d930c7eSJayanth Dodderi Chidanand 	write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
12557d930c7eSJayanth Dodderi Chidanand 	write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
12567d930c7eSJayanth Dodderi Chidanand 	write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
12579448f2b8SAndre Przywara 
12589448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12599448f2b8SAndre Przywara 	case 7:
12607d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
12619448f2b8SAndre Przywara 		__fallthrough;
12629448f2b8SAndre Przywara 	case 6:
12637d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
12649448f2b8SAndre Przywara 		__fallthrough;
12659448f2b8SAndre Przywara 	case 5:
12667d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
12679448f2b8SAndre Przywara 		__fallthrough;
12689448f2b8SAndre Przywara 	case 4:
12697d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
12709448f2b8SAndre Przywara 		__fallthrough;
12719448f2b8SAndre Przywara 	case 3:
12727d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
12739448f2b8SAndre Przywara 		__fallthrough;
12749448f2b8SAndre Przywara 	case 2:
12757d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
12769448f2b8SAndre Przywara 		__fallthrough;
12779448f2b8SAndre Przywara 	case 1:
12787d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
12799448f2b8SAndre Przywara 		break;
12809448f2b8SAndre Przywara 	}
12819448f2b8SAndre Przywara }
12829448f2b8SAndre Przywara 
1283937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1284937d6fdbSManish Pandey  * The following registers are not added:
1285937d6fdbSManish Pandey  * ICH_AP0R<n>_EL2
1286937d6fdbSManish Pandey  * ICH_AP1R<n>_EL2
1287937d6fdbSManish Pandey  * ICH_LR<n>_EL2
1288937d6fdbSManish Pandey  *
1289937d6fdbSManish Pandey  * NOTE: For a system with S-EL2 present but not enabled, accessing
1290937d6fdbSManish Pandey  * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1291937d6fdbSManish Pandey  * SCR_EL3.NS = 1 before accessing this register.
1292937d6fdbSManish Pandey  * ---------------------------------------------------------------------------
1293937d6fdbSManish Pandey  */
1294937d6fdbSManish Pandey static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1295937d6fdbSManish Pandey {
1296937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1297d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1298937d6fdbSManish Pandey #else
1299937d6fdbSManish Pandey 	u_register_t scr_el3 = read_scr_el3();
1300937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1301937d6fdbSManish Pandey 	isb();
1302937d6fdbSManish Pandey 
1303d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1304937d6fdbSManish Pandey 
1305937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1306937d6fdbSManish Pandey 	isb();
1307937d6fdbSManish Pandey #endif
1308d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1309d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
1310937d6fdbSManish Pandey }
1311937d6fdbSManish Pandey 
1312937d6fdbSManish Pandey static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1313937d6fdbSManish Pandey {
1314937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1315d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1316937d6fdbSManish Pandey #else
1317937d6fdbSManish Pandey 	u_register_t scr_el3 = read_scr_el3();
1318937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1319937d6fdbSManish Pandey 	isb();
1320937d6fdbSManish Pandey 
1321d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1322937d6fdbSManish Pandey 
1323937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1324937d6fdbSManish Pandey 	isb();
1325937d6fdbSManish Pandey #endif
1326d6af2344SJayanth Dodderi Chidanand 	write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1327d6af2344SJayanth Dodderi Chidanand 	write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
1328937d6fdbSManish Pandey }
1329937d6fdbSManish Pandey 
1330ac58e574SBoyan Karatotev /* -----------------------------------------------------
1331ac58e574SBoyan Karatotev  * The following registers are not added:
1332ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1333ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1334ac58e574SBoyan Karatotev  * -----------------------------------------------------
1335ac58e574SBoyan Karatotev  */
1336ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1337ac58e574SBoyan Karatotev {
1338d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1339d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1340d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1341d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1342d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1343d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1344d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1345ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1346d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1347ac58e574SBoyan Karatotev 	}
1348d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1349d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1350d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, far_el2, read_far_el2());
1351d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1352d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1353d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1354d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1355d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1356d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1357d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1358d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1359d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1360d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1361d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1362d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1363d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1364d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1365d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
136630655136SGovindraj Raja 
1367*6595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
1368*6595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
1369ac58e574SBoyan Karatotev }
1370ac58e574SBoyan Karatotev 
1371ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1372ac58e574SBoyan Karatotev {
1373d6af2344SJayanth Dodderi Chidanand 	write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1374d6af2344SJayanth Dodderi Chidanand 	write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1375d6af2344SJayanth Dodderi Chidanand 	write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1376d6af2344SJayanth Dodderi Chidanand 	write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1377d6af2344SJayanth Dodderi Chidanand 	write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1378d6af2344SJayanth Dodderi Chidanand 	write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1379d6af2344SJayanth Dodderi Chidanand 	write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1380ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1381d6af2344SJayanth Dodderi Chidanand 		write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1382ac58e574SBoyan Karatotev 	}
1383d6af2344SJayanth Dodderi Chidanand 	write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1384d6af2344SJayanth Dodderi Chidanand 	write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1385d6af2344SJayanth Dodderi Chidanand 	write_far_el2(read_el2_ctx_common(ctx, far_el2));
1386d6af2344SJayanth Dodderi Chidanand 	write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1387d6af2344SJayanth Dodderi Chidanand 	write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1388d6af2344SJayanth Dodderi Chidanand 	write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1389d6af2344SJayanth Dodderi Chidanand 	write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1390d6af2344SJayanth Dodderi Chidanand 	write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1391d6af2344SJayanth Dodderi Chidanand 	write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1392d6af2344SJayanth Dodderi Chidanand 	write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1393d6af2344SJayanth Dodderi Chidanand 	write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1394d6af2344SJayanth Dodderi Chidanand 	write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1395d6af2344SJayanth Dodderi Chidanand 	write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1396d6af2344SJayanth Dodderi Chidanand 	write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1397d6af2344SJayanth Dodderi Chidanand 	write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1398d6af2344SJayanth Dodderi Chidanand 	write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1399d6af2344SJayanth Dodderi Chidanand 	write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1400d6af2344SJayanth Dodderi Chidanand 	write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1401d6af2344SJayanth Dodderi Chidanand 	write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1402d6af2344SJayanth Dodderi Chidanand 	write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1403ac58e574SBoyan Karatotev }
1404ac58e574SBoyan Karatotev 
140528f39f02SMax Shvetsov /*******************************************************************************
140628f39f02SMax Shvetsov  * Save EL2 sysreg context
140728f39f02SMax Shvetsov  ******************************************************************************/
140828f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
140928f39f02SMax Shvetsov {
141028f39f02SMax Shvetsov 	cpu_context_t *ctx;
1411d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
141228f39f02SMax Shvetsov 
141328f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
141428f39f02SMax Shvetsov 	assert(ctx != NULL);
141528f39f02SMax Shvetsov 
1416d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1417d20052f3SZelalem Aweke 
1418d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
1419937d6fdbSManish Pandey 	el2_sysregs_context_save_gic(el2_sysregs_ctx);
14200a33adc0SGovindraj Raja 
1421c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1422a796d5aaSJayanth Dodderi Chidanand 		write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
14230a33adc0SGovindraj Raja 	}
14249acff28aSArvind Ram Prakash 
14259448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
14267d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
14279448f2b8SAndre Przywara 	}
1428bb7b85a3SAndre Przywara 
1429de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1430d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1431de8c4892SAndre Przywara 	}
1432bb7b85a3SAndre Przywara 
143333e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
143433e6aaacSArvind Ram Prakash 		el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
143533e6aaacSArvind Ram Prakash 	}
143633e6aaacSArvind Ram Prakash 
1437b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1438d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1439b8f03d29SAndre Przywara 	}
1440b8f03d29SAndre Przywara 
1441ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1442d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1443d6af2344SJayanth Dodderi Chidanand 					read_contextidr_el2());
144430655136SGovindraj Raja 		write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1445ea735bf5SAndre Przywara 	}
14466503ff29SAndre Przywara 
14476503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1448d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1449d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
14506503ff29SAndre Przywara 	}
1451d5384b69SAndre Przywara 
1452d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1453d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1454d5384b69SAndre Przywara 	}
1455d5384b69SAndre Przywara 
1456fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1457d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1458fc8d2d39SAndre Przywara 	}
14597db710f0SAndre Przywara 
14607db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1461d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1462d6af2344SJayanth Dodderi Chidanand 					read_scxtnum_el2());
14637db710f0SAndre Przywara 	}
14647db710f0SAndre Przywara 
1465c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1466d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1467c5a3ebbdSAndre Przywara 	}
1468d6af2344SJayanth Dodderi Chidanand 
1469d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1470d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1471d3331603SMark Brown 	}
1472d6af2344SJayanth Dodderi Chidanand 
1473062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1474d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1475d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1476062b6c6bSMark Brown 	}
1477d6af2344SJayanth Dodderi Chidanand 
1478062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1479d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1480062b6c6bSMark Brown 	}
1481d6af2344SJayanth Dodderi Chidanand 
1482d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1483d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1484d6af2344SJayanth Dodderi Chidanand 	}
1485d6af2344SJayanth Dodderi Chidanand 
1486688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
14876aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
14886aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1489688ab57bSMark Brown 	}
14904ec4e545SJayanth Dodderi Chidanand 
14914ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
14924ec4e545SJayanth Dodderi Chidanand 		write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
14934ec4e545SJayanth Dodderi Chidanand 	}
149428f39f02SMax Shvetsov }
149528f39f02SMax Shvetsov 
149628f39f02SMax Shvetsov /*******************************************************************************
149728f39f02SMax Shvetsov  * Restore EL2 sysreg context
149828f39f02SMax Shvetsov  ******************************************************************************/
149928f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
150028f39f02SMax Shvetsov {
150128f39f02SMax Shvetsov 	cpu_context_t *ctx;
1502d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
150328f39f02SMax Shvetsov 
150428f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
150528f39f02SMax Shvetsov 	assert(ctx != NULL);
150628f39f02SMax Shvetsov 
1507d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1508d20052f3SZelalem Aweke 
1509d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
1510937d6fdbSManish Pandey 	el2_sysregs_context_restore_gic(el2_sysregs_ctx);
151130788a84SGovindraj Raja 
1512c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1513a796d5aaSJayanth Dodderi Chidanand 		write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
151430788a84SGovindraj Raja 	}
15159acff28aSArvind Ram Prakash 
15169448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
15177d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
15189448f2b8SAndre Przywara 	}
1519bb7b85a3SAndre Przywara 
1520de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1521d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1522de8c4892SAndre Przywara 	}
1523bb7b85a3SAndre Przywara 
152433e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
152533e6aaacSArvind Ram Prakash 		el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
152633e6aaacSArvind Ram Prakash 	}
152733e6aaacSArvind Ram Prakash 
1528b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1529d6af2344SJayanth Dodderi Chidanand 		write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1530b8f03d29SAndre Przywara 	}
1531b8f03d29SAndre Przywara 
1532ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1533d6af2344SJayanth Dodderi Chidanand 		write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1534d6af2344SJayanth Dodderi Chidanand 					contextidr_el2));
1535d6af2344SJayanth Dodderi Chidanand 		write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1536ea735bf5SAndre Przywara 	}
15376503ff29SAndre Przywara 
15386503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1539d6af2344SJayanth Dodderi Chidanand 		write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1540d6af2344SJayanth Dodderi Chidanand 		write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
15416503ff29SAndre Przywara 	}
1542d5384b69SAndre Przywara 
1543d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1544d6af2344SJayanth Dodderi Chidanand 		write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1545fc8d2d39SAndre Przywara 	}
15467db710f0SAndre Przywara 
1547d6af2344SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
1548d6af2344SJayanth Dodderi Chidanand 		write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1549d6af2344SJayanth Dodderi Chidanand 	}
1550d6af2344SJayanth Dodderi Chidanand 
15517db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1552d6af2344SJayanth Dodderi Chidanand 		write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1553d6af2344SJayanth Dodderi Chidanand 					scxtnum_el2));
15547db710f0SAndre Przywara 	}
15557db710f0SAndre Przywara 
1556c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1557d6af2344SJayanth Dodderi Chidanand 		write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1558c5a3ebbdSAndre Przywara 	}
1559d6af2344SJayanth Dodderi Chidanand 
1560d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1561d6af2344SJayanth Dodderi Chidanand 		write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1562d3331603SMark Brown 	}
1563d6af2344SJayanth Dodderi Chidanand 
1564062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1565d6af2344SJayanth Dodderi Chidanand 		write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1566d6af2344SJayanth Dodderi Chidanand 		write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1567062b6c6bSMark Brown 	}
1568d6af2344SJayanth Dodderi Chidanand 
1569062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1570d6af2344SJayanth Dodderi Chidanand 		write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1571062b6c6bSMark Brown 	}
1572d6af2344SJayanth Dodderi Chidanand 
1573d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1574d6af2344SJayanth Dodderi Chidanand 		write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1575d6af2344SJayanth Dodderi Chidanand 	}
1576d6af2344SJayanth Dodderi Chidanand 
1577688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1578d6af2344SJayanth Dodderi Chidanand 		write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1579d6af2344SJayanth Dodderi Chidanand 		write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1580688ab57bSMark Brown 	}
15814ec4e545SJayanth Dodderi Chidanand 
15824ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
15834ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
15844ec4e545SJayanth Dodderi Chidanand 	}
158528f39f02SMax Shvetsov }
1586a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
158728f39f02SMax Shvetsov 
15882f41c9a7SManish Pandey #if IMAGE_BL31
15892f41c9a7SManish Pandey /*********************************************************************************
15902f41c9a7SManish Pandey * This function allows Architecture features asymmetry among cores.
15912f41c9a7SManish Pandey * TF-A assumes that all the cores in the platform has architecture feature parity
15922f41c9a7SManish Pandey * and hence the context is setup on different core (e.g. primary sets up the
15932f41c9a7SManish Pandey * context for secondary cores).This assumption may not be true for systems where
15942f41c9a7SManish Pandey * cores are not conforming to same Arch version or there is CPU Erratum which
15952f41c9a7SManish Pandey * requires certain feature to be be disabled only on a given core.
15962f41c9a7SManish Pandey *
15972f41c9a7SManish Pandey * This function is called on secondary cores to override any disparity in context
15982f41c9a7SManish Pandey * setup by primary, this would be called during warmboot path.
15992f41c9a7SManish Pandey *********************************************************************************/
16002f41c9a7SManish Pandey void cm_handle_asymmetric_features(void)
16012f41c9a7SManish Pandey {
1602f4303d05SJayanth Dodderi Chidanand 	cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
1603f4303d05SJayanth Dodderi Chidanand 
1604f4303d05SJayanth Dodderi Chidanand 	assert(ctx != NULL);
1605f4303d05SJayanth Dodderi Chidanand 
1606188f8c4bSManish Pandey #if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
1607188f8c4bSManish Pandey 	if (is_feat_spe_supported()) {
1608f4303d05SJayanth Dodderi Chidanand 		spe_enable(ctx);
1609188f8c4bSManish Pandey 	} else {
1610f4303d05SJayanth Dodderi Chidanand 		spe_disable(ctx);
1611188f8c4bSManish Pandey 	}
1612188f8c4bSManish Pandey #endif
1613f4303d05SJayanth Dodderi Chidanand 
1614721249b0SArvind Ram Prakash #if ERRATA_A520_2938996 || ERRATA_X4_2726228
1615721249b0SArvind Ram Prakash 	if (check_if_affected_core() == ERRATA_APPLIES) {
1616721249b0SArvind Ram Prakash 		if (is_feat_trbe_supported()) {
1617f4303d05SJayanth Dodderi Chidanand 			trbe_disable(ctx);
1618721249b0SArvind Ram Prakash 		}
1619721249b0SArvind Ram Prakash 	}
1620721249b0SArvind Ram Prakash #endif
1621f4303d05SJayanth Dodderi Chidanand 
1622f4303d05SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1623f4303d05SJayanth Dodderi Chidanand 	el3_state_t *el3_state = get_el3state_ctx(ctx);
1624f4303d05SJayanth Dodderi Chidanand 	u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1625f4303d05SJayanth Dodderi Chidanand 
1626f4303d05SJayanth Dodderi Chidanand 	if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1627f4303d05SJayanth Dodderi Chidanand 		tcr2_enable(ctx);
1628f4303d05SJayanth Dodderi Chidanand 	} else {
1629f4303d05SJayanth Dodderi Chidanand 		tcr2_disable(ctx);
1630f4303d05SJayanth Dodderi Chidanand 	}
1631f4303d05SJayanth Dodderi Chidanand #endif
1632f4303d05SJayanth Dodderi Chidanand 
16332f41c9a7SManish Pandey }
16342f41c9a7SManish Pandey #endif
16352f41c9a7SManish Pandey 
1636532ed618SSoby Mathew /*******************************************************************************
16378b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
16388b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
16398b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
16408b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
16418b95e848SZelalem Aweke  ******************************************************************************/
16428b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
16438b95e848SZelalem Aweke {
16442f41c9a7SManish Pandey #if IMAGE_BL31
16452f41c9a7SManish Pandey 	/*
16462f41c9a7SManish Pandey 	 * Check and handle Architecture feature asymmetry among cores.
16472f41c9a7SManish Pandey 	 *
16482f41c9a7SManish Pandey 	 * In warmboot path secondary cores context is initialized on core which
16492f41c9a7SManish Pandey 	 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
16502f41c9a7SManish Pandey 	 * it in this function call.
16512f41c9a7SManish Pandey 	 * For Symmetric cores this is an empty function.
16522f41c9a7SManish Pandey 	 */
16532f41c9a7SManish Pandey 	cm_handle_asymmetric_features();
16542f41c9a7SManish Pandey #endif
16552f41c9a7SManish Pandey 
1656a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
16574085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
16588b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
16598b95e848SZelalem Aweke 	assert(ctx != NULL);
16608b95e848SZelalem Aweke 
1661b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
16624085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1663b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1664b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
16654085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
16668b95e848SZelalem Aweke 
1667a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL2 sysreg contexts */
16688b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
16698b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
16708b95e848SZelalem Aweke #else
16718b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
1672a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
16738b95e848SZelalem Aweke }
16748b95e848SZelalem Aweke 
1675a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1676a0674ab0SJayanth Dodderi Chidanand /*******************************************************************************
1677a0674ab0SJayanth Dodderi Chidanand  * The next set of six functions are used by runtime services to save and restore
1678a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1679a0674ab0SJayanth Dodderi Chidanand  ******************************************************************************/
168059f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
168159f8882bSJayanth Dodderi Chidanand {
168242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
168342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
168459f8882bSJayanth Dodderi Chidanand 
168559b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
168642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
168742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
168859f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
168959f8882bSJayanth Dodderi Chidanand 
169042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
169142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
169242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
169342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
169442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
169542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
169642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
169742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
169842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
169942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
170042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, far_el1, read_far_el1());
170142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
170242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
170342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
170442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
170542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
170642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
170759f8882bSJayanth Dodderi Chidanand 
1708*6595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
1709*6595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
1710*6595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
1711*6595f4cbSIgor Podgainõi 
171242e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
171342e35d2fSJayanth Dodderi Chidanand 		/* Save Aarch32 registers */
171442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
171542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
171642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
171742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
171842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
171942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
172042e35d2fSJayanth Dodderi Chidanand 	}
172159f8882bSJayanth Dodderi Chidanand 
172242e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
172342e35d2fSJayanth Dodderi Chidanand 		/* Save NS Timer registers */
172442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
172542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
172642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
172742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
172842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
172942e35d2fSJayanth Dodderi Chidanand 	}
173059f8882bSJayanth Dodderi Chidanand 
173142e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
173242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
173342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
173442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
173542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
173642e35d2fSJayanth Dodderi Chidanand 	}
173759f8882bSJayanth Dodderi Chidanand 
1738ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
173942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
1740ed9bb824SMadhukar Pappireddy 	}
1741ed9bb824SMadhukar Pappireddy 
1742ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
174342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
174442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
1745ed9bb824SMadhukar Pappireddy 	}
1746ed9bb824SMadhukar Pappireddy 
1747ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
174842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
1749ed9bb824SMadhukar Pappireddy 	}
1750ed9bb824SMadhukar Pappireddy 
1751ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
175242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
1753ed9bb824SMadhukar Pappireddy 	}
1754ed9bb824SMadhukar Pappireddy 
1755ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
175642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
1757ed9bb824SMadhukar Pappireddy 	}
1758d6c76e6cSMadhukar Pappireddy 
1759d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
176042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
1761d6c76e6cSMadhukar Pappireddy 	}
1762d6c76e6cSMadhukar Pappireddy 
1763d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
176442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
176542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
1766d6c76e6cSMadhukar Pappireddy 	}
1767d6c76e6cSMadhukar Pappireddy 
1768d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
176942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
177042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
177142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
177242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
1773d6c76e6cSMadhukar Pappireddy 	}
17746d0433f0SJayanth Dodderi Chidanand 
17756d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
1776*6595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
1777*6595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
17786d0433f0SJayanth Dodderi Chidanand 	}
17796d0433f0SJayanth Dodderi Chidanand 
17804ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
17814ec4e545SJayanth Dodderi Chidanand 		write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
17824ec4e545SJayanth Dodderi Chidanand 	}
17834ec4e545SJayanth Dodderi Chidanand 
178419d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
178519d52a83SAndre Przywara 		write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
178619d52a83SAndre Przywara 	}
178759f8882bSJayanth Dodderi Chidanand }
178859f8882bSJayanth Dodderi Chidanand 
178959f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
179059f8882bSJayanth Dodderi Chidanand {
179142e35d2fSJayanth Dodderi Chidanand 	write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
179242e35d2fSJayanth Dodderi Chidanand 	write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
179359f8882bSJayanth Dodderi Chidanand 
179459b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
179542e35d2fSJayanth Dodderi Chidanand 	write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
179642e35d2fSJayanth Dodderi Chidanand 	write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
179759f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
179859f8882bSJayanth Dodderi Chidanand 
179942e35d2fSJayanth Dodderi Chidanand 	write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
180042e35d2fSJayanth Dodderi Chidanand 	write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
180142e35d2fSJayanth Dodderi Chidanand 	write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
180242e35d2fSJayanth Dodderi Chidanand 	write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
180342e35d2fSJayanth Dodderi Chidanand 	write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
180442e35d2fSJayanth Dodderi Chidanand 	write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
180542e35d2fSJayanth Dodderi Chidanand 	write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
180642e35d2fSJayanth Dodderi Chidanand 	write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
180742e35d2fSJayanth Dodderi Chidanand 	write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
180842e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
180942e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
181042e35d2fSJayanth Dodderi Chidanand 	write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
181142e35d2fSJayanth Dodderi Chidanand 	write_par_el1(read_el1_ctx_common(ctx, par_el1));
181242e35d2fSJayanth Dodderi Chidanand 	write_far_el1(read_el1_ctx_common(ctx, far_el1));
181342e35d2fSJayanth Dodderi Chidanand 	write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
181442e35d2fSJayanth Dodderi Chidanand 	write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
181542e35d2fSJayanth Dodderi Chidanand 	write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
181642e35d2fSJayanth Dodderi Chidanand 	write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
181742e35d2fSJayanth Dodderi Chidanand 	write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
181842e35d2fSJayanth Dodderi Chidanand 	write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
181959f8882bSJayanth Dodderi Chidanand 
182042e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
182142e35d2fSJayanth Dodderi Chidanand 		/* Restore Aarch32 registers */
182242e35d2fSJayanth Dodderi Chidanand 		write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
182342e35d2fSJayanth Dodderi Chidanand 		write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
182442e35d2fSJayanth Dodderi Chidanand 		write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
182542e35d2fSJayanth Dodderi Chidanand 		write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
182642e35d2fSJayanth Dodderi Chidanand 		write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
182742e35d2fSJayanth Dodderi Chidanand 		write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
182842e35d2fSJayanth Dodderi Chidanand 	}
182959f8882bSJayanth Dodderi Chidanand 
183042e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
183142e35d2fSJayanth Dodderi Chidanand 		/* Restore NS Timer registers */
183242e35d2fSJayanth Dodderi Chidanand 		write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
183342e35d2fSJayanth Dodderi Chidanand 		write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
183442e35d2fSJayanth Dodderi Chidanand 		write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
183542e35d2fSJayanth Dodderi Chidanand 		write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
183642e35d2fSJayanth Dodderi Chidanand 		write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
183742e35d2fSJayanth Dodderi Chidanand 	}
183859f8882bSJayanth Dodderi Chidanand 
183942e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
184042e35d2fSJayanth Dodderi Chidanand 		write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
184142e35d2fSJayanth Dodderi Chidanand 		write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
184242e35d2fSJayanth Dodderi Chidanand 		write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
184342e35d2fSJayanth Dodderi Chidanand 		write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
184442e35d2fSJayanth Dodderi Chidanand 	}
184559f8882bSJayanth Dodderi Chidanand 
1846ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
184742e35d2fSJayanth Dodderi Chidanand 		write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
1848ed9bb824SMadhukar Pappireddy 	}
1849ed9bb824SMadhukar Pappireddy 
1850ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
185142e35d2fSJayanth Dodderi Chidanand 		write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
185242e35d2fSJayanth Dodderi Chidanand 		write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
1853ed9bb824SMadhukar Pappireddy 	}
1854ed9bb824SMadhukar Pappireddy 
1855ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
185642e35d2fSJayanth Dodderi Chidanand 		write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
1857ed9bb824SMadhukar Pappireddy 	}
1858ed9bb824SMadhukar Pappireddy 
1859ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
186042e35d2fSJayanth Dodderi Chidanand 		write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
1861ed9bb824SMadhukar Pappireddy 	}
1862ed9bb824SMadhukar Pappireddy 
1863ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
186442e35d2fSJayanth Dodderi Chidanand 		write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
1865ed9bb824SMadhukar Pappireddy 	}
1866d6c76e6cSMadhukar Pappireddy 
1867d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
186842e35d2fSJayanth Dodderi Chidanand 		write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
1869d6c76e6cSMadhukar Pappireddy 	}
1870d6c76e6cSMadhukar Pappireddy 
1871d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
187242e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
187342e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
1874d6c76e6cSMadhukar Pappireddy 	}
1875d6c76e6cSMadhukar Pappireddy 
1876d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
187742e35d2fSJayanth Dodderi Chidanand 		write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
187842e35d2fSJayanth Dodderi Chidanand 		write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
187942e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
188042e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
1881d6c76e6cSMadhukar Pappireddy 	}
18826d0433f0SJayanth Dodderi Chidanand 
18836d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
18846d0433f0SJayanth Dodderi Chidanand 		write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
18856d0433f0SJayanth Dodderi Chidanand 		write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
18866d0433f0SJayanth Dodderi Chidanand 	}
18874ec4e545SJayanth Dodderi Chidanand 
18884ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
18894ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
18904ec4e545SJayanth Dodderi Chidanand 	}
18914ec4e545SJayanth Dodderi Chidanand 
189219d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
189319d52a83SAndre Przywara 		write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
189419d52a83SAndre Przywara 	}
189559f8882bSJayanth Dodderi Chidanand }
189659f8882bSJayanth Dodderi Chidanand 
18978b95e848SZelalem Aweke /*******************************************************************************
1898a0674ab0SJayanth Dodderi Chidanand  * The next couple of functions are used by runtime services to save and restore
1899a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1900532ed618SSoby Mathew  ******************************************************************************/
1901532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1902532ed618SSoby Mathew {
1903532ed618SSoby Mathew 	cpu_context_t *ctx;
1904532ed618SSoby Mathew 
1905532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1906a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1907532ed618SSoby Mathew 
19082825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
190917b4c0ddSDimitris Papastamos 
191017b4c0ddSDimitris Papastamos #if IMAGE_BL31
191117b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
191217b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
191317b4c0ddSDimitris Papastamos 	else
191417b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
191517b4c0ddSDimitris Papastamos #endif
1916532ed618SSoby Mathew }
1917532ed618SSoby Mathew 
1918532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1919532ed618SSoby Mathew {
1920532ed618SSoby Mathew 	cpu_context_t *ctx;
1921532ed618SSoby Mathew 
1922532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1923a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1924532ed618SSoby Mathew 
19252825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
192617b4c0ddSDimitris Papastamos 
192717b4c0ddSDimitris Papastamos #if IMAGE_BL31
192817b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
192917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
193017b4c0ddSDimitris Papastamos 	else
193117b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
193217b4c0ddSDimitris Papastamos #endif
1933532ed618SSoby Mathew }
1934532ed618SSoby Mathew 
1935a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1936a0674ab0SJayanth Dodderi Chidanand 
1937532ed618SSoby Mathew /*******************************************************************************
1938532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1939532ed618SSoby Mathew  * given security state with the given entrypoint
1940532ed618SSoby Mathew  ******************************************************************************/
1941532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1942532ed618SSoby Mathew {
1943532ed618SSoby Mathew 	cpu_context_t *ctx;
1944532ed618SSoby Mathew 	el3_state_t *state;
1945532ed618SSoby Mathew 
1946532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1947a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1948532ed618SSoby Mathew 
1949532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1950532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1951532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1952532ed618SSoby Mathew }
1953532ed618SSoby Mathew 
1954532ed618SSoby Mathew /*******************************************************************************
1955532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1956532ed618SSoby Mathew  * pertaining to the given security state
1957532ed618SSoby Mathew  ******************************************************************************/
1958532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1959532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1960532ed618SSoby Mathew {
1961532ed618SSoby Mathew 	cpu_context_t *ctx;
1962532ed618SSoby Mathew 	el3_state_t *state;
1963532ed618SSoby Mathew 
1964532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1965a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1966532ed618SSoby Mathew 
1967532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1968532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1969532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1970532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1971532ed618SSoby Mathew }
1972532ed618SSoby Mathew 
1973532ed618SSoby Mathew /*******************************************************************************
1974532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1975532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1976532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1977532ed618SSoby Mathew  ******************************************************************************/
1978532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1979532ed618SSoby Mathew 			  uint32_t bit_pos,
1980532ed618SSoby Mathew 			  uint32_t value)
1981532ed618SSoby Mathew {
1982532ed618SSoby Mathew 	cpu_context_t *ctx;
1983532ed618SSoby Mathew 	el3_state_t *state;
1984f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1985532ed618SSoby Mathew 
1986532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1987a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1988532ed618SSoby Mathew 
1989532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1990d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1991532ed618SSoby Mathew 
1992532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1993a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1994532ed618SSoby Mathew 
1995532ed618SSoby Mathew 	/*
1996532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1997532ed618SSoby Mathew 	 * and set it to its new value.
1998532ed618SSoby Mathew 	 */
1999532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2000f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2001d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
2002f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
2003532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2004532ed618SSoby Mathew }
2005532ed618SSoby Mathew 
2006532ed618SSoby Mathew /*******************************************************************************
2007532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2008532ed618SSoby Mathew  * given security state.
2009532ed618SSoby Mathew  ******************************************************************************/
2010f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
2011532ed618SSoby Mathew {
2012532ed618SSoby Mathew 	cpu_context_t *ctx;
2013532ed618SSoby Mathew 	el3_state_t *state;
2014532ed618SSoby Mathew 
2015532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2016a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2017532ed618SSoby Mathew 
2018532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2019532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2020f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
2021532ed618SSoby Mathew }
2022532ed618SSoby Mathew 
2023532ed618SSoby Mathew /*******************************************************************************
2024532ed618SSoby Mathew  * This function is used to program the context that's used for exception
2025532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2026532ed618SSoby Mathew  * the required security state
2027532ed618SSoby Mathew  ******************************************************************************/
2028532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
2029532ed618SSoby Mathew {
2030532ed618SSoby Mathew 	cpu_context_t *ctx;
2031532ed618SSoby Mathew 
2032532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2033a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2034532ed618SSoby Mathew 
2035532ed618SSoby Mathew 	cm_set_next_context(ctx);
2036532ed618SSoby Mathew }
2037