xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 5e8cc7278659820bcd64c243cbd89c131462314c)
1532ed618SSoby Mathew /*
201cf14ddSMaksims Svecovs  * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2309d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2409d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
25744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2609d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
27c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
28dc78e62dSjohpow01 #include <lib/extensions/sme.h>
2909d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3009d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
31d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
32813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
338fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
3409d40e0eSAntonio Nino Diaz #include <lib/utils.h>
35532ed618SSoby Mathew 
36781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
37781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
38781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
39781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
40532ed618SSoby Mathew 
4124a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
42781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
43b515f541SZelalem Aweke 
44b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
45b515f541SZelalem Aweke {
46b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
47b515f541SZelalem Aweke 
48b515f541SZelalem Aweke 	/*
49b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
50b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
51b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
52b515f541SZelalem Aweke 	 * set to zero.
53b515f541SZelalem Aweke 	 *
54b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
55b515f541SZelalem Aweke 	 *
56b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
57b515f541SZelalem Aweke 	 * required by PSCI specification)
58b515f541SZelalem Aweke 	 */
59b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
60b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
61b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
62b515f541SZelalem Aweke 	} else {
63b515f541SZelalem Aweke 		/*
64b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
65b515f541SZelalem Aweke 		 * fields need to be set.
66b515f541SZelalem Aweke 		 *
67b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
68b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
69b515f541SZelalem Aweke 		 *
70b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
71b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
72b515f541SZelalem Aweke 		 *
73b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
74b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
75b515f541SZelalem Aweke 		 */
76b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
77b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
78b515f541SZelalem Aweke 	}
79b515f541SZelalem Aweke 
80b515f541SZelalem Aweke #if ERRATA_A75_764081
81b515f541SZelalem Aweke 	/*
82b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
83b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
84b515f541SZelalem Aweke 	 */
85b515f541SZelalem Aweke 	sctlr_elx |= SCTLR_IESB_BIT;
86b515f541SZelalem Aweke #endif
87b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
88b515f541SZelalem Aweke 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
89b515f541SZelalem Aweke 
90b515f541SZelalem Aweke 	/*
91b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
92b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
93b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
94b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
95b515f541SZelalem Aweke 	 * be zero.
96b515f541SZelalem Aweke 	 */
97b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
98b515f541SZelalem Aweke 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
99b515f541SZelalem Aweke }
100b515f541SZelalem Aweke 
1012bbad1d1SZelalem Aweke /******************************************************************************
1022bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1032bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1042bbad1d1SZelalem Aweke  *****************************************************************************/
1052bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
106532ed618SSoby Mathew {
1072bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1082bbad1d1SZelalem Aweke 	el3_state_t *state;
1092bbad1d1SZelalem Aweke 
1102bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1112bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1122bbad1d1SZelalem Aweke 
1132bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
114532ed618SSoby Mathew 	/*
1152bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1162bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
117532ed618SSoby Mathew 	 */
1182bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1192bbad1d1SZelalem Aweke #endif
1202bbad1d1SZelalem Aweke 
1212bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
1222bbad1d1SZelalem Aweke 	/* Get Memory Tagging Extension support level */
1232bbad1d1SZelalem Aweke 	unsigned int mte = get_armv8_5_mte_support();
1242bbad1d1SZelalem Aweke #endif
1252bbad1d1SZelalem Aweke 	/*
1262bbad1d1SZelalem Aweke 	 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
1272bbad1d1SZelalem Aweke 	 * is set, or when MTE is only implemented at EL0.
1282bbad1d1SZelalem Aweke 	 */
1292bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1302bbad1d1SZelalem Aweke 	assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
1312bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
1322bbad1d1SZelalem Aweke #else
1332bbad1d1SZelalem Aweke 	if (mte == MTE_IMPLEMENTED_EL0) {
1342bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1352bbad1d1SZelalem Aweke 	}
1362bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */
1372bbad1d1SZelalem Aweke 
1382bbad1d1SZelalem Aweke 	/* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
139623f6140SAndre Przywara 	if ((GET_EL(ep->spsr) == MODE_EL2) && is_feat_sel2_supported()) {
1402bbad1d1SZelalem Aweke 		if (GET_RW(ep->spsr) != MODE_RW_64) {
1412bbad1d1SZelalem Aweke 			ERROR("S-EL2 can not be used in AArch32\n.");
1422bbad1d1SZelalem Aweke 			panic();
1432bbad1d1SZelalem Aweke 		}
1442bbad1d1SZelalem Aweke 
1452bbad1d1SZelalem Aweke 		scr_el3 |= SCR_EEL2_BIT;
1462bbad1d1SZelalem Aweke 	}
1472bbad1d1SZelalem Aweke 
1482bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1492bbad1d1SZelalem Aweke 
150b515f541SZelalem Aweke 	/*
151b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
152b515f541SZelalem Aweke 	 * at S-EL2.
153b515f541SZelalem Aweke 	 */
154b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2
155b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
156b515f541SZelalem Aweke #endif
157b515f541SZelalem Aweke 
1582bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
1592bbad1d1SZelalem Aweke }
1602bbad1d1SZelalem Aweke 
1612bbad1d1SZelalem Aweke #if ENABLE_RME
1622bbad1d1SZelalem Aweke /******************************************************************************
1632bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1642bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1652bbad1d1SZelalem Aweke  *****************************************************************************/
1662bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1672bbad1d1SZelalem Aweke {
1682bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1692bbad1d1SZelalem Aweke 	el3_state_t *state;
1702bbad1d1SZelalem Aweke 
1712bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1722bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1732bbad1d1SZelalem Aweke 
17401cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
17501cf14ddSMaksims Svecovs 
1767db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
17701cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
17801cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1797db710f0SAndre Przywara 	}
1802bbad1d1SZelalem Aweke 
1812bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1822bbad1d1SZelalem Aweke }
1832bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1842bbad1d1SZelalem Aweke 
1852bbad1d1SZelalem Aweke /******************************************************************************
1862bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1872bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1882bbad1d1SZelalem Aweke  *****************************************************************************/
1892bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1902bbad1d1SZelalem Aweke {
1912bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1922bbad1d1SZelalem Aweke 	el3_state_t *state;
1932bbad1d1SZelalem Aweke 
1942bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1952bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1962bbad1d1SZelalem Aweke 
1972bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
1982bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
1992bbad1d1SZelalem Aweke 
2002bbad1d1SZelalem Aweke 	/* Allow access to Allocation Tags when MTE is implemented. */
2012bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
2022bbad1d1SZelalem Aweke 
203f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS
204f0c96a2eSBoyan Karatotev 	/*
205f0c96a2eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by default
206f0c96a2eSBoyan Karatotev 	 * for Non secure lower exception levels. We do not have an explicit
207f0c96a2eSBoyan Karatotev 	 * flag to set it.
208f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
209f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
210f0c96a2eSBoyan Karatotev 	 *
211f0c96a2eSBoyan Karatotev 	 * To prevent the leakage between the worlds during world switch,
212f0c96a2eSBoyan Karatotev 	 * we enable it only for the non-secure world.
213f0c96a2eSBoyan Karatotev 	 *
214f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
215f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
216f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
217f0c96a2eSBoyan Karatotev 	 *
218f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
219f0c96a2eSBoyan Karatotev 	 *  other than EL3
220f0c96a2eSBoyan Karatotev 	 *
221f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
222f0c96a2eSBoyan Karatotev 	 *  than EL3
223f0c96a2eSBoyan Karatotev 	 */
224f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
225f0c96a2eSBoyan Karatotev 
226f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
227f0c96a2eSBoyan Karatotev 
22846cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
22946cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
23046cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
23146cc41d5SManish Pandey #endif
23246cc41d5SManish Pandey 
23300e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
23400e8f79cSManish Pandey 	/*
23500e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
23600e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
23700e8f79cSManish Pandey 	 * are trapped to EL3.
23800e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
23900e8f79cSManish Pandey 	 *
24000e8f79cSManish Pandey 	 */
24100e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
24200e8f79cSManish Pandey #endif
24300e8f79cSManish Pandey 
2447db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
24501cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
24601cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2477db710f0SAndre Przywara 	}
24801cf14ddSMaksims Svecovs 
2492bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2502bbad1d1SZelalem Aweke 	/*
2512bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2522bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2532bbad1d1SZelalem Aweke 	 */
2542bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2552bbad1d1SZelalem Aweke #endif
2562bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2578b95e848SZelalem Aweke 
258b515f541SZelalem Aweke 	/* Initialize EL1 context registers */
259b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
260b515f541SZelalem Aweke 
2618b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
2628b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
2638b95e848SZelalem Aweke 
2648b95e848SZelalem Aweke 	/*
2658b95e848SZelalem Aweke 	 * Initialize SCTLR_EL2 context register using Endianness value
2668b95e848SZelalem Aweke 	 * taken from the entrypoint attribute.
2678b95e848SZelalem Aweke 	 */
2688b95e848SZelalem Aweke 	u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
2698b95e848SZelalem Aweke 	sctlr_el2 |= SCTLR_EL2_RES1;
2708b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
2718b95e848SZelalem Aweke 			sctlr_el2);
2728b95e848SZelalem Aweke 
273ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
274ddb615b4SJuan Pablo Conde 		/*
275ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
276ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
277ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
278ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
279ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
280ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
281ddb615b4SJuan Pablo Conde 		 */
282ddb615b4SJuan Pablo Conde 		write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HCRX_EL2,
283ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
284ddb615b4SJuan Pablo Conde 	}
2854a530b4cSJuan Pablo Conde 
2864a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
2874a530b4cSJuan Pablo Conde 		/*
2884a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
2894a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
2904a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
2914a530b4cSJuan Pablo Conde 		 */
2924a530b4cSJuan Pablo Conde 		write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGITR_EL2,
2934a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
2944a530b4cSJuan Pablo Conde 		write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGRTR_EL2,
2954a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
2964a530b4cSJuan Pablo Conde 		write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGWTR_EL2,
2974a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
2984a530b4cSJuan Pablo Conde 	}
2998b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
30024a70738SBoyan Karatotev 
30124a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
302532ed618SSoby Mathew }
303532ed618SSoby Mathew 
304532ed618SSoby Mathew /*******************************************************************************
3052bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3062bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3072bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
308532ed618SSoby Mathew  *
3098aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
310532ed618SSoby Mathew  * timer availability for the new execution context.
311532ed618SSoby Mathew  ******************************************************************************/
3122bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
313532ed618SSoby Mathew {
314f0c96a2eSBoyan Karatotev 	u_register_t cptr_el3;
315f1be00daSLouis Mayencourt 	u_register_t scr_el3;
316532ed618SSoby Mathew 	el3_state_t *state;
317532ed618SSoby Mathew 	gp_regs_t *gp_regs;
318532ed618SSoby Mathew 
319f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
320f0c96a2eSBoyan Karatotev 
321532ed618SSoby Mathew 	/* Clear any residual register values from the context */
32232f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
323532ed618SSoby Mathew 
324532ed618SSoby Mathew 	/*
325*5e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
326*5e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
327*5e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
328*5e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
329*5e8cc727SBoyan Karatotev 	 */
330*5e8cc727SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS
331*5e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
332*5e8cc727SBoyan Karatotev 
333*5e8cc727SBoyan Karatotev 	/*
334*5e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
335*5e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
336*5e8cc727SBoyan Karatotev 	 */
337*5e8cc727SBoyan Karatotev 	u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
338*5e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
339*5e8cc727SBoyan Karatotev 	write_ctx_reg(el2_ctx, CTX_ICC_SRE_EL2, icc_sre_el2);
340*5e8cc727SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */
341*5e8cc727SBoyan Karatotev 
342*5e8cc727SBoyan Karatotev 	/*
34318f2efd6SDavid Cunado 	 * SCR_EL3 was initialised during reset sequence in macro
34418f2efd6SDavid Cunado 	 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
34518f2efd6SDavid Cunado 	 * affect the next EL.
34618f2efd6SDavid Cunado 	 *
34718f2efd6SDavid Cunado 	 * The following fields are initially set to zero and then updated to
34818f2efd6SDavid Cunado 	 * the required value depending on the state of the SPSR_EL3 and the
34918f2efd6SDavid Cunado 	 * Security state and entrypoint attributes of the next EL.
350532ed618SSoby Mathew 	 */
351f1be00daSLouis Mayencourt 	scr_el3 = read_scr();
35246cc41d5SManish Pandey 	scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
3532bbad1d1SZelalem Aweke 			SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
354c5ea4f8aSZelalem Aweke 
35518f2efd6SDavid Cunado 	/*
356f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
357f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
358f0c96a2eSBoyan Karatotev 	 *
359f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
360f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
361f0c96a2eSBoyan Karatotev 	 *
362f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
363f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
364f0c96a2eSBoyan Karatotev 	 *
365f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
366f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
367f0c96a2eSBoyan Karatotev 	 */
368f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
369f0c96a2eSBoyan Karatotev 
370f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
371f0c96a2eSBoyan Karatotev 
372f0c96a2eSBoyan Karatotev 	/*
37318f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
37418f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
37518f2efd6SDavid Cunado 	 */
376c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
377532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
378c5ea4f8aSZelalem Aweke 	}
3792bbad1d1SZelalem Aweke 
38018f2efd6SDavid Cunado 	/*
38118f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
38218f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
383b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
384b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
385b515f541SZelalem Aweke 	 * is not trapped)
38618f2efd6SDavid Cunado 	 */
387c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
388532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
389c5ea4f8aSZelalem Aweke 	}
390532ed618SSoby Mathew 
391cb4ec47bSjohpow01 	/*
392cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
393cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
394cb4ec47bSjohpow01 	 */
395c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
396cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
397c5a3ebbdSAndre Przywara 	}
398cb4ec47bSjohpow01 
399ff86e0b4SJuan Pablo Conde 	/*
400ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
401ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
402ff86e0b4SJuan Pablo Conde 	 */
403ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP
404ff86e0b4SJuan Pablo Conde 	scr_el3 |= SCR_TRNDR_BIT;
405ff86e0b4SJuan Pablo Conde #endif
406ff86e0b4SJuan Pablo Conde 
4071a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4081a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4091a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4101a7c1cfeSJeenu Viswambharan #endif
4111a7c1cfeSJeenu Viswambharan 
412f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS
413f0c96a2eSBoyan Karatotev 	/*
414f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
415f0c96a2eSBoyan Karatotev 	 *
416f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
417f0c96a2eSBoyan Karatotev 	 *  other than EL3
418f0c96a2eSBoyan Karatotev 	 *
419f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
420f0c96a2eSBoyan Karatotev 	 *  than EL3
421f0c96a2eSBoyan Karatotev 	 */
422f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
423f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
424f0c96a2eSBoyan Karatotev 
4255283962eSAntonio Nino Diaz 	/*
426d3331603SMark Brown 	 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
427d3331603SMark Brown 	 */
428d3331603SMark Brown 	if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
429d3331603SMark Brown 		scr_el3 |= SCR_TCR2EN_BIT;
430d3331603SMark Brown 	}
431d3331603SMark Brown 
432d3331603SMark Brown 	/*
433062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
434062b6c6bSMark Brown 	 * registers for AArch64 if present.
435062b6c6bSMark Brown 	 */
436062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
437062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
438062b6c6bSMark Brown 	}
439062b6c6bSMark Brown 
440062b6c6bSMark Brown 	/*
441688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
442688ab57bSMark Brown 	 */
443688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
444688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
445688ab57bSMark Brown 	}
446688ab57bSMark Brown 
447688ab57bSMark Brown 	/*
448f0c96a2eSBoyan Karatotev 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
449f0c96a2eSBoyan Karatotev 	 * All fields are architecturally UNKNOWN on reset.
450f0c96a2eSBoyan Karatotev 	 *
451f0c96a2eSBoyan Karatotev 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
452f0c96a2eSBoyan Karatotev 	 *  by Advanced SIMD, floating-point or SVE instructions (if
453f0c96a2eSBoyan Karatotev 	 *  implemented) do not trap to EL3.
454f0c96a2eSBoyan Karatotev 	 *
455f0c96a2eSBoyan Karatotev 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
456f0c96a2eSBoyan Karatotev 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
4575283962eSAntonio Nino Diaz 	 */
458f0c96a2eSBoyan Karatotev 	cptr_el3 = CPTR_EL3_RESET_VAL & ~(TFP_BIT | TCPAC_BIT);
459f0c96a2eSBoyan Karatotev 
460f0c96a2eSBoyan Karatotev 	write_ctx_reg(state, CTX_CPTR_EL3, cptr_el3);
461532ed618SSoby Mathew 
462532ed618SSoby Mathew 	/*
46318f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
46418f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
46518f2efd6SDavid Cunado 	 * next mode is Hyp.
466110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
467110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
468110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
46929d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
47029d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
47129d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
472532ed618SSoby Mathew 	 */
473a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
474a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
475a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
476532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
477110ee433SJimmy Brisson 
478ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
479110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
480110ee433SJimmy Brisson 		}
48129d0ee54SJimmy Brisson 
482b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
48329d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
48429d0ee54SJimmy Brisson 		}
485532ed618SSoby Mathew 	}
486532ed618SSoby Mathew 
4876cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
4881223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
4896cac724dSjohpow01 		/* Set delay in SCR_EL3 */
4906cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
491781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
4926cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
4936cac724dSjohpow01 
4946cac724dSjohpow01 		/* Enable WFE delay */
4956cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
4961223d2a0SAndre Przywara 	}
4976cac724dSjohpow01 
49818f2efd6SDavid Cunado 	/*
499e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
500e290a8fcSAlexei Fedorov 	 * before doing ERET
5013e61b2b5SDavid Cunado 	 */
502532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
503532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
504532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
505532ed618SSoby Mathew 
506532ed618SSoby Mathew 	/*
507532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
508532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
509532ed618SSoby Mathew 	 */
510532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
511532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
512532ed618SSoby Mathew }
513532ed618SSoby Mathew 
514532ed618SSoby Mathew /*******************************************************************************
5152bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
5162bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
5172bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
5182bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
5192bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
5202bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
5212bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
5222bbad1d1SZelalem Aweke  * state cpu context pointers.
5232bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
5242bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
5252bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
5262bbad1d1SZelalem Aweke  ******************************************************************************/
5272bbad1d1SZelalem Aweke void __init cm_init(void)
5282bbad1d1SZelalem Aweke {
5292bbad1d1SZelalem Aweke 	/*
5301b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
5312bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
5322bbad1d1SZelalem Aweke 	 */
5332bbad1d1SZelalem Aweke }
5342bbad1d1SZelalem Aweke 
5352bbad1d1SZelalem Aweke /*******************************************************************************
5362bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
5372bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
5382bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
5392bbad1d1SZelalem Aweke  ******************************************************************************/
5402bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
5412bbad1d1SZelalem Aweke {
5422bbad1d1SZelalem Aweke 	unsigned int security_state;
5432bbad1d1SZelalem Aweke 
5442bbad1d1SZelalem Aweke 	assert(ctx != NULL);
5452bbad1d1SZelalem Aweke 
5462bbad1d1SZelalem Aweke 	/*
5472bbad1d1SZelalem Aweke 	 * Perform initializations that are common
5482bbad1d1SZelalem Aweke 	 * to all security states
5492bbad1d1SZelalem Aweke 	 */
5502bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
5512bbad1d1SZelalem Aweke 
5522bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
5532bbad1d1SZelalem Aweke 
5542bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
5552bbad1d1SZelalem Aweke 	switch (security_state) {
5562bbad1d1SZelalem Aweke 	case SECURE:
5572bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
5582bbad1d1SZelalem Aweke 		break;
5592bbad1d1SZelalem Aweke #if ENABLE_RME
5602bbad1d1SZelalem Aweke 	case REALM:
5612bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
5622bbad1d1SZelalem Aweke 		break;
5632bbad1d1SZelalem Aweke #endif
5642bbad1d1SZelalem Aweke 	case NON_SECURE:
5652bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
5662bbad1d1SZelalem Aweke 		break;
5672bbad1d1SZelalem Aweke 	default:
5682bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
5692bbad1d1SZelalem Aweke 		panic();
5702bbad1d1SZelalem Aweke 		break;
5712bbad1d1SZelalem Aweke 	}
5722bbad1d1SZelalem Aweke }
5732bbad1d1SZelalem Aweke 
5742bbad1d1SZelalem Aweke /*******************************************************************************
57524a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
57624a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
57724a70738SBoyan Karatotev  * overwritten by el3_exit.
57824a70738SBoyan Karatotev  ******************************************************************************/
57924a70738SBoyan Karatotev #if IMAGE_BL31
58024a70738SBoyan Karatotev void cm_manage_extensions_el3(void)
58124a70738SBoyan Karatotev {
58260d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
58360d330dcSBoyan Karatotev 		spe_init_el3();
58460d330dcSBoyan Karatotev 	}
58560d330dcSBoyan Karatotev 
5864085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
5874085a02cSBoyan Karatotev 		amu_init_el3();
5884085a02cSBoyan Karatotev 	}
5894085a02cSBoyan Karatotev 
59060d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
59160d330dcSBoyan Karatotev 		sme_init_el3();
59260d330dcSBoyan Karatotev 	}
59360d330dcSBoyan Karatotev 
59460d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
59560d330dcSBoyan Karatotev 		mpam_init_el3();
59660d330dcSBoyan Karatotev 	}
59760d330dcSBoyan Karatotev 
59860d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
59960d330dcSBoyan Karatotev 		trbe_init_el3();
60060d330dcSBoyan Karatotev 	}
60160d330dcSBoyan Karatotev 
60260d330dcSBoyan Karatotev 	if (is_feat_brbe_supported()) {
60360d330dcSBoyan Karatotev 		brbe_init_el3();
60460d330dcSBoyan Karatotev 	}
60560d330dcSBoyan Karatotev 
60660d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
60760d330dcSBoyan Karatotev 		trf_init_el3();
60860d330dcSBoyan Karatotev 	}
60960d330dcSBoyan Karatotev 
61060d330dcSBoyan Karatotev 	pmuv3_init_el3();
61124a70738SBoyan Karatotev }
61224a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
61324a70738SBoyan Karatotev 
61424a70738SBoyan Karatotev /*******************************************************************************
61524a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
61624a70738SBoyan Karatotev  ******************************************************************************/
61724a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
61824a70738SBoyan Karatotev {
61924a70738SBoyan Karatotev #if IMAGE_BL31
6204085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
6214085a02cSBoyan Karatotev 		amu_enable(ctx);
6224085a02cSBoyan Karatotev 	}
6234085a02cSBoyan Karatotev 
62460d330dcSBoyan Karatotev 	/* Enable SVE and FPU/SIMD */
62560d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
62660d330dcSBoyan Karatotev 		sve_enable(ctx);
62760d330dcSBoyan Karatotev 	}
62860d330dcSBoyan Karatotev 
62960d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
63060d330dcSBoyan Karatotev 		sme_enable(ctx);
63160d330dcSBoyan Karatotev 	}
63260d330dcSBoyan Karatotev 
63360d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
63460d330dcSBoyan Karatotev 		sys_reg_trace_enable(ctx);
63560d330dcSBoyan Karatotev 	}
63660d330dcSBoyan Karatotev 
637c73686a1SBoyan Karatotev 	pmuv3_enable(ctx);
63824a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
63924a70738SBoyan Karatotev }
64024a70738SBoyan Karatotev 
641b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
642b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void)
643b48bd790SBoyan Karatotev {
644b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = read_hcr_el2();
645b48bd790SBoyan Karatotev 	/*
646b48bd790SBoyan Karatotev 	 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
647b48bd790SBoyan Karatotev 	 *  accessing key registers or using pointer authentication instructions
648b48bd790SBoyan Karatotev 	 *  from lower ELs.
649b48bd790SBoyan Karatotev 	 */
650b48bd790SBoyan Karatotev 	hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
651b48bd790SBoyan Karatotev 
652b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
653b48bd790SBoyan Karatotev }
654b48bd790SBoyan Karatotev 
65524a70738SBoyan Karatotev /*******************************************************************************
65624a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
65724a70738SBoyan Karatotev  * world when EL2 is empty and unused.
65824a70738SBoyan Karatotev  ******************************************************************************/
65924a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
66024a70738SBoyan Karatotev {
66124a70738SBoyan Karatotev #if IMAGE_BL31
66260d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
66360d330dcSBoyan Karatotev 		spe_init_el2_unused();
66460d330dcSBoyan Karatotev 	}
66560d330dcSBoyan Karatotev 
6664085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
6674085a02cSBoyan Karatotev 		amu_init_el2_unused();
6684085a02cSBoyan Karatotev 	}
6694085a02cSBoyan Karatotev 
67060d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
67160d330dcSBoyan Karatotev 		mpam_init_el2_unused();
67260d330dcSBoyan Karatotev 	}
67360d330dcSBoyan Karatotev 
67460d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
67560d330dcSBoyan Karatotev 		trbe_init_el2_unused();
67660d330dcSBoyan Karatotev 	}
67760d330dcSBoyan Karatotev 
67860d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
67960d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
68060d330dcSBoyan Karatotev 	}
68160d330dcSBoyan Karatotev 
68260d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
68360d330dcSBoyan Karatotev 		trf_init_el2_unused();
68460d330dcSBoyan Karatotev 	}
68560d330dcSBoyan Karatotev 
686c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
68760d330dcSBoyan Karatotev 
68860d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
68960d330dcSBoyan Karatotev 		sve_init_el2_unused();
69060d330dcSBoyan Karatotev 	}
69160d330dcSBoyan Karatotev 
69260d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
69360d330dcSBoyan Karatotev 		sme_init_el2_unused();
69460d330dcSBoyan Karatotev 	}
695b48bd790SBoyan Karatotev 
696b48bd790SBoyan Karatotev #if ENABLE_PAUTH
697b48bd790SBoyan Karatotev 	enable_pauth_el2();
698b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */
69924a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
70024a70738SBoyan Karatotev }
70124a70738SBoyan Karatotev 
70224a70738SBoyan Karatotev /*******************************************************************************
70368ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
70468ac5ed0SArunachalam Ganapathy  ******************************************************************************/
705dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
70668ac5ed0SArunachalam Ganapathy {
70768ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
7080d122947SBoyan Karatotev 	if (is_feat_sve_supported()) {
7092b0bc4e0SJayanth Dodderi Chidanand 		if (ENABLE_SVE_FOR_SWD) {
710dc78e62dSjohpow01 		/*
7112b0bc4e0SJayanth Dodderi Chidanand 		 * Enable SVE and FPU in secure context, secure manager must
7122b0bc4e0SJayanth Dodderi Chidanand 		 * ensure that the SVE and FPU register contexts are properly
7132b0bc4e0SJayanth Dodderi Chidanand 		 * managed.
714dc78e62dSjohpow01 		 */
71568ac5ed0SArunachalam Ganapathy 			sve_enable(ctx);
7162b0bc4e0SJayanth Dodderi Chidanand 		} else {
717dc78e62dSjohpow01 		/*
7182b0bc4e0SJayanth Dodderi Chidanand 		 * Disable SVE and FPU in secure context so non-secure world
7192b0bc4e0SJayanth Dodderi Chidanand 		 * can safely use them.
720dc78e62dSjohpow01 		 */
721dc78e62dSjohpow01 			sve_disable(ctx);
7222b0bc4e0SJayanth Dodderi Chidanand 		}
7232b0bc4e0SJayanth Dodderi Chidanand 	}
7242b0bc4e0SJayanth Dodderi Chidanand 
7250d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
7260d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
7270d122947SBoyan Karatotev 		/*
7280d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
7290d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
7300d122947SBoyan Karatotev 		 */
73160d330dcSBoyan Karatotev 			sme_init_el3();
7320d122947SBoyan Karatotev 			sme_enable(ctx);
7330d122947SBoyan Karatotev 		} else {
7340d122947SBoyan Karatotev 		/*
7350d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
7360d122947SBoyan Karatotev 		 * world can safely use the associated registers.
7370d122947SBoyan Karatotev 		 */
7380d122947SBoyan Karatotev 			sme_disable(ctx);
7390d122947SBoyan Karatotev 		}
7400d122947SBoyan Karatotev 	}
741ece8f7d7SBoyan Karatotev 
742ece8f7d7SBoyan Karatotev 	/* NS can access this but Secure shouldn't */
743ece8f7d7SBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
744ece8f7d7SBoyan Karatotev 		sys_reg_trace_disable(ctx);
745ece8f7d7SBoyan Karatotev 	}
746dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
74768ac5ed0SArunachalam Ganapathy }
74868ac5ed0SArunachalam Ganapathy 
74968ac5ed0SArunachalam Ganapathy /*******************************************************************************
750532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
751532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
752532ed618SSoby Mathew  * specified by the entry_point_info structure.
753532ed618SSoby Mathew  ******************************************************************************/
754532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
755532ed618SSoby Mathew 			      const entry_point_info_t *ep)
756532ed618SSoby Mathew {
757532ed618SSoby Mathew 	cpu_context_t *ctx;
758532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
7591634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
760532ed618SSoby Mathew }
761532ed618SSoby Mathew 
762532ed618SSoby Mathew /*******************************************************************************
763532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
764532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
765532ed618SSoby Mathew  * entry_point_info structure.
766532ed618SSoby Mathew  ******************************************************************************/
767532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
768532ed618SSoby Mathew {
769532ed618SSoby Mathew 	cpu_context_t *ctx;
770532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
7711634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
772532ed618SSoby Mathew }
773532ed618SSoby Mathew 
774b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
775b48bd790SBoyan Karatotev static __unused void init_nonsecure_el2_unused(cpu_context_t *ctx)
776b48bd790SBoyan Karatotev {
777b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
778b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
779b48bd790SBoyan Karatotev 	u_register_t scr_el3;
780b48bd790SBoyan Karatotev 
781b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
782b48bd790SBoyan Karatotev 
783b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
784b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
785b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
786b48bd790SBoyan Karatotev 	}
787b48bd790SBoyan Karatotev 
788b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
789b48bd790SBoyan Karatotev 
790b48bd790SBoyan Karatotev 	/*
791b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
792b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
793b48bd790SBoyan Karatotev 	 */
794b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
795b48bd790SBoyan Karatotev 
796b48bd790SBoyan Karatotev 	/*
797b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
798b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
799b48bd790SBoyan Karatotev 	 *
800b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
801b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
802b48bd790SBoyan Karatotev 	 *
803b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
804b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
805b48bd790SBoyan Karatotev 	 */
806b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
807b48bd790SBoyan Karatotev 
808b48bd790SBoyan Karatotev 	/*
809b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
810b48bd790SBoyan Karatotev 	 * UNKNOWN value.
811b48bd790SBoyan Karatotev 	 */
812b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
813b48bd790SBoyan Karatotev 
814b48bd790SBoyan Karatotev 	/*
815b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
816b48bd790SBoyan Karatotev 	 * respectively.
817b48bd790SBoyan Karatotev 	 */
818b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
819b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
820b48bd790SBoyan Karatotev 
821b48bd790SBoyan Karatotev 	/*
822b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
823b48bd790SBoyan Karatotev 	 *
824b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
825b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
826b48bd790SBoyan Karatotev 	 * VMID.
827b48bd790SBoyan Karatotev 	 *
828b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
829b48bd790SBoyan Karatotev 	 * disabled.
830b48bd790SBoyan Karatotev 	 */
831b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
832b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
833b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
834b48bd790SBoyan Karatotev 
835b48bd790SBoyan Karatotev 	/*
836b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
837b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
838b48bd790SBoyan Karatotev 	 *
839b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
840b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
841b48bd790SBoyan Karatotev 	 *
842b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
843b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
844b48bd790SBoyan Karatotev 	 *
845b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
846b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
847b48bd790SBoyan Karatotev 	 *
848b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
849b48bd790SBoyan Karatotev 	 * EL2.
850b48bd790SBoyan Karatotev 	 */
851b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
852b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
853b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
854b48bd790SBoyan Karatotev 
855b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
856b48bd790SBoyan Karatotev 
857b48bd790SBoyan Karatotev 	/*
858b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
859b48bd790SBoyan Karatotev 	 *
860b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
861b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
862b48bd790SBoyan Karatotev 	 */
863b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
864b48bd790SBoyan Karatotev 
865b48bd790SBoyan Karatotev 	/*
866b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
867b48bd790SBoyan Karatotev 	 * reset.
868b48bd790SBoyan Karatotev 	 *
869b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
870b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
871b48bd790SBoyan Karatotev 	 */
872b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
873b48bd790SBoyan Karatotev 
874b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
875b48bd790SBoyan Karatotev }
876b48bd790SBoyan Karatotev 
877532ed618SSoby Mathew /*******************************************************************************
878c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
879c5ea4f8aSZelalem Aweke  * normal world.
880532ed618SSoby Mathew  *
881532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
882532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
883532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
884532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
885532ed618SSoby Mathew  ******************************************************************************/
886532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
887532ed618SSoby Mathew {
888b48bd790SBoyan Karatotev 	u_register_t sctlr_elx, scr_el3;
889532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
890532ed618SSoby Mathew 
891a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
892532ed618SSoby Mathew 
893532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
894ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
895ddb615b4SJuan Pablo Conde 
896f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
897a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
898ddb615b4SJuan Pablo Conde 
899ddb615b4SJuan Pablo Conde 		if (((scr_el3 & SCR_HCE_BIT) != 0U)
900ddb615b4SJuan Pablo Conde 			|| (el2_implemented != EL_IMPL_NONE)) {
901ddb615b4SJuan Pablo Conde 			/*
902ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
903ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
904ddb615b4SJuan Pablo Conde 			 */
905ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
906ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
907ddb615b4SJuan Pablo Conde 			}
9084a530b4cSJuan Pablo Conde 
9094a530b4cSJuan Pablo Conde 			/*
9104a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
9114a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
9124a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
9134a530b4cSJuan Pablo Conde 			 * behavior.
9144a530b4cSJuan Pablo Conde 			 */
9154a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
9164a530b4cSJuan Pablo Conde 				/*
9174a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
9184a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
9194a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
9204a530b4cSJuan Pablo Conde 				 * initialization for this feature.
9214a530b4cSJuan Pablo Conde 				 */
9224a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
9234a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
9244a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
925ddb615b4SJuan Pablo Conde 			}
9264a530b4cSJuan Pablo Conde 		}
9274a530b4cSJuan Pablo Conde 
928ddb615b4SJuan Pablo Conde 
929a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
930532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
9312825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
932532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
9332e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
934532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
9355f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
9365f5d1ed7SLouis Mayencourt 			/*
9375f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
9385f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
9395f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
9405f5d1ed7SLouis Mayencourt 			 */
9415f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
9425f5d1ed7SLouis Mayencourt #endif
943532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
944ddb615b4SJuan Pablo Conde 		} else if (el2_implemented != EL_IMPL_NONE) {
945b48bd790SBoyan Karatotev 			init_nonsecure_el2_unused(ctx);
946532ed618SSoby Mathew 		}
947532ed618SSoby Mathew 	}
948532ed618SSoby Mathew 
94917b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
95017b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
951532ed618SSoby Mathew }
952532ed618SSoby Mathew 
95328f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
954bb7b85a3SAndre Przywara 
955bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
956bb7b85a3SAndre Przywara {
957bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2());
958bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
959bb7b85a3SAndre Przywara 		write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2());
960bb7b85a3SAndre Przywara 	}
961bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2());
962bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2());
963bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2());
964bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2());
965bb7b85a3SAndre Przywara }
966bb7b85a3SAndre Przywara 
967bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
968bb7b85a3SAndre Przywara {
969bb7b85a3SAndre Przywara 	write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2));
970bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
971bb7b85a3SAndre Przywara 		write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2));
972bb7b85a3SAndre Przywara 	}
973bb7b85a3SAndre Przywara 	write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2));
974bb7b85a3SAndre Przywara 	write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2));
975bb7b85a3SAndre Przywara 	write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2));
976bb7b85a3SAndre Przywara 	write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2));
977bb7b85a3SAndre Przywara }
978bb7b85a3SAndre Przywara 
9799448f2b8SAndre Przywara static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
9809448f2b8SAndre Przywara {
9819448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
9829448f2b8SAndre Przywara 
9839448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2());
9849448f2b8SAndre Przywara 
9859448f2b8SAndre Przywara 	/*
9869448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
9879448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
9889448f2b8SAndre Przywara 	 */
9899448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
9909448f2b8SAndre Przywara 		return;
9919448f2b8SAndre Przywara 	}
9929448f2b8SAndre Przywara 
9939448f2b8SAndre Przywara 	/*
9949448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
9959448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
9969448f2b8SAndre Przywara 	 */
9979448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2());
9989448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2());
9999448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2());
10009448f2b8SAndre Przywara 
10019448f2b8SAndre Przywara 	/*
10029448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
10039448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
10049448f2b8SAndre Przywara 	 */
10059448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
10069448f2b8SAndre Przywara 	case 7:
10079448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2());
10089448f2b8SAndre Przywara 		__fallthrough;
10099448f2b8SAndre Przywara 	case 6:
10109448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2());
10119448f2b8SAndre Przywara 		__fallthrough;
10129448f2b8SAndre Przywara 	case 5:
10139448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2());
10149448f2b8SAndre Przywara 		__fallthrough;
10159448f2b8SAndre Przywara 	case 4:
10169448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2());
10179448f2b8SAndre Przywara 		__fallthrough;
10189448f2b8SAndre Przywara 	case 3:
10199448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2());
10209448f2b8SAndre Przywara 		__fallthrough;
10219448f2b8SAndre Przywara 	case 2:
10229448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2());
10239448f2b8SAndre Przywara 		__fallthrough;
10249448f2b8SAndre Przywara 	case 1:
10259448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2());
10269448f2b8SAndre Przywara 		break;
10279448f2b8SAndre Przywara 	}
10289448f2b8SAndre Przywara }
10299448f2b8SAndre Przywara 
10309448f2b8SAndre Przywara static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
10319448f2b8SAndre Przywara {
10329448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
10339448f2b8SAndre Przywara 
10349448f2b8SAndre Przywara 	write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2));
10359448f2b8SAndre Przywara 
10369448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
10379448f2b8SAndre Przywara 		return;
10389448f2b8SAndre Przywara 	}
10399448f2b8SAndre Przywara 
10409448f2b8SAndre Przywara 	write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2));
10419448f2b8SAndre Przywara 	write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2));
10429448f2b8SAndre Przywara 	write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2));
10439448f2b8SAndre Przywara 
10449448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
10459448f2b8SAndre Przywara 	case 7:
10469448f2b8SAndre Przywara 		write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2));
10479448f2b8SAndre Przywara 		__fallthrough;
10489448f2b8SAndre Przywara 	case 6:
10499448f2b8SAndre Przywara 		write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2));
10509448f2b8SAndre Przywara 		__fallthrough;
10519448f2b8SAndre Przywara 	case 5:
10529448f2b8SAndre Przywara 		write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2));
10539448f2b8SAndre Przywara 		__fallthrough;
10549448f2b8SAndre Przywara 	case 4:
10559448f2b8SAndre Przywara 		write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2));
10569448f2b8SAndre Przywara 		__fallthrough;
10579448f2b8SAndre Przywara 	case 3:
10589448f2b8SAndre Przywara 		write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2));
10599448f2b8SAndre Przywara 		__fallthrough;
10609448f2b8SAndre Przywara 	case 2:
10619448f2b8SAndre Przywara 		write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2));
10629448f2b8SAndre Przywara 		__fallthrough;
10639448f2b8SAndre Przywara 	case 1:
10649448f2b8SAndre Przywara 		write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2));
10659448f2b8SAndre Przywara 		break;
10669448f2b8SAndre Przywara 	}
10679448f2b8SAndre Przywara }
10689448f2b8SAndre Przywara 
1069ac58e574SBoyan Karatotev /* -----------------------------------------------------
1070ac58e574SBoyan Karatotev  * The following registers are not added:
1071ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1072ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1073ac58e574SBoyan Karatotev  * ICH_AP0R<n>_EL2
1074ac58e574SBoyan Karatotev  * ICH_AP1R<n>_EL2
1075ac58e574SBoyan Karatotev  * ICH_LR<n>_EL2
1076ac58e574SBoyan Karatotev  * -----------------------------------------------------
1077ac58e574SBoyan Karatotev  */
1078ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1079ac58e574SBoyan Karatotev {
1080ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ACTLR_EL2, read_actlr_el2());
1081ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_AFSR0_EL2, read_afsr0_el2());
1082ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_AFSR1_EL2, read_afsr1_el2());
1083ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_AMAIR_EL2, read_amair_el2());
1084ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_CNTHCTL_EL2, read_cnthctl_el2());
1085ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_CNTVOFF_EL2, read_cntvoff_el2());
1086ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_CPTR_EL2, read_cptr_el2());
1087ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1088ac58e574SBoyan Karatotev 		write_ctx_reg(ctx, CTX_DBGVCR32_EL2, read_dbgvcr32_el2());
1089ac58e574SBoyan Karatotev 	}
1090ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ELR_EL2, read_elr_el2());
1091ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ESR_EL2, read_esr_el2());
1092ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_FAR_EL2, read_far_el2());
1093ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_HACR_EL2, read_hacr_el2());
1094ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_HCR_EL2, read_hcr_el2());
1095ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_HPFAR_EL2, read_hpfar_el2());
1096ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_HSTR_EL2, read_hstr_el2());
1097ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ICC_SRE_EL2, read_icc_sre_el2());
1098ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ICH_HCR_EL2, read_ich_hcr_el2());
1099ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_ICH_VMCR_EL2, read_ich_vmcr_el2());
1100ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_MAIR_EL2, read_mair_el2());
1101ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_MDCR_EL2, read_mdcr_el2());
1102ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_SCTLR_EL2, read_sctlr_el2());
1103ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_SPSR_EL2, read_spsr_el2());
1104ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_SP_EL2, read_sp_el2());
1105ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_TCR_EL2, read_tcr_el2());
1106ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_TPIDR_EL2, read_tpidr_el2());
1107ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_TTBR0_EL2, read_ttbr0_el2());
1108ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_VBAR_EL2, read_vbar_el2());
1109ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_VMPIDR_EL2, read_vmpidr_el2());
1110ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_VPIDR_EL2, read_vpidr_el2());
1111ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_VTCR_EL2, read_vtcr_el2());
1112ac58e574SBoyan Karatotev 	write_ctx_reg(ctx, CTX_VTTBR_EL2, read_vttbr_el2());
1113ac58e574SBoyan Karatotev }
1114ac58e574SBoyan Karatotev 
1115ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1116ac58e574SBoyan Karatotev {
1117ac58e574SBoyan Karatotev 	write_actlr_el2(read_ctx_reg(ctx, CTX_ACTLR_EL2));
1118ac58e574SBoyan Karatotev 	write_afsr0_el2(read_ctx_reg(ctx, CTX_AFSR0_EL2));
1119ac58e574SBoyan Karatotev 	write_afsr1_el2(read_ctx_reg(ctx, CTX_AFSR1_EL2));
1120ac58e574SBoyan Karatotev 	write_amair_el2(read_ctx_reg(ctx, CTX_AMAIR_EL2));
1121ac58e574SBoyan Karatotev 	write_cnthctl_el2(read_ctx_reg(ctx, CTX_CNTHCTL_EL2));
1122ac58e574SBoyan Karatotev 	write_cntvoff_el2(read_ctx_reg(ctx, CTX_CNTVOFF_EL2));
1123ac58e574SBoyan Karatotev 	write_cptr_el2(read_ctx_reg(ctx, CTX_CPTR_EL2));
1124ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1125ac58e574SBoyan Karatotev 		write_dbgvcr32_el2(read_ctx_reg(ctx, CTX_DBGVCR32_EL2));
1126ac58e574SBoyan Karatotev 	}
1127ac58e574SBoyan Karatotev 	write_elr_el2(read_ctx_reg(ctx, CTX_ELR_EL2));
1128ac58e574SBoyan Karatotev 	write_esr_el2(read_ctx_reg(ctx, CTX_ESR_EL2));
1129ac58e574SBoyan Karatotev 	write_far_el2(read_ctx_reg(ctx, CTX_FAR_EL2));
1130ac58e574SBoyan Karatotev 	write_hacr_el2(read_ctx_reg(ctx, CTX_HACR_EL2));
1131ac58e574SBoyan Karatotev 	write_hcr_el2(read_ctx_reg(ctx, CTX_HCR_EL2));
1132ac58e574SBoyan Karatotev 	write_hpfar_el2(read_ctx_reg(ctx, CTX_HPFAR_EL2));
1133ac58e574SBoyan Karatotev 	write_hstr_el2(read_ctx_reg(ctx, CTX_HSTR_EL2));
1134ac58e574SBoyan Karatotev 	write_icc_sre_el2(read_ctx_reg(ctx, CTX_ICC_SRE_EL2));
1135ac58e574SBoyan Karatotev 	write_ich_hcr_el2(read_ctx_reg(ctx, CTX_ICH_HCR_EL2));
1136ac58e574SBoyan Karatotev 	write_ich_vmcr_el2(read_ctx_reg(ctx, CTX_ICH_VMCR_EL2));
1137ac58e574SBoyan Karatotev 	write_mair_el2(read_ctx_reg(ctx, CTX_MAIR_EL2));
1138ac58e574SBoyan Karatotev 	write_mdcr_el2(read_ctx_reg(ctx, CTX_MDCR_EL2));
1139ac58e574SBoyan Karatotev 	write_sctlr_el2(read_ctx_reg(ctx, CTX_SCTLR_EL2));
1140ac58e574SBoyan Karatotev 	write_spsr_el2(read_ctx_reg(ctx, CTX_SPSR_EL2));
1141ac58e574SBoyan Karatotev 	write_sp_el2(read_ctx_reg(ctx, CTX_SP_EL2));
1142ac58e574SBoyan Karatotev 	write_tcr_el2(read_ctx_reg(ctx, CTX_TCR_EL2));
1143ac58e574SBoyan Karatotev 	write_tpidr_el2(read_ctx_reg(ctx, CTX_TPIDR_EL2));
1144ac58e574SBoyan Karatotev 	write_ttbr0_el2(read_ctx_reg(ctx, CTX_TTBR0_EL2));
1145ac58e574SBoyan Karatotev 	write_vbar_el2(read_ctx_reg(ctx, CTX_VBAR_EL2));
1146ac58e574SBoyan Karatotev 	write_vmpidr_el2(read_ctx_reg(ctx, CTX_VMPIDR_EL2));
1147ac58e574SBoyan Karatotev 	write_vpidr_el2(read_ctx_reg(ctx, CTX_VPIDR_EL2));
1148ac58e574SBoyan Karatotev 	write_vtcr_el2(read_ctx_reg(ctx, CTX_VTCR_EL2));
1149ac58e574SBoyan Karatotev 	write_vttbr_el2(read_ctx_reg(ctx, CTX_VTTBR_EL2));
1150ac58e574SBoyan Karatotev }
1151ac58e574SBoyan Karatotev 
115228f39f02SMax Shvetsov /*******************************************************************************
115328f39f02SMax Shvetsov  * Save EL2 sysreg context
115428f39f02SMax Shvetsov  ******************************************************************************/
115528f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
115628f39f02SMax Shvetsov {
115728f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
115828f39f02SMax Shvetsov 
115928f39f02SMax Shvetsov 	/*
1160c5ea4f8aSZelalem Aweke 	 * Always save the non-secure and realm EL2 context, only save the
116128f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
116228f39f02SMax Shvetsov 	 */
1163c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
11646b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
116528f39f02SMax Shvetsov 		cpu_context_t *ctx;
1166d20052f3SZelalem Aweke 		el2_sysregs_t *el2_sysregs_ctx;
116728f39f02SMax Shvetsov 
116828f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
116928f39f02SMax Shvetsov 		assert(ctx != NULL);
117028f39f02SMax Shvetsov 
1171d20052f3SZelalem Aweke 		el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1172d20052f3SZelalem Aweke 
1173d20052f3SZelalem Aweke 		el2_sysregs_context_save_common(el2_sysregs_ctx);
1174d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1175ac58e574SBoyan Karatotev 		write_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2, read_tfsr_el2());
1176d20052f3SZelalem Aweke #endif
11779448f2b8SAndre Przywara 		if (is_feat_mpam_supported()) {
1178d20052f3SZelalem Aweke 			el2_sysregs_context_save_mpam(el2_sysregs_ctx);
11799448f2b8SAndre Przywara 		}
1180bb7b85a3SAndre Przywara 
1181de8c4892SAndre Przywara 		if (is_feat_fgt_supported()) {
1182d20052f3SZelalem Aweke 			el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1183de8c4892SAndre Przywara 		}
1184bb7b85a3SAndre Przywara 
1185b8f03d29SAndre Przywara 		if (is_feat_ecv_v2_supported()) {
1186b8f03d29SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2,
1187b8f03d29SAndre Przywara 				      read_cntpoff_el2());
1188b8f03d29SAndre Przywara 		}
1189b8f03d29SAndre Przywara 
1190ea735bf5SAndre Przywara 		if (is_feat_vhe_supported()) {
1191ea735bf5SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2,
1192ea735bf5SAndre Przywara 				      read_contextidr_el2());
1193ea735bf5SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2,
1194ea735bf5SAndre Przywara 				      read_ttbr1_el2());
1195ea735bf5SAndre Przywara 		}
11966503ff29SAndre Przywara 
11976503ff29SAndre Przywara 		if (is_feat_ras_supported()) {
11986503ff29SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2,
11996503ff29SAndre Przywara 				      read_vdisr_el2());
12006503ff29SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2,
12016503ff29SAndre Przywara 				      read_vsesr_el2());
12026503ff29SAndre Przywara 		}
1203d5384b69SAndre Przywara 
1204d5384b69SAndre Przywara 		if (is_feat_nv2_supported()) {
1205d5384b69SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2,
1206d5384b69SAndre Przywara 				      read_vncr_el2());
1207d5384b69SAndre Przywara 		}
1208d5384b69SAndre Przywara 
1209fc8d2d39SAndre Przywara 		if (is_feat_trf_supported()) {
1210fc8d2d39SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2());
1211fc8d2d39SAndre Przywara 		}
12127db710f0SAndre Przywara 
12137db710f0SAndre Przywara 		if (is_feat_csv2_2_supported()) {
12147db710f0SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2,
12157db710f0SAndre Przywara 				      read_scxtnum_el2());
12167db710f0SAndre Przywara 		}
12177db710f0SAndre Przywara 
1218c5a3ebbdSAndre Przywara 		if (is_feat_hcx_supported()) {
1219c5a3ebbdSAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2());
1220c5a3ebbdSAndre Przywara 		}
1221d3331603SMark Brown 		if (is_feat_tcr2_supported()) {
1222d3331603SMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2());
1223d3331603SMark Brown 		}
1224062b6c6bSMark Brown 		if (is_feat_sxpie_supported()) {
1225062b6c6bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2, read_pire0_el2());
1226062b6c6bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2, read_pir_el2());
1227062b6c6bSMark Brown 		}
1228062b6c6bSMark Brown 		if (is_feat_s2pie_supported()) {
1229062b6c6bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2, read_s2pir_el2());
1230062b6c6bSMark Brown 		}
1231062b6c6bSMark Brown 		if (is_feat_sxpoe_supported()) {
1232062b6c6bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2, read_por_el2());
1233062b6c6bSMark Brown 		}
1234688ab57bSMark Brown 		if (is_feat_gcs_supported()) {
1235688ab57bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2, read_gcspr_el2());
1236688ab57bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2, read_gcscr_el2());
1237688ab57bSMark Brown 		}
123828f39f02SMax Shvetsov 	}
123928f39f02SMax Shvetsov }
124028f39f02SMax Shvetsov 
124128f39f02SMax Shvetsov /*******************************************************************************
124228f39f02SMax Shvetsov  * Restore EL2 sysreg context
124328f39f02SMax Shvetsov  ******************************************************************************/
124428f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
124528f39f02SMax Shvetsov {
124628f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
124728f39f02SMax Shvetsov 
124828f39f02SMax Shvetsov 	/*
1249c5ea4f8aSZelalem Aweke 	 * Always restore the non-secure and realm EL2 context, only restore the
125028f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
125128f39f02SMax Shvetsov 	 */
1252c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
12536b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
125428f39f02SMax Shvetsov 		cpu_context_t *ctx;
1255d20052f3SZelalem Aweke 		el2_sysregs_t *el2_sysregs_ctx;
125628f39f02SMax Shvetsov 
125728f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
125828f39f02SMax Shvetsov 		assert(ctx != NULL);
125928f39f02SMax Shvetsov 
1260d20052f3SZelalem Aweke 		el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1261d20052f3SZelalem Aweke 
1262d20052f3SZelalem Aweke 		el2_sysregs_context_restore_common(el2_sysregs_ctx);
1263d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1264ac58e574SBoyan Karatotev 		write_tfsr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2));
1265d20052f3SZelalem Aweke #endif
12669448f2b8SAndre Przywara 		if (is_feat_mpam_supported()) {
1267d20052f3SZelalem Aweke 			el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
12689448f2b8SAndre Przywara 		}
1269bb7b85a3SAndre Przywara 
1270de8c4892SAndre Przywara 		if (is_feat_fgt_supported()) {
1271d20052f3SZelalem Aweke 			el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1272de8c4892SAndre Przywara 		}
1273bb7b85a3SAndre Przywara 
1274b8f03d29SAndre Przywara 		if (is_feat_ecv_v2_supported()) {
1275b8f03d29SAndre Przywara 			write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx,
1276b8f03d29SAndre Przywara 						       CTX_CNTPOFF_EL2));
1277b8f03d29SAndre Przywara 		}
1278b8f03d29SAndre Przywara 
1279ea735bf5SAndre Przywara 		if (is_feat_vhe_supported()) {
1280ea735bf5SAndre Przywara 			write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2));
1281ea735bf5SAndre Przywara 			write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2));
1282ea735bf5SAndre Przywara 		}
12836503ff29SAndre Przywara 
12846503ff29SAndre Przywara 		if (is_feat_ras_supported()) {
12856503ff29SAndre Przywara 			write_vdisr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2));
12866503ff29SAndre Przywara 			write_vsesr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2));
12876503ff29SAndre Przywara 		}
1288d5384b69SAndre Przywara 
1289d5384b69SAndre Przywara 		if (is_feat_nv2_supported()) {
1290d5384b69SAndre Przywara 			write_vncr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2));
1291d5384b69SAndre Przywara 		}
1292fc8d2d39SAndre Przywara 		if (is_feat_trf_supported()) {
1293fc8d2d39SAndre Przywara 			write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2));
1294fc8d2d39SAndre Przywara 		}
12957db710f0SAndre Przywara 
12967db710f0SAndre Przywara 		if (is_feat_csv2_2_supported()) {
12977db710f0SAndre Przywara 			write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx,
12987db710f0SAndre Przywara 						       CTX_SCXTNUM_EL2));
12997db710f0SAndre Przywara 		}
13007db710f0SAndre Przywara 
1301c5a3ebbdSAndre Przywara 		if (is_feat_hcx_supported()) {
1302c5a3ebbdSAndre Przywara 			write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2));
1303c5a3ebbdSAndre Przywara 		}
1304d3331603SMark Brown 		if (is_feat_tcr2_supported()) {
1305d3331603SMark Brown 			write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2));
1306d3331603SMark Brown 		}
1307062b6c6bSMark Brown 		if (is_feat_sxpie_supported()) {
1308062b6c6bSMark Brown 			write_pire0_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2));
1309062b6c6bSMark Brown 			write_pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2));
1310062b6c6bSMark Brown 		}
1311062b6c6bSMark Brown 		if (is_feat_s2pie_supported()) {
1312062b6c6bSMark Brown 			write_s2pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2));
1313062b6c6bSMark Brown 		}
1314062b6c6bSMark Brown 		if (is_feat_sxpoe_supported()) {
1315062b6c6bSMark Brown 			write_por_el2(read_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2));
1316062b6c6bSMark Brown 		}
1317688ab57bSMark Brown 		if (is_feat_gcs_supported()) {
1318688ab57bSMark Brown 			write_gcscr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2));
1319688ab57bSMark Brown 			write_gcspr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2));
1320688ab57bSMark Brown 		}
132128f39f02SMax Shvetsov 	}
132228f39f02SMax Shvetsov }
132328f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
132428f39f02SMax Shvetsov 
1325532ed618SSoby Mathew /*******************************************************************************
13268b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
13278b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
13288b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
13298b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
13308b95e848SZelalem Aweke  ******************************************************************************/
13318b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
13328b95e848SZelalem Aweke {
13338b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
13344085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
13358b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
13368b95e848SZelalem Aweke 	assert(ctx != NULL);
13378b95e848SZelalem Aweke 
1338b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
13394085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1340b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1341b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
13424085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
13438b95e848SZelalem Aweke 
13448b95e848SZelalem Aweke 	/*
13458b95e848SZelalem Aweke 	 * Set the NS bit to be able to access the ICC_SRE_EL2
13468b95e848SZelalem Aweke 	 * register when restoring context.
13478b95e848SZelalem Aweke 	 */
13488b95e848SZelalem Aweke 	write_scr_el3(read_scr_el3() | SCR_NS_BIT);
13498b95e848SZelalem Aweke 
135004825031SOlivier Deprez 	/*
135104825031SOlivier Deprez 	 * Ensure the NS bit change is committed before the EL2/EL1
135204825031SOlivier Deprez 	 * state restoration.
135304825031SOlivier Deprez 	 */
135404825031SOlivier Deprez 	isb();
135504825031SOlivier Deprez 
13568b95e848SZelalem Aweke 	/* Restore EL2 and EL1 sysreg contexts */
13578b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
13588b95e848SZelalem Aweke 	cm_el1_sysregs_context_restore(NON_SECURE);
13598b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
13608b95e848SZelalem Aweke #else
13618b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
13628b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
13638b95e848SZelalem Aweke }
13648b95e848SZelalem Aweke 
13658b95e848SZelalem Aweke /*******************************************************************************
1366532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
1367532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
1368532ed618SSoby Mathew  * state.
1369532ed618SSoby Mathew  ******************************************************************************/
1370532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1371532ed618SSoby Mathew {
1372532ed618SSoby Mathew 	cpu_context_t *ctx;
1373532ed618SSoby Mathew 
1374532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1375a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1376532ed618SSoby Mathew 
13772825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
137817b4c0ddSDimitris Papastamos 
137917b4c0ddSDimitris Papastamos #if IMAGE_BL31
138017b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
138117b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
138217b4c0ddSDimitris Papastamos 	else
138317b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
138417b4c0ddSDimitris Papastamos #endif
1385532ed618SSoby Mathew }
1386532ed618SSoby Mathew 
1387532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1388532ed618SSoby Mathew {
1389532ed618SSoby Mathew 	cpu_context_t *ctx;
1390532ed618SSoby Mathew 
1391532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1392a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1393532ed618SSoby Mathew 
13942825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
139517b4c0ddSDimitris Papastamos 
139617b4c0ddSDimitris Papastamos #if IMAGE_BL31
139717b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
139817b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
139917b4c0ddSDimitris Papastamos 	else
140017b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
140117b4c0ddSDimitris Papastamos #endif
1402532ed618SSoby Mathew }
1403532ed618SSoby Mathew 
1404532ed618SSoby Mathew /*******************************************************************************
1405532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1406532ed618SSoby Mathew  * given security state with the given entrypoint
1407532ed618SSoby Mathew  ******************************************************************************/
1408532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1409532ed618SSoby Mathew {
1410532ed618SSoby Mathew 	cpu_context_t *ctx;
1411532ed618SSoby Mathew 	el3_state_t *state;
1412532ed618SSoby Mathew 
1413532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1414a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1415532ed618SSoby Mathew 
1416532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1417532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1418532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1419532ed618SSoby Mathew }
1420532ed618SSoby Mathew 
1421532ed618SSoby Mathew /*******************************************************************************
1422532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1423532ed618SSoby Mathew  * pertaining to the given security state
1424532ed618SSoby Mathew  ******************************************************************************/
1425532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1426532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1427532ed618SSoby Mathew {
1428532ed618SSoby Mathew 	cpu_context_t *ctx;
1429532ed618SSoby Mathew 	el3_state_t *state;
1430532ed618SSoby Mathew 
1431532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1432a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1433532ed618SSoby Mathew 
1434532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1435532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1436532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1437532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1438532ed618SSoby Mathew }
1439532ed618SSoby Mathew 
1440532ed618SSoby Mathew /*******************************************************************************
1441532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1442532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1443532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1444532ed618SSoby Mathew  ******************************************************************************/
1445532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1446532ed618SSoby Mathew 			  uint32_t bit_pos,
1447532ed618SSoby Mathew 			  uint32_t value)
1448532ed618SSoby Mathew {
1449532ed618SSoby Mathew 	cpu_context_t *ctx;
1450532ed618SSoby Mathew 	el3_state_t *state;
1451f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1452532ed618SSoby Mathew 
1453532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1454a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1455532ed618SSoby Mathew 
1456532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1457d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1458532ed618SSoby Mathew 
1459532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1460a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1461532ed618SSoby Mathew 
1462532ed618SSoby Mathew 	/*
1463532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1464532ed618SSoby Mathew 	 * and set it to its new value.
1465532ed618SSoby Mathew 	 */
1466532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1467f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1468d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1469f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1470532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1471532ed618SSoby Mathew }
1472532ed618SSoby Mathew 
1473532ed618SSoby Mathew /*******************************************************************************
1474532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1475532ed618SSoby Mathew  * given security state.
1476532ed618SSoby Mathew  ******************************************************************************/
1477f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1478532ed618SSoby Mathew {
1479532ed618SSoby Mathew 	cpu_context_t *ctx;
1480532ed618SSoby Mathew 	el3_state_t *state;
1481532ed618SSoby Mathew 
1482532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1483a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1484532ed618SSoby Mathew 
1485532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1486532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1487f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
1488532ed618SSoby Mathew }
1489532ed618SSoby Mathew 
1490532ed618SSoby Mathew /*******************************************************************************
1491532ed618SSoby Mathew  * This function is used to program the context that's used for exception
1492532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1493532ed618SSoby Mathew  * the required security state
1494532ed618SSoby Mathew  ******************************************************************************/
1495532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
1496532ed618SSoby Mathew {
1497532ed618SSoby Mathew 	cpu_context_t *ctx;
1498532ed618SSoby Mathew 
1499532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1500a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1501532ed618SSoby Mathew 
1502532ed618SSoby Mathew 	cm_set_next_context(ctx);
1503532ed618SSoby Mathew }
1504