1532ed618SSoby Mathew /* 20a33adc0SGovindraj Raja * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 23461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2509d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 26744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2783271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h> 28*33e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h> 2909d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 30c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 31dc78e62dSjohpow01 #include <lib/extensions/sme.h> 3209d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3309d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 34d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 35813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 368fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 3709d40e0eSAntonio Nino Diaz #include <lib/utils.h> 38532ed618SSoby Mathew 39781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 40781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 41781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 42781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 43532ed618SSoby Mathew 44461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM]; 45461c0a5dSElizabeth Ho static bool has_secure_perworld_init; 46461c0a5dSElizabeth Ho 47123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx); 4824a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 49781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 50461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void); 51b515f541SZelalem Aweke 52b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 53b515f541SZelalem Aweke { 54b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 55b515f541SZelalem Aweke 56b515f541SZelalem Aweke /* 57b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 58b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 59b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 60b515f541SZelalem Aweke * set to zero. 61b515f541SZelalem Aweke * 62b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 63b515f541SZelalem Aweke * 64b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 65b515f541SZelalem Aweke * required by PSCI specification) 66b515f541SZelalem Aweke */ 67b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 68b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 69b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 70b515f541SZelalem Aweke } else { 71b515f541SZelalem Aweke /* 72b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 73b515f541SZelalem Aweke * fields need to be set. 74b515f541SZelalem Aweke * 75b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 76b515f541SZelalem Aweke * instructions are not trapped to EL1. 77b515f541SZelalem Aweke * 78b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 79b515f541SZelalem Aweke * instructions are not trapped to EL1. 80b515f541SZelalem Aweke * 81b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 82b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 83b515f541SZelalem Aweke */ 84b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 85b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 86b515f541SZelalem Aweke } 87b515f541SZelalem Aweke 88b515f541SZelalem Aweke #if ERRATA_A75_764081 89b515f541SZelalem Aweke /* 90b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 91b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 92b515f541SZelalem Aweke */ 93b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 94b515f541SZelalem Aweke #endif 95b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 96b515f541SZelalem Aweke write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 97b515f541SZelalem Aweke 98b515f541SZelalem Aweke /* 99b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 100b515f541SZelalem Aweke * implementation defined. The context restore process will write 101b515f541SZelalem Aweke * the value from the context to the actual register and can cause 102b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 103b515f541SZelalem Aweke * be zero. 104b515f541SZelalem Aweke */ 105b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 106b515f541SZelalem Aweke write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); 107b515f541SZelalem Aweke } 108b515f541SZelalem Aweke 1092bbad1d1SZelalem Aweke /****************************************************************************** 1102bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1112bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1122bbad1d1SZelalem Aweke *****************************************************************************/ 1132bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 114532ed618SSoby Mathew { 1152bbad1d1SZelalem Aweke u_register_t scr_el3; 1162bbad1d1SZelalem Aweke el3_state_t *state; 1172bbad1d1SZelalem Aweke 1182bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1192bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1202bbad1d1SZelalem Aweke 1212bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 122532ed618SSoby Mathew /* 1232bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1242bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 125532ed618SSoby Mathew */ 1262bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1272bbad1d1SZelalem Aweke #endif 1282bbad1d1SZelalem Aweke 129ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 130ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 1312bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1322bbad1d1SZelalem Aweke } 1332bbad1d1SZelalem Aweke 1342bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1352bbad1d1SZelalem Aweke 136b515f541SZelalem Aweke /* 137b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 138b515f541SZelalem Aweke * at S-EL2. 139b515f541SZelalem Aweke */ 140b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2 141b515f541SZelalem Aweke setup_el1_context(ctx, ep); 142b515f541SZelalem Aweke #endif 143b515f541SZelalem Aweke 1442bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 145461c0a5dSElizabeth Ho 146461c0a5dSElizabeth Ho /** 147461c0a5dSElizabeth Ho * manage_extensions_secure_per_world api has to be executed once, 148461c0a5dSElizabeth Ho * as the registers getting initialised, maintain constant value across 149461c0a5dSElizabeth Ho * all the cpus for the secure world. 150461c0a5dSElizabeth Ho * Henceforth, this check ensures that the registers are initialised once 151461c0a5dSElizabeth Ho * and avoids re-initialization from multiple cores. 152461c0a5dSElizabeth Ho */ 153461c0a5dSElizabeth Ho if (!has_secure_perworld_init) { 154461c0a5dSElizabeth Ho manage_extensions_secure_per_world(); 155461c0a5dSElizabeth Ho } 156461c0a5dSElizabeth Ho 1572bbad1d1SZelalem Aweke } 1582bbad1d1SZelalem Aweke 1592bbad1d1SZelalem Aweke #if ENABLE_RME 1602bbad1d1SZelalem Aweke /****************************************************************************** 1612bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1622bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1632bbad1d1SZelalem Aweke *****************************************************************************/ 1642bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1652bbad1d1SZelalem Aweke { 1662bbad1d1SZelalem Aweke u_register_t scr_el3; 1672bbad1d1SZelalem Aweke el3_state_t *state; 1682bbad1d1SZelalem Aweke 1692bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1702bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1712bbad1d1SZelalem Aweke 17201cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17301cf14ddSMaksims Svecovs 17430019d86SSona Mathew /* CSV2 version 2 and above */ 1757db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 17601cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 17701cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1787db710f0SAndre Przywara } 1792bbad1d1SZelalem Aweke 1802bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1812bbad1d1SZelalem Aweke } 1822bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 1832bbad1d1SZelalem Aweke 1842bbad1d1SZelalem Aweke /****************************************************************************** 1852bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 1862bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1872bbad1d1SZelalem Aweke *****************************************************************************/ 1882bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1892bbad1d1SZelalem Aweke { 1902bbad1d1SZelalem Aweke u_register_t scr_el3; 1912bbad1d1SZelalem Aweke el3_state_t *state; 1922bbad1d1SZelalem Aweke 1932bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1942bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1952bbad1d1SZelalem Aweke 1962bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 1972bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 1982bbad1d1SZelalem Aweke 199ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 200ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 2012bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 202ef0d0e54SGovindraj Raja } 2032bbad1d1SZelalem Aweke 204f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS 205f0c96a2eSBoyan Karatotev /* 206f0c96a2eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by default 207f0c96a2eSBoyan Karatotev * for Non secure lower exception levels. We do not have an explicit 208f0c96a2eSBoyan Karatotev * flag to set it. 209f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 210f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 211f0c96a2eSBoyan Karatotev * 212f0c96a2eSBoyan Karatotev * To prevent the leakage between the worlds during world switch, 213f0c96a2eSBoyan Karatotev * we enable it only for the non-secure world. 214f0c96a2eSBoyan Karatotev * 215f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 216f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 217f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 218f0c96a2eSBoyan Karatotev * 219f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 220f0c96a2eSBoyan Karatotev * other than EL3 221f0c96a2eSBoyan Karatotev * 222f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 223f0c96a2eSBoyan Karatotev * than EL3 224f0c96a2eSBoyan Karatotev */ 225f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 226f0c96a2eSBoyan Karatotev 227f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 228f0c96a2eSBoyan Karatotev 22946cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 23046cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 23146cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 23246cc41d5SManish Pandey #endif 23346cc41d5SManish Pandey 23400e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 23500e8f79cSManish Pandey /* 23600e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 23700e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 23800e8f79cSManish Pandey * are trapped to EL3. 23900e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 24000e8f79cSManish Pandey * 24100e8f79cSManish Pandey */ 24200e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 24300e8f79cSManish Pandey #endif 24400e8f79cSManish Pandey 24530019d86SSona Mathew /* CSV2 version 2 and above */ 2467db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 24701cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 24801cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2497db710f0SAndre Przywara } 25001cf14ddSMaksims Svecovs 2512bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2522bbad1d1SZelalem Aweke /* 2532bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2542bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2552bbad1d1SZelalem Aweke */ 2562bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2572bbad1d1SZelalem Aweke #endif 2582bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2598b95e848SZelalem Aweke 260b515f541SZelalem Aweke /* Initialize EL1 context registers */ 261b515f541SZelalem Aweke setup_el1_context(ctx, ep); 262b515f541SZelalem Aweke 2638b95e848SZelalem Aweke /* Initialize EL2 context registers */ 2648b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 2658b95e848SZelalem Aweke 2668b95e848SZelalem Aweke /* 267da1a4591SJayanth Dodderi Chidanand * Initialize SCTLR_EL2 context register with reset value. 2688b95e848SZelalem Aweke */ 269da1a4591SJayanth Dodderi Chidanand write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1); 2708b95e848SZelalem Aweke 271ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 272ddb615b4SJuan Pablo Conde /* 273ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 274ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 275ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 276ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 277ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 278ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 279ddb615b4SJuan Pablo Conde */ 280d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2, 281ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 282ddb615b4SJuan Pablo Conde } 2834a530b4cSJuan Pablo Conde 2844a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 2854a530b4cSJuan Pablo Conde /* 2864a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 2874a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 2884a530b4cSJuan Pablo Conde * of initialization for this feature. 2894a530b4cSJuan Pablo Conde */ 290d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2, 2914a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 292d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2, 2934a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 294d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2, 2954a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 2964a530b4cSJuan Pablo Conde } 297d6af2344SJayanth Dodderi Chidanand 2988b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 29924a70738SBoyan Karatotev 30024a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 301532ed618SSoby Mathew } 302532ed618SSoby Mathew 303532ed618SSoby Mathew /******************************************************************************* 3042bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3052bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3062bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 307532ed618SSoby Mathew * 3088aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 309532ed618SSoby Mathew * timer availability for the new execution context. 310532ed618SSoby Mathew ******************************************************************************/ 3112bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 312532ed618SSoby Mathew { 313f1be00daSLouis Mayencourt u_register_t scr_el3; 314123002f9SJayanth Dodderi Chidanand u_register_t mdcr_el3; 315532ed618SSoby Mathew el3_state_t *state; 316532ed618SSoby Mathew gp_regs_t *gp_regs; 317532ed618SSoby Mathew 318f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 319f0c96a2eSBoyan Karatotev 320532ed618SSoby Mathew /* Clear any residual register values from the context */ 32132f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 322532ed618SSoby Mathew 323532ed618SSoby Mathew /* 3245e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 3255e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 3265e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 3275e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 3285e8cc727SBoyan Karatotev */ 3295e8cc727SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS 3305e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 3315e8cc727SBoyan Karatotev 3325e8cc727SBoyan Karatotev /* 3335e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 3345e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 3355e8cc727SBoyan Karatotev */ 336d6af2344SJayanth Dodderi Chidanand u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 3375e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 338d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val); 3395e8cc727SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */ 3405e8cc727SBoyan Karatotev 3415c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 3425c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 343c5ea4f8aSZelalem Aweke 34418f2efd6SDavid Cunado /* 345f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 346f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 347f0c96a2eSBoyan Karatotev * 348f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 349f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 350f0c96a2eSBoyan Karatotev * 351f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 352f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 353f0c96a2eSBoyan Karatotev * 354f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 355f0c96a2eSBoyan Karatotev * Non-secure memory. 356f0c96a2eSBoyan Karatotev */ 357f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 358f0c96a2eSBoyan Karatotev 359f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 360f0c96a2eSBoyan Karatotev 361f0c96a2eSBoyan Karatotev /* 36218f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 36318f2efd6SDavid Cunado * Exception level as specified by SPSR. 36418f2efd6SDavid Cunado */ 365c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 366532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 367c5ea4f8aSZelalem Aweke } 3682bbad1d1SZelalem Aweke 36918f2efd6SDavid Cunado /* 37018f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 37118f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 372b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 373b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 374b515f541SZelalem Aweke * is not trapped) 37518f2efd6SDavid Cunado */ 376c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 377532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 378c5ea4f8aSZelalem Aweke } 379532ed618SSoby Mathew 380cb4ec47bSjohpow01 /* 381cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 382cb4ec47bSjohpow01 * SCR_EL3.HXEn. 383cb4ec47bSjohpow01 */ 384c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 385cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 386c5a3ebbdSAndre Przywara } 387cb4ec47bSjohpow01 388ff86e0b4SJuan Pablo Conde /* 389ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 390ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 391ff86e0b4SJuan Pablo Conde */ 392ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP 393ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 394ff86e0b4SJuan Pablo Conde #endif 395ff86e0b4SJuan Pablo Conde 3961a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 3971a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 3981a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 3991a7c1cfeSJeenu Viswambharan #endif 4001a7c1cfeSJeenu Viswambharan 401f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS 402f0c96a2eSBoyan Karatotev /* 403f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 404f0c96a2eSBoyan Karatotev * 405f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 406f0c96a2eSBoyan Karatotev * other than EL3 407f0c96a2eSBoyan Karatotev * 408f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 409f0c96a2eSBoyan Karatotev * than EL3 410f0c96a2eSBoyan Karatotev */ 411f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 412f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 413f0c96a2eSBoyan Karatotev 4145283962eSAntonio Nino Diaz /* 415d3331603SMark Brown * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present. 416d3331603SMark Brown */ 417d3331603SMark Brown if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) { 418d3331603SMark Brown scr_el3 |= SCR_TCR2EN_BIT; 419d3331603SMark Brown } 420d3331603SMark Brown 421d3331603SMark Brown /* 422062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 423062b6c6bSMark Brown * registers for AArch64 if present. 424062b6c6bSMark Brown */ 425062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 426062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 427062b6c6bSMark Brown } 428062b6c6bSMark Brown 429062b6c6bSMark Brown /* 430688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 431688ab57bSMark Brown */ 432688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 433688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 434688ab57bSMark Brown } 435688ab57bSMark Brown 436688ab57bSMark Brown /* 43718f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 43818f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 43918f2efd6SDavid Cunado * next mode is Hyp. 440110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 441110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 442110ee433SJimmy Brisson * ARMv8.6-FGT. 44329d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 44429d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 44529d0ee54SJimmy Brisson * and when the processor supports ECV. 446532ed618SSoby Mathew */ 447a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 448a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 449a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 450532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 451110ee433SJimmy Brisson 452ce485955SAndre Przywara if (is_feat_fgt_supported()) { 453110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 454110ee433SJimmy Brisson } 45529d0ee54SJimmy Brisson 456b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 45729d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 45829d0ee54SJimmy Brisson } 459532ed618SSoby Mathew } 460532ed618SSoby Mathew 4616cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 4621223d2a0SAndre Przywara if (is_feat_twed_supported()) { 4636cac724dSjohpow01 /* Set delay in SCR_EL3 */ 4646cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 465781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 4666cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 4676cac724dSjohpow01 4686cac724dSjohpow01 /* Enable WFE delay */ 4696cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 4701223d2a0SAndre Przywara } 4716cac724dSjohpow01 4729f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 4739f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 4749f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 4759f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 4769f4b6259SJayanth Dodderi Chidanand } 4779f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 4789f4b6259SJayanth Dodderi Chidanand 47918f2efd6SDavid Cunado /* 480e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 481e290a8fcSAlexei Fedorov * before doing ERET 4823e61b2b5SDavid Cunado */ 483532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 484532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 485532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 486532ed618SSoby Mathew 487123002f9SJayanth Dodderi Chidanand /* Start with a clean MDCR_EL3 copy as all relevant values are set */ 488123002f9SJayanth Dodderi Chidanand mdcr_el3 = MDCR_EL3_RESET_VAL; 489123002f9SJayanth Dodderi Chidanand 490123002f9SJayanth Dodderi Chidanand /* --------------------------------------------------------------------- 491123002f9SJayanth Dodderi Chidanand * Initialise MDCR_EL3, setting all fields rather than relying on hw. 492123002f9SJayanth Dodderi Chidanand * Some fields are architecturally UNKNOWN on reset. 493123002f9SJayanth Dodderi Chidanand * 494123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 495123002f9SJayanth Dodderi Chidanand * Debug exceptions, other than Breakpoint Instruction exceptions, are 496123002f9SJayanth Dodderi Chidanand * disabled from all ELs in Secure state. 497123002f9SJayanth Dodderi Chidanand * 498123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 499123002f9SJayanth Dodderi Chidanand * privileged debug from S-EL1. 500123002f9SJayanth Dodderi Chidanand * 501123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 502123002f9SJayanth Dodderi Chidanand * access to the powerdown debug registers do not trap to EL3. 503123002f9SJayanth Dodderi Chidanand * 504123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 505123002f9SJayanth Dodderi Chidanand * debug registers, other than those registers that are controlled by 506123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA. 507123002f9SJayanth Dodderi Chidanand */ 508123002f9SJayanth Dodderi Chidanand mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE)) 509123002f9SJayanth Dodderi Chidanand & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ; 510123002f9SJayanth Dodderi Chidanand write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3); 511123002f9SJayanth Dodderi Chidanand 512123002f9SJayanth Dodderi Chidanand /* 513123002f9SJayanth Dodderi Chidanand * Configure MDCR_EL3 register as applicable for each world 514123002f9SJayanth Dodderi Chidanand * (NS/Secure/Realm) context. 515123002f9SJayanth Dodderi Chidanand */ 516123002f9SJayanth Dodderi Chidanand manage_extensions_common(ctx); 517123002f9SJayanth Dodderi Chidanand 518532ed618SSoby Mathew /* 519532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 520532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 521532ed618SSoby Mathew */ 522532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 523532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 524532ed618SSoby Mathew } 525532ed618SSoby Mathew 526532ed618SSoby Mathew /******************************************************************************* 5272bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 5282bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 5292bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 5302bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 5312bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 5322bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 5332bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 5342bbad1d1SZelalem Aweke * state cpu context pointers. 5352bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 5362bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 5372bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 5382bbad1d1SZelalem Aweke ******************************************************************************/ 5392bbad1d1SZelalem Aweke void __init cm_init(void) 5402bbad1d1SZelalem Aweke { 5412bbad1d1SZelalem Aweke /* 5421b491eeaSElyes Haouas * The context management library has only global data to initialize, but 5432bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 5442bbad1d1SZelalem Aweke */ 5452bbad1d1SZelalem Aweke } 5462bbad1d1SZelalem Aweke 5472bbad1d1SZelalem Aweke /******************************************************************************* 5482bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 5492bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 5502bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 5512bbad1d1SZelalem Aweke ******************************************************************************/ 5522bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 5532bbad1d1SZelalem Aweke { 5542bbad1d1SZelalem Aweke unsigned int security_state; 5552bbad1d1SZelalem Aweke 5562bbad1d1SZelalem Aweke assert(ctx != NULL); 5572bbad1d1SZelalem Aweke 5582bbad1d1SZelalem Aweke /* 5592bbad1d1SZelalem Aweke * Perform initializations that are common 5602bbad1d1SZelalem Aweke * to all security states 5612bbad1d1SZelalem Aweke */ 5622bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 5632bbad1d1SZelalem Aweke 5642bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 5652bbad1d1SZelalem Aweke 5662bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 5672bbad1d1SZelalem Aweke switch (security_state) { 5682bbad1d1SZelalem Aweke case SECURE: 5692bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 5702bbad1d1SZelalem Aweke break; 5712bbad1d1SZelalem Aweke #if ENABLE_RME 5722bbad1d1SZelalem Aweke case REALM: 5732bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 5742bbad1d1SZelalem Aweke break; 5752bbad1d1SZelalem Aweke #endif 5762bbad1d1SZelalem Aweke case NON_SECURE: 5772bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 5782bbad1d1SZelalem Aweke break; 5792bbad1d1SZelalem Aweke default: 5802bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 5812bbad1d1SZelalem Aweke panic(); 5822bbad1d1SZelalem Aweke break; 5832bbad1d1SZelalem Aweke } 5842bbad1d1SZelalem Aweke } 5852bbad1d1SZelalem Aweke 5862bbad1d1SZelalem Aweke /******************************************************************************* 58724a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 58824a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 58924a70738SBoyan Karatotev * overwritten by el3_exit. 59024a70738SBoyan Karatotev ******************************************************************************/ 59124a70738SBoyan Karatotev #if IMAGE_BL31 59224a70738SBoyan Karatotev void cm_manage_extensions_el3(void) 59324a70738SBoyan Karatotev { 5944085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 5954085a02cSBoyan Karatotev amu_init_el3(); 5964085a02cSBoyan Karatotev } 5974085a02cSBoyan Karatotev 59860d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 59960d330dcSBoyan Karatotev sme_init_el3(); 60060d330dcSBoyan Karatotev } 60160d330dcSBoyan Karatotev 60260d330dcSBoyan Karatotev pmuv3_init_el3(); 60324a70738SBoyan Karatotev } 60424a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 60524a70738SBoyan Karatotev 6064087ed6cSJayanth Dodderi Chidanand /****************************************************************************** 6074087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context 6084087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world. 6094087ed6cSJayanth Dodderi Chidanand ******************************************************************************/ 6104087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31 6114087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx) 6124087ed6cSJayanth Dodderi Chidanand { 6134087ed6cSJayanth Dodderi Chidanand /* 6144087ed6cSJayanth Dodderi Chidanand * Initialise CPTR_EL3, setting all fields rather than relying on hw. 6154087ed6cSJayanth Dodderi Chidanand * 6164087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 6174087ed6cSJayanth Dodderi Chidanand * by Advanced SIMD, floating-point or SVE instructions (if 6184087ed6cSJayanth Dodderi Chidanand * implemented) do not trap to EL3. 6194087ed6cSJayanth Dodderi Chidanand * 6204087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1, 6214087ed6cSJayanth Dodderi Chidanand * CPTR_EL2,CPACR, or HCPTR do not trap to EL3. 6224087ed6cSJayanth Dodderi Chidanand */ 6234087ed6cSJayanth Dodderi Chidanand uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT); 624ac4f6aafSArvind Ram Prakash 6254087ed6cSJayanth Dodderi Chidanand per_world_ctx->ctx_cptr_el3 = cptr_el3; 626ac4f6aafSArvind Ram Prakash 627ac4f6aafSArvind Ram Prakash /* 628ac4f6aafSArvind Ram Prakash * Initialize MPAM3_EL3 to its default reset value 629ac4f6aafSArvind Ram Prakash * 630ac4f6aafSArvind Ram Prakash * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces 631ac4f6aafSArvind Ram Prakash * all lower ELn MPAM3_EL3 register access to, trap to EL3 632ac4f6aafSArvind Ram Prakash */ 633ac4f6aafSArvind Ram Prakash 634ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL; 6354087ed6cSJayanth Dodderi Chidanand } 6364087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 6374087ed6cSJayanth Dodderi Chidanand 63824a70738SBoyan Karatotev /******************************************************************************* 639461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world. 640461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 641461c0a5dSElizabeth Ho * across the cores for the non-secure world. 642461c0a5dSElizabeth Ho ******************************************************************************/ 643461c0a5dSElizabeth Ho #if IMAGE_BL31 644461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void) 645461c0a5dSElizabeth Ho { 6464087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]); 6474087ed6cSJayanth Dodderi Chidanand 648461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 649461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 650461c0a5dSElizabeth Ho } 651461c0a5dSElizabeth Ho 652461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 653461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 654461c0a5dSElizabeth Ho } 655461c0a5dSElizabeth Ho 656461c0a5dSElizabeth Ho if (is_feat_amu_supported()) { 657461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 658461c0a5dSElizabeth Ho } 659461c0a5dSElizabeth Ho 660461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 661461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 662461c0a5dSElizabeth Ho } 663ac4f6aafSArvind Ram Prakash 664ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) { 665ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 666ac4f6aafSArvind Ram Prakash } 667461c0a5dSElizabeth Ho } 668461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 669461c0a5dSElizabeth Ho 670461c0a5dSElizabeth Ho /******************************************************************************* 671461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world. 672461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 673461c0a5dSElizabeth Ho * across the cores for the secure world. 674461c0a5dSElizabeth Ho ******************************************************************************/ 675461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void) 676461c0a5dSElizabeth Ho { 677461c0a5dSElizabeth Ho #if IMAGE_BL31 6784087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 6794087ed6cSJayanth Dodderi Chidanand 680461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 681461c0a5dSElizabeth Ho 682461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) { 683461c0a5dSElizabeth Ho /* 684461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure 685461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed. 686461c0a5dSElizabeth Ho */ 687461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 688461c0a5dSElizabeth Ho } else { 689461c0a5dSElizabeth Ho /* 690461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure 691461c0a5dSElizabeth Ho * world can safely use the associated registers. 692461c0a5dSElizabeth Ho */ 693461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 694461c0a5dSElizabeth Ho } 695461c0a5dSElizabeth Ho } 696461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 697461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) { 698461c0a5dSElizabeth Ho /* 699461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure 700461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed. 701461c0a5dSElizabeth Ho */ 702461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 703461c0a5dSElizabeth Ho } else { 704461c0a5dSElizabeth Ho /* 705461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world 706461c0a5dSElizabeth Ho * can safely use them. 707461c0a5dSElizabeth Ho */ 708461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 709461c0a5dSElizabeth Ho } 710461c0a5dSElizabeth Ho } 711461c0a5dSElizabeth Ho 712461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */ 713461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 714461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 715461c0a5dSElizabeth Ho } 716461c0a5dSElizabeth Ho 717461c0a5dSElizabeth Ho has_secure_perworld_init = true; 718461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 719461c0a5dSElizabeth Ho } 720461c0a5dSElizabeth Ho 721461c0a5dSElizabeth Ho /******************************************************************************* 722123002f9SJayanth Dodderi Chidanand * Enable architecture extensions on first entry to Non-secure world only 723123002f9SJayanth Dodderi Chidanand * and disable for secure world. 724123002f9SJayanth Dodderi Chidanand * 725123002f9SJayanth Dodderi Chidanand * NOTE: Arch features which have been provided with the capability of getting 726123002f9SJayanth Dodderi Chidanand * enabled only for non-secure world and being disabled for secure world are 727123002f9SJayanth Dodderi Chidanand * grouped here, as the MDCR_EL3 context value remains same across the worlds. 728123002f9SJayanth Dodderi Chidanand ******************************************************************************/ 729123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx) 730123002f9SJayanth Dodderi Chidanand { 731123002f9SJayanth Dodderi Chidanand #if IMAGE_BL31 732123002f9SJayanth Dodderi Chidanand if (is_feat_spe_supported()) { 733123002f9SJayanth Dodderi Chidanand /* 734123002f9SJayanth Dodderi Chidanand * Enable FEAT_SPE for Non-Secure and prohibit for Secure state. 735123002f9SJayanth Dodderi Chidanand */ 736123002f9SJayanth Dodderi Chidanand spe_enable(ctx); 737123002f9SJayanth Dodderi Chidanand } 738123002f9SJayanth Dodderi Chidanand 739123002f9SJayanth Dodderi Chidanand if (is_feat_trbe_supported()) { 740123002f9SJayanth Dodderi Chidanand /* 741a822a228SManish Pandey * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and 742123002f9SJayanth Dodderi Chidanand * Realm state. 743123002f9SJayanth Dodderi Chidanand */ 744123002f9SJayanth Dodderi Chidanand trbe_enable(ctx); 745123002f9SJayanth Dodderi Chidanand } 746123002f9SJayanth Dodderi Chidanand 747123002f9SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 748123002f9SJayanth Dodderi Chidanand /* 749a822a228SManish Pandey * Enable FEAT_TRF for Non-Secure and prohibit for Secure state. 750123002f9SJayanth Dodderi Chidanand */ 751123002f9SJayanth Dodderi Chidanand trf_enable(ctx); 752123002f9SJayanth Dodderi Chidanand } 753123002f9SJayanth Dodderi Chidanand 754123002f9SJayanth Dodderi Chidanand if (is_feat_brbe_supported()) { 755123002f9SJayanth Dodderi Chidanand /* 756a822a228SManish Pandey * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state. 757123002f9SJayanth Dodderi Chidanand */ 758123002f9SJayanth Dodderi Chidanand brbe_enable(ctx); 759123002f9SJayanth Dodderi Chidanand } 760123002f9SJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 761123002f9SJayanth Dodderi Chidanand } 762123002f9SJayanth Dodderi Chidanand 763123002f9SJayanth Dodderi Chidanand /******************************************************************************* 76424a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 76524a70738SBoyan Karatotev ******************************************************************************/ 76624a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 76724a70738SBoyan Karatotev { 76824a70738SBoyan Karatotev #if IMAGE_BL31 7694085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 7704085a02cSBoyan Karatotev amu_enable(ctx); 7714085a02cSBoyan Karatotev } 7724085a02cSBoyan Karatotev 77360d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 77460d330dcSBoyan Karatotev sme_enable(ctx); 77560d330dcSBoyan Karatotev } 77660d330dcSBoyan Karatotev 777*33e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 778*33e6aaacSArvind Ram Prakash fgt2_enable(ctx); 779*33e6aaacSArvind Ram Prakash } 780*33e6aaacSArvind Ram Prakash 78183271d5aSArvind Ram Prakash if (is_feat_debugv8p9_supported()) { 78283271d5aSArvind Ram Prakash debugv8p9_extended_bp_wp_enable(ctx); 78383271d5aSArvind Ram Prakash } 78483271d5aSArvind Ram Prakash 785c73686a1SBoyan Karatotev pmuv3_enable(ctx); 78624a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 78724a70738SBoyan Karatotev } 78824a70738SBoyan Karatotev 789b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */ 790b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void) 791b48bd790SBoyan Karatotev { 792b48bd790SBoyan Karatotev u_register_t hcr_el2 = read_hcr_el2(); 793b48bd790SBoyan Karatotev /* 794b48bd790SBoyan Karatotev * For Armv8.3 pointer authentication feature, disable traps to EL2 when 795b48bd790SBoyan Karatotev * accessing key registers or using pointer authentication instructions 796b48bd790SBoyan Karatotev * from lower ELs. 797b48bd790SBoyan Karatotev */ 798b48bd790SBoyan Karatotev hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 799b48bd790SBoyan Karatotev 800b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 801b48bd790SBoyan Karatotev } 802b48bd790SBoyan Karatotev 803183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 80424a70738SBoyan Karatotev /******************************************************************************* 80524a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 80624a70738SBoyan Karatotev * world when EL2 is empty and unused. 80724a70738SBoyan Karatotev ******************************************************************************/ 80824a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 80924a70738SBoyan Karatotev { 81024a70738SBoyan Karatotev #if IMAGE_BL31 81160d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 81260d330dcSBoyan Karatotev spe_init_el2_unused(); 81360d330dcSBoyan Karatotev } 81460d330dcSBoyan Karatotev 8154085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8164085a02cSBoyan Karatotev amu_init_el2_unused(); 8174085a02cSBoyan Karatotev } 8184085a02cSBoyan Karatotev 81960d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 82060d330dcSBoyan Karatotev mpam_init_el2_unused(); 82160d330dcSBoyan Karatotev } 82260d330dcSBoyan Karatotev 82360d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 82460d330dcSBoyan Karatotev trbe_init_el2_unused(); 82560d330dcSBoyan Karatotev } 82660d330dcSBoyan Karatotev 82760d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 82860d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 82960d330dcSBoyan Karatotev } 83060d330dcSBoyan Karatotev 83160d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 83260d330dcSBoyan Karatotev trf_init_el2_unused(); 83360d330dcSBoyan Karatotev } 83460d330dcSBoyan Karatotev 835c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 83660d330dcSBoyan Karatotev 83760d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 83860d330dcSBoyan Karatotev sve_init_el2_unused(); 83960d330dcSBoyan Karatotev } 84060d330dcSBoyan Karatotev 84160d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 84260d330dcSBoyan Karatotev sme_init_el2_unused(); 84360d330dcSBoyan Karatotev } 844b48bd790SBoyan Karatotev 845b48bd790SBoyan Karatotev #if ENABLE_PAUTH 846b48bd790SBoyan Karatotev enable_pauth_el2(); 847b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */ 84824a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 84924a70738SBoyan Karatotev } 850183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 85124a70738SBoyan Karatotev 85224a70738SBoyan Karatotev /******************************************************************************* 85368ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 85468ac5ed0SArunachalam Ganapathy ******************************************************************************/ 855dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 85668ac5ed0SArunachalam Ganapathy { 85768ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 8580d122947SBoyan Karatotev if (is_feat_sme_supported()) { 8590d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 8600d122947SBoyan Karatotev /* 8610d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 8620d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 8630d122947SBoyan Karatotev */ 86460d330dcSBoyan Karatotev sme_init_el3(); 8650d122947SBoyan Karatotev sme_enable(ctx); 8660d122947SBoyan Karatotev } else { 8670d122947SBoyan Karatotev /* 8680d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 8690d122947SBoyan Karatotev * world can safely use the associated registers. 8700d122947SBoyan Karatotev */ 8710d122947SBoyan Karatotev sme_disable(ctx); 8720d122947SBoyan Karatotev } 8730d122947SBoyan Karatotev } 874dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 87568ac5ed0SArunachalam Ganapathy } 87668ac5ed0SArunachalam Ganapathy 877a6b3643cSChris Kay #if !IMAGE_BL1 87868ac5ed0SArunachalam Ganapathy /******************************************************************************* 879532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 880532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 881532ed618SSoby Mathew * specified by the entry_point_info structure. 882532ed618SSoby Mathew ******************************************************************************/ 883532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 884532ed618SSoby Mathew const entry_point_info_t *ep) 885532ed618SSoby Mathew { 886532ed618SSoby Mathew cpu_context_t *ctx; 887532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 8881634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 889532ed618SSoby Mathew } 890a6b3643cSChris Kay #endif /* !IMAGE_BL1 */ 891532ed618SSoby Mathew 892532ed618SSoby Mathew /******************************************************************************* 893532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 894532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 895532ed618SSoby Mathew * entry_point_info structure. 896532ed618SSoby Mathew ******************************************************************************/ 897532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 898532ed618SSoby Mathew { 899532ed618SSoby Mathew cpu_context_t *ctx; 900532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 9011634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 902532ed618SSoby Mathew } 903532ed618SSoby Mathew 904b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 905183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx) 906b48bd790SBoyan Karatotev { 907183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 908b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 909b48bd790SBoyan Karatotev u_register_t mdcr_el2; 910b48bd790SBoyan Karatotev u_register_t scr_el3; 911b48bd790SBoyan Karatotev 912b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 913b48bd790SBoyan Karatotev 914b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 915b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 916b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 917b48bd790SBoyan Karatotev } 918b48bd790SBoyan Karatotev 919b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 920b48bd790SBoyan Karatotev 921b48bd790SBoyan Karatotev /* 922b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 923b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 924b48bd790SBoyan Karatotev */ 925b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 926b48bd790SBoyan Karatotev 927b48bd790SBoyan Karatotev /* 928b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 929b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 930b48bd790SBoyan Karatotev * 931b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 932b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 933b48bd790SBoyan Karatotev * 934b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 935b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 936b48bd790SBoyan Karatotev */ 937b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 938b48bd790SBoyan Karatotev 939b48bd790SBoyan Karatotev /* 940b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 941b48bd790SBoyan Karatotev * UNKNOWN value. 942b48bd790SBoyan Karatotev */ 943b48bd790SBoyan Karatotev write_cntvoff_el2(0); 944b48bd790SBoyan Karatotev 945b48bd790SBoyan Karatotev /* 946b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 947b48bd790SBoyan Karatotev * respectively. 948b48bd790SBoyan Karatotev */ 949b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 950b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 951b48bd790SBoyan Karatotev 952b48bd790SBoyan Karatotev /* 953b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 954b48bd790SBoyan Karatotev * 955b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 956b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 957b48bd790SBoyan Karatotev * VMID. 958b48bd790SBoyan Karatotev * 959b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 960b48bd790SBoyan Karatotev * disabled. 961b48bd790SBoyan Karatotev */ 962b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 963b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 964b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 965b48bd790SBoyan Karatotev 966b48bd790SBoyan Karatotev /* 967b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 968b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 969b48bd790SBoyan Karatotev * 970b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 971b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 972b48bd790SBoyan Karatotev * 973b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 974b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 975b48bd790SBoyan Karatotev * 976b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 977b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 978b48bd790SBoyan Karatotev * 979b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 980b48bd790SBoyan Karatotev * EL2. 981b48bd790SBoyan Karatotev */ 982b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 983b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 984b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 985b48bd790SBoyan Karatotev 986b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 987b48bd790SBoyan Karatotev 988b48bd790SBoyan Karatotev /* 989b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 990b48bd790SBoyan Karatotev * 991b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 992b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 993b48bd790SBoyan Karatotev */ 994b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 995b48bd790SBoyan Karatotev 996b48bd790SBoyan Karatotev /* 997b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 998b48bd790SBoyan Karatotev * reset. 999b48bd790SBoyan Karatotev * 1000b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 1001b48bd790SBoyan Karatotev * and prevent timer interrupts. 1002b48bd790SBoyan Karatotev */ 1003b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 1004b48bd790SBoyan Karatotev 1005b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 1006183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 1007b48bd790SBoyan Karatotev } 1008b48bd790SBoyan Karatotev 1009532ed618SSoby Mathew /******************************************************************************* 1010c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 1011c5ea4f8aSZelalem Aweke * normal world. 1012532ed618SSoby Mathew * 1013532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 1014532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 1015532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 1016532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 1017532ed618SSoby Mathew ******************************************************************************/ 1018532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 1019532ed618SSoby Mathew { 1020da1a4591SJayanth Dodderi Chidanand u_register_t sctlr_el2, scr_el3; 1021532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 1022532ed618SSoby Mathew 1023a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1024532ed618SSoby Mathew 1025532ed618SSoby Mathew if (security_state == NON_SECURE) { 1026ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 1027ddb615b4SJuan Pablo Conde 1028f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 1029a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 1030ddb615b4SJuan Pablo Conde 1031d39b1236SJayanth Dodderi Chidanand if (el2_implemented != EL_IMPL_NONE) { 1032d39b1236SJayanth Dodderi Chidanand 1033ddb615b4SJuan Pablo Conde /* 1034ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 1035ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 1036ddb615b4SJuan Pablo Conde */ 1037ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 1038ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 1039ddb615b4SJuan Pablo Conde } 10404a530b4cSJuan Pablo Conde 10414a530b4cSJuan Pablo Conde /* 10424a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 10434a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 10444a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 10454a530b4cSJuan Pablo Conde * behavior. 10464a530b4cSJuan Pablo Conde */ 10474a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 10484a530b4cSJuan Pablo Conde /* 10494a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 10504a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 10514a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 10524a530b4cSJuan Pablo Conde * initialization for this feature. 10534a530b4cSJuan Pablo Conde */ 10544a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 10554a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 10564a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 1057ddb615b4SJuan Pablo Conde } 10584a530b4cSJuan Pablo Conde 1059d39b1236SJayanth Dodderi Chidanand /* Condition to ensure EL2 is being used. */ 1060a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 1061da1a4591SJayanth Dodderi Chidanand /* Initialize SCTLR_EL2 register with reset value. */ 1062da1a4591SJayanth Dodderi Chidanand sctlr_el2 = SCTLR_EL2_RES1; 10635f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 10645f5d1ed7SLouis Mayencourt /* 1065d39b1236SJayanth Dodderi Chidanand * If workaround of errata 764081 for Cortex-A75 1066d39b1236SJayanth Dodderi Chidanand * is used then set SCTLR_EL2.IESB to enable 1067d39b1236SJayanth Dodderi Chidanand * Implicit Error Synchronization Barrier. 10685f5d1ed7SLouis Mayencourt */ 1069da1a4591SJayanth Dodderi Chidanand sctlr_el2 |= SCTLR_IESB_BIT; 1070da1a4591SJayanth Dodderi Chidanand #endif 1071da1a4591SJayanth Dodderi Chidanand write_sctlr_el2(sctlr_el2); 1072d39b1236SJayanth Dodderi Chidanand } else { 1073d39b1236SJayanth Dodderi Chidanand /* 1074d39b1236SJayanth Dodderi Chidanand * (scr_el3 & SCR_HCE_BIT==0) 1075d39b1236SJayanth Dodderi Chidanand * EL2 implemented but unused. 1076d39b1236SJayanth Dodderi Chidanand */ 1077b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 1078532ed618SSoby Mathew } 1079532ed618SSoby Mathew } 1080d39b1236SJayanth Dodderi Chidanand } 108117b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 108217b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 1083532ed618SSoby Mathew } 1084532ed618SSoby Mathew 108528f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 1086bb7b85a3SAndre Przywara 1087bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 1088bb7b85a3SAndre Przywara { 1089d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2()); 1090bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1091d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2()); 1092bb7b85a3SAndre Przywara } 1093d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2()); 1094d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2()); 1095d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2()); 1096d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2()); 1097bb7b85a3SAndre Przywara } 1098bb7b85a3SAndre Przywara 1099bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 1100bb7b85a3SAndre Przywara { 1101d6af2344SJayanth Dodderi Chidanand write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2)); 1102bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1103d6af2344SJayanth Dodderi Chidanand write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2)); 1104bb7b85a3SAndre Przywara } 1105d6af2344SJayanth Dodderi Chidanand write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2)); 1106d6af2344SJayanth Dodderi Chidanand write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2)); 1107d6af2344SJayanth Dodderi Chidanand write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2)); 1108d6af2344SJayanth Dodderi Chidanand write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2)); 1109bb7b85a3SAndre Przywara } 1110bb7b85a3SAndre Przywara 1111*33e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx) 1112*33e6aaacSArvind Ram Prakash { 1113*33e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2()); 1114*33e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2()); 1115*33e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2()); 1116*33e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2()); 1117*33e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2()); 1118*33e6aaacSArvind Ram Prakash } 1119*33e6aaacSArvind Ram Prakash 1120*33e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx) 1121*33e6aaacSArvind Ram Prakash { 1122*33e6aaacSArvind Ram Prakash write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2)); 1123*33e6aaacSArvind Ram Prakash write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2)); 1124*33e6aaacSArvind Ram Prakash write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2)); 1125*33e6aaacSArvind Ram Prakash write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2)); 1126*33e6aaacSArvind Ram Prakash write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2)); 1127*33e6aaacSArvind Ram Prakash } 1128*33e6aaacSArvind Ram Prakash 11297d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 11309448f2b8SAndre Przywara { 11319448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 11329448f2b8SAndre Przywara 11337d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2()); 11349448f2b8SAndre Przywara 11359448f2b8SAndre Przywara /* 11369448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 11379448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 11389448f2b8SAndre Przywara */ 11399448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 11409448f2b8SAndre Przywara return; 11419448f2b8SAndre Przywara } 11429448f2b8SAndre Przywara 11439448f2b8SAndre Przywara /* 11449448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 11459448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 11469448f2b8SAndre Przywara */ 11477d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2()); 11487d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2()); 11497d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2()); 11509448f2b8SAndre Przywara 11519448f2b8SAndre Przywara /* 11529448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 11539448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 11549448f2b8SAndre Przywara */ 11559448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 11569448f2b8SAndre Przywara case 7: 11577d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2()); 11589448f2b8SAndre Przywara __fallthrough; 11599448f2b8SAndre Przywara case 6: 11607d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2()); 11619448f2b8SAndre Przywara __fallthrough; 11629448f2b8SAndre Przywara case 5: 11637d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2()); 11649448f2b8SAndre Przywara __fallthrough; 11659448f2b8SAndre Przywara case 4: 11667d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2()); 11679448f2b8SAndre Przywara __fallthrough; 11689448f2b8SAndre Przywara case 3: 11697d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2()); 11709448f2b8SAndre Przywara __fallthrough; 11719448f2b8SAndre Przywara case 2: 11727d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2()); 11739448f2b8SAndre Przywara __fallthrough; 11749448f2b8SAndre Przywara case 1: 11757d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2()); 11769448f2b8SAndre Przywara break; 11779448f2b8SAndre Przywara } 11789448f2b8SAndre Przywara } 11799448f2b8SAndre Przywara 11807d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 11819448f2b8SAndre Przywara { 11829448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 11839448f2b8SAndre Przywara 11847d930c7eSJayanth Dodderi Chidanand write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2)); 11859448f2b8SAndre Przywara 11869448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 11879448f2b8SAndre Przywara return; 11889448f2b8SAndre Przywara } 11899448f2b8SAndre Przywara 11907d930c7eSJayanth Dodderi Chidanand write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2)); 11917d930c7eSJayanth Dodderi Chidanand write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2)); 11927d930c7eSJayanth Dodderi Chidanand write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2)); 11939448f2b8SAndre Przywara 11949448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 11959448f2b8SAndre Przywara case 7: 11967d930c7eSJayanth Dodderi Chidanand write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2)); 11979448f2b8SAndre Przywara __fallthrough; 11989448f2b8SAndre Przywara case 6: 11997d930c7eSJayanth Dodderi Chidanand write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2)); 12009448f2b8SAndre Przywara __fallthrough; 12019448f2b8SAndre Przywara case 5: 12027d930c7eSJayanth Dodderi Chidanand write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2)); 12039448f2b8SAndre Przywara __fallthrough; 12049448f2b8SAndre Przywara case 4: 12057d930c7eSJayanth Dodderi Chidanand write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2)); 12069448f2b8SAndre Przywara __fallthrough; 12079448f2b8SAndre Przywara case 3: 12087d930c7eSJayanth Dodderi Chidanand write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2)); 12099448f2b8SAndre Przywara __fallthrough; 12109448f2b8SAndre Przywara case 2: 12117d930c7eSJayanth Dodderi Chidanand write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2)); 12129448f2b8SAndre Przywara __fallthrough; 12139448f2b8SAndre Przywara case 1: 12147d930c7eSJayanth Dodderi Chidanand write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2)); 12159448f2b8SAndre Przywara break; 12169448f2b8SAndre Przywara } 12179448f2b8SAndre Przywara } 12189448f2b8SAndre Przywara 1219937d6fdbSManish Pandey /* --------------------------------------------------------------------------- 1220937d6fdbSManish Pandey * The following registers are not added: 1221937d6fdbSManish Pandey * ICH_AP0R<n>_EL2 1222937d6fdbSManish Pandey * ICH_AP1R<n>_EL2 1223937d6fdbSManish Pandey * ICH_LR<n>_EL2 1224937d6fdbSManish Pandey * 1225937d6fdbSManish Pandey * NOTE: For a system with S-EL2 present but not enabled, accessing 1226937d6fdbSManish Pandey * ICC_SRE_EL2 is undefined from EL3. To workaround this change the 1227937d6fdbSManish Pandey * SCR_EL3.NS = 1 before accessing this register. 1228937d6fdbSManish Pandey * --------------------------------------------------------------------------- 1229937d6fdbSManish Pandey */ 1230937d6fdbSManish Pandey static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx) 1231937d6fdbSManish Pandey { 1232937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1233d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1234937d6fdbSManish Pandey #else 1235937d6fdbSManish Pandey u_register_t scr_el3 = read_scr_el3(); 1236937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1237937d6fdbSManish Pandey isb(); 1238937d6fdbSManish Pandey 1239d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1240937d6fdbSManish Pandey 1241937d6fdbSManish Pandey write_scr_el3(scr_el3); 1242937d6fdbSManish Pandey isb(); 1243937d6fdbSManish Pandey #endif 1244d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2()); 1245d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2()); 1246937d6fdbSManish Pandey } 1247937d6fdbSManish Pandey 1248937d6fdbSManish Pandey static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx) 1249937d6fdbSManish Pandey { 1250937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1251d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1252937d6fdbSManish Pandey #else 1253937d6fdbSManish Pandey u_register_t scr_el3 = read_scr_el3(); 1254937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1255937d6fdbSManish Pandey isb(); 1256937d6fdbSManish Pandey 1257d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1258937d6fdbSManish Pandey 1259937d6fdbSManish Pandey write_scr_el3(scr_el3); 1260937d6fdbSManish Pandey isb(); 1261937d6fdbSManish Pandey #endif 1262d6af2344SJayanth Dodderi Chidanand write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2)); 1263d6af2344SJayanth Dodderi Chidanand write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2)); 1264937d6fdbSManish Pandey } 1265937d6fdbSManish Pandey 1266ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1267ac58e574SBoyan Karatotev * The following registers are not added: 1268ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1269ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1270ac58e574SBoyan Karatotev * ----------------------------------------------------- 1271ac58e574SBoyan Karatotev */ 1272ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1273ac58e574SBoyan Karatotev { 1274d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2()); 1275d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2()); 1276d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2()); 1277d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, amair_el2, read_amair_el2()); 1278d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2()); 1279d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2()); 1280d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2()); 1281ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1282d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2()); 1283ac58e574SBoyan Karatotev } 1284d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, elr_el2, read_elr_el2()); 1285d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, esr_el2, read_esr_el2()); 1286d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, far_el2, read_far_el2()); 1287d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2()); 1288d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2()); 1289d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2()); 1290d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2()); 1291d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mair_el2, read_mair_el2()); 1292d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2()); 1293d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2()); 1294d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2()); 1295d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sp_el2, read_sp_el2()); 1296d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2()); 1297d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2()); 1298d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2()); 1299d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2()); 1300d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2()); 1301d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2()); 1302d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2()); 1303d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2()); 1304ac58e574SBoyan Karatotev } 1305ac58e574SBoyan Karatotev 1306ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1307ac58e574SBoyan Karatotev { 1308d6af2344SJayanth Dodderi Chidanand write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2)); 1309d6af2344SJayanth Dodderi Chidanand write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2)); 1310d6af2344SJayanth Dodderi Chidanand write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2)); 1311d6af2344SJayanth Dodderi Chidanand write_amair_el2(read_el2_ctx_common(ctx, amair_el2)); 1312d6af2344SJayanth Dodderi Chidanand write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2)); 1313d6af2344SJayanth Dodderi Chidanand write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2)); 1314d6af2344SJayanth Dodderi Chidanand write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2)); 1315ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1316d6af2344SJayanth Dodderi Chidanand write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2)); 1317ac58e574SBoyan Karatotev } 1318d6af2344SJayanth Dodderi Chidanand write_elr_el2(read_el2_ctx_common(ctx, elr_el2)); 1319d6af2344SJayanth Dodderi Chidanand write_esr_el2(read_el2_ctx_common(ctx, esr_el2)); 1320d6af2344SJayanth Dodderi Chidanand write_far_el2(read_el2_ctx_common(ctx, far_el2)); 1321d6af2344SJayanth Dodderi Chidanand write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2)); 1322d6af2344SJayanth Dodderi Chidanand write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2)); 1323d6af2344SJayanth Dodderi Chidanand write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2)); 1324d6af2344SJayanth Dodderi Chidanand write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2)); 1325d6af2344SJayanth Dodderi Chidanand write_mair_el2(read_el2_ctx_common(ctx, mair_el2)); 1326d6af2344SJayanth Dodderi Chidanand write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2)); 1327d6af2344SJayanth Dodderi Chidanand write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2)); 1328d6af2344SJayanth Dodderi Chidanand write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2)); 1329d6af2344SJayanth Dodderi Chidanand write_sp_el2(read_el2_ctx_common(ctx, sp_el2)); 1330d6af2344SJayanth Dodderi Chidanand write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2)); 1331d6af2344SJayanth Dodderi Chidanand write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2)); 1332d6af2344SJayanth Dodderi Chidanand write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2)); 1333d6af2344SJayanth Dodderi Chidanand write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2)); 1334d6af2344SJayanth Dodderi Chidanand write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2)); 1335d6af2344SJayanth Dodderi Chidanand write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2)); 1336d6af2344SJayanth Dodderi Chidanand write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2)); 1337d6af2344SJayanth Dodderi Chidanand write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2)); 1338ac58e574SBoyan Karatotev } 1339ac58e574SBoyan Karatotev 134028f39f02SMax Shvetsov /******************************************************************************* 134128f39f02SMax Shvetsov * Save EL2 sysreg context 134228f39f02SMax Shvetsov ******************************************************************************/ 134328f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 134428f39f02SMax Shvetsov { 134528f39f02SMax Shvetsov cpu_context_t *ctx; 1346d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 134728f39f02SMax Shvetsov 134828f39f02SMax Shvetsov ctx = cm_get_context(security_state); 134928f39f02SMax Shvetsov assert(ctx != NULL); 135028f39f02SMax Shvetsov 1351d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1352d20052f3SZelalem Aweke 1353d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 1354937d6fdbSManish Pandey el2_sysregs_context_save_gic(el2_sysregs_ctx); 13550a33adc0SGovindraj Raja 1356c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1357a796d5aaSJayanth Dodderi Chidanand write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2()); 13580a33adc0SGovindraj Raja } 13599acff28aSArvind Ram Prakash 13609448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 13617d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_save_mpam(el2_sysregs_ctx); 13629448f2b8SAndre Przywara } 1363bb7b85a3SAndre Przywara 1364de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1365d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1366de8c4892SAndre Przywara } 1367bb7b85a3SAndre Przywara 1368*33e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 1369*33e6aaacSArvind Ram Prakash el2_sysregs_context_save_fgt2(el2_sysregs_ctx); 1370*33e6aaacSArvind Ram Prakash } 1371*33e6aaacSArvind Ram Prakash 1372b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1373d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2()); 1374b8f03d29SAndre Przywara } 1375b8f03d29SAndre Przywara 1376ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1377d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2, 1378d6af2344SJayanth Dodderi Chidanand read_contextidr_el2()); 1379d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2()); 1380ea735bf5SAndre Przywara } 13816503ff29SAndre Przywara 13826503ff29SAndre Przywara if (is_feat_ras_supported()) { 1383d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2()); 1384d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2()); 13856503ff29SAndre Przywara } 1386d5384b69SAndre Przywara 1387d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1388d6af2344SJayanth Dodderi Chidanand write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2()); 1389d5384b69SAndre Przywara } 1390d5384b69SAndre Przywara 1391fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1392d6af2344SJayanth Dodderi Chidanand write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2()); 1393fc8d2d39SAndre Przywara } 13947db710f0SAndre Przywara 13957db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1396d6af2344SJayanth Dodderi Chidanand write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2, 1397d6af2344SJayanth Dodderi Chidanand read_scxtnum_el2()); 13987db710f0SAndre Przywara } 13997db710f0SAndre Przywara 1400c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1401d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2()); 1402c5a3ebbdSAndre Przywara } 1403d6af2344SJayanth Dodderi Chidanand 1404d3331603SMark Brown if (is_feat_tcr2_supported()) { 1405d6af2344SJayanth Dodderi Chidanand write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2()); 1406d3331603SMark Brown } 1407d6af2344SJayanth Dodderi Chidanand 1408062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1409d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2()); 1410d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2()); 1411062b6c6bSMark Brown } 1412d6af2344SJayanth Dodderi Chidanand 1413062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1414d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2()); 1415062b6c6bSMark Brown } 1416d6af2344SJayanth Dodderi Chidanand 1417d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1418d6af2344SJayanth Dodderi Chidanand write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2()); 1419d6af2344SJayanth Dodderi Chidanand } 1420d6af2344SJayanth Dodderi Chidanand 1421688ab57bSMark Brown if (is_feat_gcs_supported()) { 14226aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2()); 14236aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2()); 1424688ab57bSMark Brown } 142528f39f02SMax Shvetsov } 142628f39f02SMax Shvetsov 142728f39f02SMax Shvetsov /******************************************************************************* 142828f39f02SMax Shvetsov * Restore EL2 sysreg context 142928f39f02SMax Shvetsov ******************************************************************************/ 143028f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 143128f39f02SMax Shvetsov { 143228f39f02SMax Shvetsov cpu_context_t *ctx; 1433d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 143428f39f02SMax Shvetsov 143528f39f02SMax Shvetsov ctx = cm_get_context(security_state); 143628f39f02SMax Shvetsov assert(ctx != NULL); 143728f39f02SMax Shvetsov 1438d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1439d20052f3SZelalem Aweke 1440d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 1441937d6fdbSManish Pandey el2_sysregs_context_restore_gic(el2_sysregs_ctx); 144230788a84SGovindraj Raja 1443c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1444a796d5aaSJayanth Dodderi Chidanand write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2)); 144530788a84SGovindraj Raja } 14469acff28aSArvind Ram Prakash 14479448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 14487d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 14499448f2b8SAndre Przywara } 1450bb7b85a3SAndre Przywara 1451de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1452d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1453de8c4892SAndre Przywara } 1454bb7b85a3SAndre Przywara 1455*33e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 1456*33e6aaacSArvind Ram Prakash el2_sysregs_context_restore_fgt2(el2_sysregs_ctx); 1457*33e6aaacSArvind Ram Prakash } 1458*33e6aaacSArvind Ram Prakash 1459b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1460d6af2344SJayanth Dodderi Chidanand write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2)); 1461b8f03d29SAndre Przywara } 1462b8f03d29SAndre Przywara 1463ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1464d6af2344SJayanth Dodderi Chidanand write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx, 1465d6af2344SJayanth Dodderi Chidanand contextidr_el2)); 1466d6af2344SJayanth Dodderi Chidanand write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2)); 1467ea735bf5SAndre Przywara } 14686503ff29SAndre Przywara 14696503ff29SAndre Przywara if (is_feat_ras_supported()) { 1470d6af2344SJayanth Dodderi Chidanand write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2)); 1471d6af2344SJayanth Dodderi Chidanand write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2)); 14726503ff29SAndre Przywara } 1473d5384b69SAndre Przywara 1474d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1475d6af2344SJayanth Dodderi Chidanand write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2)); 1476fc8d2d39SAndre Przywara } 14777db710f0SAndre Przywara 1478d6af2344SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 1479d6af2344SJayanth Dodderi Chidanand write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2)); 1480d6af2344SJayanth Dodderi Chidanand } 1481d6af2344SJayanth Dodderi Chidanand 14827db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1483d6af2344SJayanth Dodderi Chidanand write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx, 1484d6af2344SJayanth Dodderi Chidanand scxtnum_el2)); 14857db710f0SAndre Przywara } 14867db710f0SAndre Przywara 1487c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1488d6af2344SJayanth Dodderi Chidanand write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2)); 1489c5a3ebbdSAndre Przywara } 1490d6af2344SJayanth Dodderi Chidanand 1491d3331603SMark Brown if (is_feat_tcr2_supported()) { 1492d6af2344SJayanth Dodderi Chidanand write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2)); 1493d3331603SMark Brown } 1494d6af2344SJayanth Dodderi Chidanand 1495062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1496d6af2344SJayanth Dodderi Chidanand write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2)); 1497d6af2344SJayanth Dodderi Chidanand write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2)); 1498062b6c6bSMark Brown } 1499d6af2344SJayanth Dodderi Chidanand 1500062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1501d6af2344SJayanth Dodderi Chidanand write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2)); 1502062b6c6bSMark Brown } 1503d6af2344SJayanth Dodderi Chidanand 1504d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1505d6af2344SJayanth Dodderi Chidanand write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2)); 1506d6af2344SJayanth Dodderi Chidanand } 1507d6af2344SJayanth Dodderi Chidanand 1508688ab57bSMark Brown if (is_feat_gcs_supported()) { 1509d6af2344SJayanth Dodderi Chidanand write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2)); 1510d6af2344SJayanth Dodderi Chidanand write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2)); 1511688ab57bSMark Brown } 151228f39f02SMax Shvetsov } 151328f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 151428f39f02SMax Shvetsov 1515532ed618SSoby Mathew /******************************************************************************* 15168b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 15178b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 15188b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 15198b95e848SZelalem Aweke * cm_prepare_el3_exit function. 15208b95e848SZelalem Aweke ******************************************************************************/ 15218b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 15228b95e848SZelalem Aweke { 15238b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 15244085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 15258b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 15268b95e848SZelalem Aweke assert(ctx != NULL); 15278b95e848SZelalem Aweke 1528b515f541SZelalem Aweke /* Assert that EL2 is used. */ 15294085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1530b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1531b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 15324085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 15338b95e848SZelalem Aweke 15348b95e848SZelalem Aweke /* Restore EL2 and EL1 sysreg contexts */ 15358b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 15368b95e848SZelalem Aweke cm_el1_sysregs_context_restore(NON_SECURE); 15378b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 15388b95e848SZelalem Aweke #else 15398b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 15408b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 15418b95e848SZelalem Aweke } 15428b95e848SZelalem Aweke 154359f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx) 154459f8882bSJayanth Dodderi Chidanand { 154559f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SPSR_EL1, read_spsr_el1()); 154659f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_ELR_EL1, read_elr_el1()); 154759f8882bSJayanth Dodderi Chidanand 154859f8882bSJayanth Dodderi Chidanand #if !ERRATA_SPECULATIVE_AT 154959f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SCTLR_EL1, read_sctlr_el1()); 155059f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TCR_EL1, read_tcr_el1()); 155159f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 155259f8882bSJayanth Dodderi Chidanand 155359f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CPACR_EL1, read_cpacr_el1()); 155459f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CSSELR_EL1, read_csselr_el1()); 155559f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SP_EL1, read_sp_el1()); 155659f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_ESR_EL1, read_esr_el1()); 155759f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TTBR0_EL1, read_ttbr0_el1()); 155859f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TTBR1_EL1, read_ttbr1_el1()); 155959f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_MAIR_EL1, read_mair_el1()); 156059f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_AMAIR_EL1, read_amair_el1()); 156159f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_ACTLR_EL1, read_actlr_el1()); 156259f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TPIDR_EL1, read_tpidr_el1()); 156359f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TPIDR_EL0, read_tpidr_el0()); 156459f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TPIDRRO_EL0, read_tpidrro_el0()); 156559f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_PAR_EL1, read_par_el1()); 156659f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_FAR_EL1, read_far_el1()); 156759f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_AFSR0_EL1, read_afsr0_el1()); 156859f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_AFSR1_EL1, read_afsr1_el1()); 156959f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CONTEXTIDR_EL1, read_contextidr_el1()); 157059f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_VBAR_EL1, read_vbar_el1()); 1571ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_MDCCINT_EL1, read_mdccint_el1()); 1572ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_MDSCR_EL1, read_mdscr_el1()); 157359f8882bSJayanth Dodderi Chidanand 157459f8882bSJayanth Dodderi Chidanand #if CTX_INCLUDE_AARCH32_REGS 157559f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SPSR_ABT, read_spsr_abt()); 157659f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SPSR_UND, read_spsr_und()); 157759f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SPSR_IRQ, read_spsr_irq()); 157859f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SPSR_FIQ, read_spsr_fiq()); 157959f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_DACR32_EL2, read_dacr32_el2()); 158059f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_IFSR32_EL2, read_ifsr32_el2()); 158159f8882bSJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_AARCH32_REGS */ 158259f8882bSJayanth Dodderi Chidanand 158359f8882bSJayanth Dodderi Chidanand #if NS_TIMER_SWITCH 158459f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CNTP_CTL_EL0, read_cntp_ctl_el0()); 158559f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CNTP_CVAL_EL0, read_cntp_cval_el0()); 158659f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CNTV_CTL_EL0, read_cntv_ctl_el0()); 158759f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CNTV_CVAL_EL0, read_cntv_cval_el0()); 158859f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CNTKCTL_EL1, read_cntkctl_el1()); 158959f8882bSJayanth Dodderi Chidanand #endif /* NS_TIMER_SWITCH */ 159059f8882bSJayanth Dodderi Chidanand 1591c282384dSGovindraj Raja #if ENABLE_FEAT_MTE2 159259f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TFSRE0_EL1, read_tfsre0_el1()); 159359f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TFSR_EL1, read_tfsr_el1()); 159459f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_RGSR_EL1, read_rgsr_el1()); 159559f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_GCR_EL1, read_gcr_el1()); 1596c282384dSGovindraj Raja #endif /* ENABLE_FEAT_MTE2 */ 159759f8882bSJayanth Dodderi Chidanand 1598ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_RAS 1599ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 1600ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_DISR_EL1, read_disr_el1()); 1601ed9bb824SMadhukar Pappireddy } 1602ed9bb824SMadhukar Pappireddy #endif 1603ed9bb824SMadhukar Pappireddy 1604ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1PIE 1605ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 1606ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_PIRE0_EL1, read_pire0_el1()); 1607ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_PIR_EL1, read_pir_el1()); 1608ed9bb824SMadhukar Pappireddy } 1609ed9bb824SMadhukar Pappireddy #endif 1610ed9bb824SMadhukar Pappireddy 1611ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1POE 1612ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 1613ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_POR_EL1, read_por_el1()); 1614ed9bb824SMadhukar Pappireddy } 1615ed9bb824SMadhukar Pappireddy #endif 1616ed9bb824SMadhukar Pappireddy 1617ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S2POE 1618ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 1619ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_S2POR_EL1, read_s2por_el1()); 1620ed9bb824SMadhukar Pappireddy } 1621ed9bb824SMadhukar Pappireddy #endif 1622ed9bb824SMadhukar Pappireddy 1623ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_TCR2 1624ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 1625ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_TCR2_EL1, read_tcr2_el1()); 1626ed9bb824SMadhukar Pappireddy } 1627ed9bb824SMadhukar Pappireddy #endif 1628d6c76e6cSMadhukar Pappireddy 1629d6c76e6cSMadhukar Pappireddy #if ENABLE_TRF_FOR_NS 1630d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 1631d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_TRFCR_EL1, read_trfcr_el1()); 1632d6c76e6cSMadhukar Pappireddy } 1633d6c76e6cSMadhukar Pappireddy #endif 1634d6c76e6cSMadhukar Pappireddy 1635d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_CSV2_2 1636d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 1637d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_SCXTNUM_EL0, read_scxtnum_el0()); 1638d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_SCXTNUM_EL1, read_scxtnum_el1()); 1639d6c76e6cSMadhukar Pappireddy } 1640d6c76e6cSMadhukar Pappireddy #endif 1641d6c76e6cSMadhukar Pappireddy 1642d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_GCS 1643d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 1644d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_GCSCR_EL1, read_gcscr_el1()); 1645d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_GCSCRE0_EL1, read_gcscre0_el1()); 1646d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_GCSPR_EL1, read_gcspr_el1()); 1647d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_GCSPR_EL0, read_gcspr_el0()); 1648d6c76e6cSMadhukar Pappireddy } 1649d6c76e6cSMadhukar Pappireddy #endif 165059f8882bSJayanth Dodderi Chidanand } 165159f8882bSJayanth Dodderi Chidanand 165259f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx) 165359f8882bSJayanth Dodderi Chidanand { 165459f8882bSJayanth Dodderi Chidanand write_spsr_el1(read_ctx_reg(ctx, CTX_SPSR_EL1)); 165559f8882bSJayanth Dodderi Chidanand write_elr_el1(read_ctx_reg(ctx, CTX_ELR_EL1)); 165659f8882bSJayanth Dodderi Chidanand 165759f8882bSJayanth Dodderi Chidanand #if !ERRATA_SPECULATIVE_AT 165859f8882bSJayanth Dodderi Chidanand write_sctlr_el1(read_ctx_reg(ctx, CTX_SCTLR_EL1)); 165959f8882bSJayanth Dodderi Chidanand write_tcr_el1(read_ctx_reg(ctx, CTX_TCR_EL1)); 166059f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 166159f8882bSJayanth Dodderi Chidanand 166259f8882bSJayanth Dodderi Chidanand write_cpacr_el1(read_ctx_reg(ctx, CTX_CPACR_EL1)); 166359f8882bSJayanth Dodderi Chidanand write_csselr_el1(read_ctx_reg(ctx, CTX_CSSELR_EL1)); 166459f8882bSJayanth Dodderi Chidanand write_sp_el1(read_ctx_reg(ctx, CTX_SP_EL1)); 166559f8882bSJayanth Dodderi Chidanand write_esr_el1(read_ctx_reg(ctx, CTX_ESR_EL1)); 166659f8882bSJayanth Dodderi Chidanand write_ttbr0_el1(read_ctx_reg(ctx, CTX_TTBR0_EL1)); 166759f8882bSJayanth Dodderi Chidanand write_ttbr1_el1(read_ctx_reg(ctx, CTX_TTBR1_EL1)); 166859f8882bSJayanth Dodderi Chidanand write_mair_el1(read_ctx_reg(ctx, CTX_MAIR_EL1)); 166959f8882bSJayanth Dodderi Chidanand write_amair_el1(read_ctx_reg(ctx, CTX_AMAIR_EL1)); 167059f8882bSJayanth Dodderi Chidanand write_actlr_el1(read_ctx_reg(ctx, CTX_ACTLR_EL1)); 167159f8882bSJayanth Dodderi Chidanand write_tpidr_el1(read_ctx_reg(ctx, CTX_TPIDR_EL1)); 167259f8882bSJayanth Dodderi Chidanand write_tpidr_el0(read_ctx_reg(ctx, CTX_TPIDR_EL0)); 167359f8882bSJayanth Dodderi Chidanand write_tpidrro_el0(read_ctx_reg(ctx, CTX_TPIDRRO_EL0)); 167459f8882bSJayanth Dodderi Chidanand write_par_el1(read_ctx_reg(ctx, CTX_PAR_EL1)); 167559f8882bSJayanth Dodderi Chidanand write_far_el1(read_ctx_reg(ctx, CTX_FAR_EL1)); 167659f8882bSJayanth Dodderi Chidanand write_afsr0_el1(read_ctx_reg(ctx, CTX_AFSR0_EL1)); 167759f8882bSJayanth Dodderi Chidanand write_afsr1_el1(read_ctx_reg(ctx, CTX_AFSR1_EL1)); 167859f8882bSJayanth Dodderi Chidanand write_contextidr_el1(read_ctx_reg(ctx, CTX_CONTEXTIDR_EL1)); 167959f8882bSJayanth Dodderi Chidanand write_vbar_el1(read_ctx_reg(ctx, CTX_VBAR_EL1)); 1680ed9bb824SMadhukar Pappireddy write_mdccint_el1(read_ctx_reg(ctx, CTX_MDCCINT_EL1)); 1681ed9bb824SMadhukar Pappireddy write_mdscr_el1(read_ctx_reg(ctx, CTX_MDSCR_EL1)); 168259f8882bSJayanth Dodderi Chidanand 168359f8882bSJayanth Dodderi Chidanand #if CTX_INCLUDE_AARCH32_REGS 168459f8882bSJayanth Dodderi Chidanand write_spsr_abt(read_ctx_reg(ctx, CTX_SPSR_ABT)); 168559f8882bSJayanth Dodderi Chidanand write_spsr_und(read_ctx_reg(ctx, CTX_SPSR_UND)); 168659f8882bSJayanth Dodderi Chidanand write_spsr_irq(read_ctx_reg(ctx, CTX_SPSR_IRQ)); 168759f8882bSJayanth Dodderi Chidanand write_spsr_fiq(read_ctx_reg(ctx, CTX_SPSR_FIQ)); 168859f8882bSJayanth Dodderi Chidanand write_dacr32_el2(read_ctx_reg(ctx, CTX_DACR32_EL2)); 168959f8882bSJayanth Dodderi Chidanand write_ifsr32_el2(read_ctx_reg(ctx, CTX_IFSR32_EL2)); 169059f8882bSJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_AARCH32_REGS */ 169159f8882bSJayanth Dodderi Chidanand 169259f8882bSJayanth Dodderi Chidanand #if NS_TIMER_SWITCH 169359f8882bSJayanth Dodderi Chidanand write_cntp_ctl_el0(read_ctx_reg(ctx, CTX_CNTP_CTL_EL0)); 169459f8882bSJayanth Dodderi Chidanand write_cntp_cval_el0(read_ctx_reg(ctx, CTX_CNTP_CVAL_EL0)); 169559f8882bSJayanth Dodderi Chidanand write_cntv_ctl_el0(read_ctx_reg(ctx, CTX_CNTV_CTL_EL0)); 169659f8882bSJayanth Dodderi Chidanand write_cntv_cval_el0(read_ctx_reg(ctx, CTX_CNTV_CVAL_EL0)); 169759f8882bSJayanth Dodderi Chidanand write_cntkctl_el1(read_ctx_reg(ctx, CTX_CNTKCTL_EL1)); 169859f8882bSJayanth Dodderi Chidanand #endif /* NS_TIMER_SWITCH */ 169959f8882bSJayanth Dodderi Chidanand 1700c282384dSGovindraj Raja #if ENABLE_FEAT_MTE2 170159f8882bSJayanth Dodderi Chidanand write_tfsre0_el1(read_ctx_reg(ctx, CTX_TFSRE0_EL1)); 170259f8882bSJayanth Dodderi Chidanand write_tfsr_el1(read_ctx_reg(ctx, CTX_TFSR_EL1)); 170359f8882bSJayanth Dodderi Chidanand write_rgsr_el1(read_ctx_reg(ctx, CTX_RGSR_EL1)); 170459f8882bSJayanth Dodderi Chidanand write_gcr_el1(read_ctx_reg(ctx, CTX_GCR_EL1)); 1705c282384dSGovindraj Raja #endif /* ENABLE_FEAT_MTE2 */ 170659f8882bSJayanth Dodderi Chidanand 1707ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_RAS 1708ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 1709ed9bb824SMadhukar Pappireddy write_disr_el1(read_ctx_reg(ctx, CTX_DISR_EL1)); 1710ed9bb824SMadhukar Pappireddy } 1711ed9bb824SMadhukar Pappireddy #endif 1712ed9bb824SMadhukar Pappireddy 1713ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1PIE 1714ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 1715ed9bb824SMadhukar Pappireddy write_pire0_el1(read_ctx_reg(ctx, CTX_PIRE0_EL1)); 1716ed9bb824SMadhukar Pappireddy write_pir_el1(read_ctx_reg(ctx, CTX_PIR_EL1)); 1717ed9bb824SMadhukar Pappireddy } 1718ed9bb824SMadhukar Pappireddy #endif 1719ed9bb824SMadhukar Pappireddy 1720ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1POE 1721ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 1722ed9bb824SMadhukar Pappireddy write_por_el1(read_ctx_reg(ctx, CTX_POR_EL1)); 1723ed9bb824SMadhukar Pappireddy } 1724ed9bb824SMadhukar Pappireddy #endif 1725ed9bb824SMadhukar Pappireddy 1726ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S2POE 1727ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 1728ed9bb824SMadhukar Pappireddy write_s2por_el1(read_ctx_reg(ctx, CTX_S2POR_EL1)); 1729ed9bb824SMadhukar Pappireddy } 1730ed9bb824SMadhukar Pappireddy #endif 1731ed9bb824SMadhukar Pappireddy 1732ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_TCR2 1733ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 1734ed9bb824SMadhukar Pappireddy write_tcr2_el1(read_ctx_reg(ctx, CTX_TCR2_EL1)); 1735ed9bb824SMadhukar Pappireddy } 1736ed9bb824SMadhukar Pappireddy #endif 1737d6c76e6cSMadhukar Pappireddy 1738d6c76e6cSMadhukar Pappireddy #if ENABLE_TRF_FOR_NS 1739d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 1740d6c76e6cSMadhukar Pappireddy write_trfcr_el1(read_ctx_reg(ctx, CTX_TRFCR_EL1)); 1741d6c76e6cSMadhukar Pappireddy } 1742d6c76e6cSMadhukar Pappireddy #endif 1743d6c76e6cSMadhukar Pappireddy 1744d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_CSV2_2 1745d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 1746d6c76e6cSMadhukar Pappireddy write_scxtnum_el0(read_ctx_reg(ctx, CTX_SCXTNUM_EL0)); 1747d6c76e6cSMadhukar Pappireddy write_scxtnum_el1(read_ctx_reg(ctx, CTX_SCXTNUM_EL1)); 1748d6c76e6cSMadhukar Pappireddy } 1749d6c76e6cSMadhukar Pappireddy #endif 1750d6c76e6cSMadhukar Pappireddy 1751d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_GCS 1752d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 1753d6c76e6cSMadhukar Pappireddy write_gcscr_el1(read_ctx_reg(ctx, CTX_GCSCR_EL1)); 1754d6c76e6cSMadhukar Pappireddy write_gcscre0_el1(read_ctx_reg(ctx, CTX_GCSCRE0_EL1)); 1755d6c76e6cSMadhukar Pappireddy write_gcspr_el1(read_ctx_reg(ctx, CTX_GCSPR_EL1)); 1756d6c76e6cSMadhukar Pappireddy write_gcspr_el0(read_ctx_reg(ctx, CTX_GCSPR_EL0)); 1757d6c76e6cSMadhukar Pappireddy } 1758d6c76e6cSMadhukar Pappireddy #endif 175959f8882bSJayanth Dodderi Chidanand } 176059f8882bSJayanth Dodderi Chidanand 17618b95e848SZelalem Aweke /******************************************************************************* 1762532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 1763532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 1764532ed618SSoby Mathew * state. 1765532ed618SSoby Mathew ******************************************************************************/ 1766532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1767532ed618SSoby Mathew { 1768532ed618SSoby Mathew cpu_context_t *ctx; 1769532ed618SSoby Mathew 1770532ed618SSoby Mathew ctx = cm_get_context(security_state); 1771a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1772532ed618SSoby Mathew 17732825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 177417b4c0ddSDimitris Papastamos 177517b4c0ddSDimitris Papastamos #if IMAGE_BL31 177617b4c0ddSDimitris Papastamos if (security_state == SECURE) 177717b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 177817b4c0ddSDimitris Papastamos else 177917b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 178017b4c0ddSDimitris Papastamos #endif 1781532ed618SSoby Mathew } 1782532ed618SSoby Mathew 1783532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1784532ed618SSoby Mathew { 1785532ed618SSoby Mathew cpu_context_t *ctx; 1786532ed618SSoby Mathew 1787532ed618SSoby Mathew ctx = cm_get_context(security_state); 1788a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1789532ed618SSoby Mathew 17902825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 179117b4c0ddSDimitris Papastamos 179217b4c0ddSDimitris Papastamos #if IMAGE_BL31 179317b4c0ddSDimitris Papastamos if (security_state == SECURE) 179417b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 179517b4c0ddSDimitris Papastamos else 179617b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 179717b4c0ddSDimitris Papastamos #endif 1798532ed618SSoby Mathew } 1799532ed618SSoby Mathew 1800532ed618SSoby Mathew /******************************************************************************* 1801532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1802532ed618SSoby Mathew * given security state with the given entrypoint 1803532ed618SSoby Mathew ******************************************************************************/ 1804532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1805532ed618SSoby Mathew { 1806532ed618SSoby Mathew cpu_context_t *ctx; 1807532ed618SSoby Mathew el3_state_t *state; 1808532ed618SSoby Mathew 1809532ed618SSoby Mathew ctx = cm_get_context(security_state); 1810a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1811532ed618SSoby Mathew 1812532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1813532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1814532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1815532ed618SSoby Mathew } 1816532ed618SSoby Mathew 1817532ed618SSoby Mathew /******************************************************************************* 1818532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1819532ed618SSoby Mathew * pertaining to the given security state 1820532ed618SSoby Mathew ******************************************************************************/ 1821532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 1822532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 1823532ed618SSoby Mathew { 1824532ed618SSoby Mathew cpu_context_t *ctx; 1825532ed618SSoby Mathew el3_state_t *state; 1826532ed618SSoby Mathew 1827532ed618SSoby Mathew ctx = cm_get_context(security_state); 1828a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1829532ed618SSoby Mathew 1830532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1831532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1832532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1833532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 1834532ed618SSoby Mathew } 1835532ed618SSoby Mathew 1836532ed618SSoby Mathew /******************************************************************************* 1837532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 1838532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 1839532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 1840532ed618SSoby Mathew ******************************************************************************/ 1841532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 1842532ed618SSoby Mathew uint32_t bit_pos, 1843532ed618SSoby Mathew uint32_t value) 1844532ed618SSoby Mathew { 1845532ed618SSoby Mathew cpu_context_t *ctx; 1846532ed618SSoby Mathew el3_state_t *state; 1847f1be00daSLouis Mayencourt u_register_t scr_el3; 1848532ed618SSoby Mathew 1849532ed618SSoby Mathew ctx = cm_get_context(security_state); 1850a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1851532ed618SSoby Mathew 1852532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 1853d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 1854532ed618SSoby Mathew 1855532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 1856a0fee747SAntonio Nino Diaz assert(value <= 1U); 1857532ed618SSoby Mathew 1858532ed618SSoby Mathew /* 1859532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 1860532ed618SSoby Mathew * and set it to its new value. 1861532ed618SSoby Mathew */ 1862532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1863f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1864d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 1865f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 1866532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1867532ed618SSoby Mathew } 1868532ed618SSoby Mathew 1869532ed618SSoby Mathew /******************************************************************************* 1870532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 1871532ed618SSoby Mathew * given security state. 1872532ed618SSoby Mathew ******************************************************************************/ 1873f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 1874532ed618SSoby Mathew { 1875532ed618SSoby Mathew cpu_context_t *ctx; 1876532ed618SSoby Mathew el3_state_t *state; 1877532ed618SSoby Mathew 1878532ed618SSoby Mathew ctx = cm_get_context(security_state); 1879a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1880532ed618SSoby Mathew 1881532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1882532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1883f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 1884532ed618SSoby Mathew } 1885532ed618SSoby Mathew 1886532ed618SSoby Mathew /******************************************************************************* 1887532ed618SSoby Mathew * This function is used to program the context that's used for exception 1888532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 1889532ed618SSoby Mathew * the required security state 1890532ed618SSoby Mathew ******************************************************************************/ 1891532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 1892532ed618SSoby Mathew { 1893532ed618SSoby Mathew cpu_context_t *ctx; 1894532ed618SSoby Mathew 1895532ed618SSoby Mathew ctx = cm_get_context(security_state); 1896a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1897532ed618SSoby Mathew 1898532ed618SSoby Mathew cm_set_next_context(ctx); 1899532ed618SSoby Mathew } 1900