xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 29d0ee542dc171d3b75db82c7f7f2dae0ffab64f)
1532ed618SSoby Mathew /*
2f1be00daSLouis Mayencourt  * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #include <assert.h>
840daecc1SAntonio Nino Diaz #include <stdbool.h>
9532ed618SSoby Mathew #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <platform_def.h>
1209d40e0eSAntonio Nino Diaz 
1309d40e0eSAntonio Nino Diaz #include <arch.h>
1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
15b7e398d6SSoby Mathew #include <arch_features.h>
1609d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1709d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1809d40e0eSAntonio Nino Diaz #include <context.h>
1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2109d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
2209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
2309d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
2409d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
256cac724dSjohpow01 #include <lib/extensions/twed.h>
2609d40e0eSAntonio Nino Diaz #include <lib/utils.h>
27532ed618SSoby Mathew 
28532ed618SSoby Mathew 
29532ed618SSoby Mathew /*******************************************************************************
30532ed618SSoby Mathew  * Context management library initialisation routine. This library is used by
31532ed618SSoby Mathew  * runtime services to share pointers to 'cpu_context' structures for the secure
32532ed618SSoby Mathew  * and non-secure states. Management of the structures and their associated
33532ed618SSoby Mathew  * memory is not done by the context management library e.g. the PSCI service
34532ed618SSoby Mathew  * manages the cpu context used for entry from and exit to the non-secure state.
35532ed618SSoby Mathew  * The Secure payload dispatcher service manages the context(s) corresponding to
36532ed618SSoby Mathew  * the secure state. It also uses this library to get access to the non-secure
37532ed618SSoby Mathew  * state cpu context pointers.
38532ed618SSoby Mathew  * Lastly, this library provides the api to make SP_EL3 point to the cpu context
39532ed618SSoby Mathew  * which will used for programming an entry into a lower EL. The same context
40532ed618SSoby Mathew  * will used to save state upon exception entry from that EL.
41532ed618SSoby Mathew  ******************************************************************************/
4287c85134SDaniel Boulby void __init cm_init(void)
43532ed618SSoby Mathew {
44532ed618SSoby Mathew 	/*
45532ed618SSoby Mathew 	 * The context management library has only global data to intialize, but
46532ed618SSoby Mathew 	 * that will be done when the BSS is zeroed out
47532ed618SSoby Mathew 	 */
48532ed618SSoby Mathew }
49532ed618SSoby Mathew 
50532ed618SSoby Mathew /*******************************************************************************
51532ed618SSoby Mathew  * The following function initializes the cpu_context 'ctx' for
52532ed618SSoby Mathew  * first use, and sets the initial entrypoint state as specified by the
53532ed618SSoby Mathew  * entry_point_info structure.
54532ed618SSoby Mathew  *
55532ed618SSoby Mathew  * The security state to initialize is determined by the SECURE attribute
561634cae8SAntonio Nino Diaz  * of the entry_point_info.
57532ed618SSoby Mathew  *
588aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
59532ed618SSoby Mathew  * timer availability for the new execution context.
60532ed618SSoby Mathew  *
61532ed618SSoby Mathew  * To prepare the register state for entry call cm_prepare_el3_exit() and
62532ed618SSoby Mathew  * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
63532ed618SSoby Mathew  * cm_e1_sysreg_context_restore().
64532ed618SSoby Mathew  ******************************************************************************/
651634cae8SAntonio Nino Diaz void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
66532ed618SSoby Mathew {
67532ed618SSoby Mathew 	unsigned int security_state;
68f1be00daSLouis Mayencourt 	u_register_t scr_el3;
69532ed618SSoby Mathew 	el3_state_t *state;
70532ed618SSoby Mathew 	gp_regs_t *gp_regs;
71eeb5a7b5SDeepika Bhavnani 	u_register_t sctlr_elx, actlr_elx;
72532ed618SSoby Mathew 
73a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
74532ed618SSoby Mathew 
75532ed618SSoby Mathew 	security_state = GET_SECURITY_STATE(ep->h.attr);
76532ed618SSoby Mathew 
77532ed618SSoby Mathew 	/* Clear any residual register values from the context */
7832f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
79532ed618SSoby Mathew 
80532ed618SSoby Mathew 	/*
8118f2efd6SDavid Cunado 	 * SCR_EL3 was initialised during reset sequence in macro
8218f2efd6SDavid Cunado 	 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
8318f2efd6SDavid Cunado 	 * affect the next EL.
8418f2efd6SDavid Cunado 	 *
8518f2efd6SDavid Cunado 	 * The following fields are initially set to zero and then updated to
8618f2efd6SDavid Cunado 	 * the required value depending on the state of the SPSR_EL3 and the
8718f2efd6SDavid Cunado 	 * Security state and entrypoint attributes of the next EL.
88532ed618SSoby Mathew 	 */
89f1be00daSLouis Mayencourt 	scr_el3 = read_scr();
90532ed618SSoby Mathew 	scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
91532ed618SSoby Mathew 			SCR_ST_BIT | SCR_HCE_BIT);
9218f2efd6SDavid Cunado 	/*
9318f2efd6SDavid Cunado 	 * SCR_NS: Set the security state of the next EL.
9418f2efd6SDavid Cunado 	 */
95532ed618SSoby Mathew 	if (security_state != SECURE)
96532ed618SSoby Mathew 		scr_el3 |= SCR_NS_BIT;
9718f2efd6SDavid Cunado 	/*
9818f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
9918f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
10018f2efd6SDavid Cunado 	 */
101532ed618SSoby Mathew 	if (GET_RW(ep->spsr) == MODE_RW_64)
102532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
10318f2efd6SDavid Cunado 	/*
10418f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
10518f2efd6SDavid Cunado 	 *  Secure timer registers to EL3, from AArch64 state only, if specified
10618f2efd6SDavid Cunado 	 *  by the entrypoint attributes.
10718f2efd6SDavid Cunado 	 */
108a0fee747SAntonio Nino Diaz 	if (EP_GET_ST(ep->h.attr) != 0U)
109532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
110532ed618SSoby Mathew 
11124f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST
11218f2efd6SDavid Cunado 	/*
11318f2efd6SDavid Cunado 	 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
11418f2efd6SDavid Cunado 	 *  to EL3 when executing at a lower EL. When executing at EL3, External
11518f2efd6SDavid Cunado 	 *  Aborts are taken to EL3.
11618f2efd6SDavid Cunado 	 */
117532ed618SSoby Mathew 	scr_el3 &= ~SCR_EA_BIT;
118532ed618SSoby Mathew #endif
119532ed618SSoby Mathew 
1201a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
1211a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
1221a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
1231a7c1cfeSJeenu Viswambharan #endif
1241a7c1cfeSJeenu Viswambharan 
1255283962eSAntonio Nino Diaz #if !CTX_INCLUDE_PAUTH_REGS
1265283962eSAntonio Nino Diaz 	/*
1275283962eSAntonio Nino Diaz 	 * If the pointer authentication registers aren't saved during world
1285283962eSAntonio Nino Diaz 	 * switches the value of the registers can be leaked from the Secure to
1295283962eSAntonio Nino Diaz 	 * the Non-secure world. To prevent this, rather than enabling pointer
1305283962eSAntonio Nino Diaz 	 * authentication everywhere, we only enable it in the Non-secure world.
1315283962eSAntonio Nino Diaz 	 *
1325283962eSAntonio Nino Diaz 	 * If the Secure world wants to use pointer authentication,
1335283962eSAntonio Nino Diaz 	 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
1345283962eSAntonio Nino Diaz 	 */
1355283962eSAntonio Nino Diaz 	if (security_state == NON_SECURE)
1365283962eSAntonio Nino Diaz 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
1375283962eSAntonio Nino Diaz #endif /* !CTX_INCLUDE_PAUTH_REGS */
1385283962eSAntonio Nino Diaz 
139b7e398d6SSoby Mathew 	/*
1409dd94382SJustin Chadwell 	 * Enable MTE support. Support is enabled unilaterally for the normal
1419dd94382SJustin Chadwell 	 * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is
1429dd94382SJustin Chadwell 	 * set.
143b7e398d6SSoby Mathew 	 */
1449dd94382SJustin Chadwell #if CTX_INCLUDE_MTE_REGS
145019b03a3SJustin Chadwell 	assert(get_armv8_5_mte_support() == MTE_IMPLEMENTED_ELX);
1469dd94382SJustin Chadwell 	scr_el3 |= SCR_ATA_BIT;
1479dd94382SJustin Chadwell #else
148019b03a3SJustin Chadwell 	unsigned int mte = get_armv8_5_mte_support();
1499dd94382SJustin Chadwell 	if (mte == MTE_IMPLEMENTED_EL0) {
1509dd94382SJustin Chadwell 		/*
1519dd94382SJustin Chadwell 		 * Can enable MTE across both worlds as no MTE registers are
1529dd94382SJustin Chadwell 		 * used
1539dd94382SJustin Chadwell 		 */
1549dd94382SJustin Chadwell 		scr_el3 |= SCR_ATA_BIT;
1559dd94382SJustin Chadwell 	} else if (mte == MTE_IMPLEMENTED_ELX && security_state == NON_SECURE) {
1569dd94382SJustin Chadwell 		/*
1579dd94382SJustin Chadwell 		 * Can only enable MTE in Non-Secure world without register
1589dd94382SJustin Chadwell 		 * saving
1599dd94382SJustin Chadwell 		 */
160b7e398d6SSoby Mathew 		scr_el3 |= SCR_ATA_BIT;
161b7e398d6SSoby Mathew 	}
1629dd94382SJustin Chadwell #endif
163b7e398d6SSoby Mathew 
1643d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
165532ed618SSoby Mathew 	/*
1668aabea33SPaul Beesley 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
16718f2efd6SDavid Cunado 	 *  indicated by the interrupt routing model for BL31.
168532ed618SSoby Mathew 	 */
169532ed618SSoby Mathew 	scr_el3 |= get_scr_el3_from_routing_model(security_state);
170532ed618SSoby Mathew #endif
171532ed618SSoby Mathew 
172532ed618SSoby Mathew 	/*
17318f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
17418f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
17518f2efd6SDavid Cunado 	 * next mode is Hyp.
176110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
177110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
178110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
179*29d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
180*29d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
181*29d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
182532ed618SSoby Mathew 	 */
183a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
184a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
185a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
186532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
187110ee433SJimmy Brisson 
188110ee433SJimmy Brisson 		if (is_armv8_6_fgt_present()) {
189110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
190110ee433SJimmy Brisson 		}
191*29d0ee54SJimmy Brisson 
192*29d0ee54SJimmy Brisson 		if (get_armv8_6_ecv_support()
193*29d0ee54SJimmy Brisson 		    == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
194*29d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
195*29d0ee54SJimmy Brisson 		}
196532ed618SSoby Mathew 	}
197532ed618SSoby Mathew 
1980376e7c4SAchin Gupta 	/* Enable S-EL2 if the next EL is EL2 and security state is secure */
199db3ae853SArtsem Artsemenka 	if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) {
200db3ae853SArtsem Artsemenka 		if (GET_RW(ep->spsr) != MODE_RW_64) {
201db3ae853SArtsem Artsemenka 			ERROR("S-EL2 can not be used in AArch32.");
202db3ae853SArtsem Artsemenka 			panic();
203db3ae853SArtsem Artsemenka 		}
204db3ae853SArtsem Artsemenka 
2050376e7c4SAchin Gupta 		scr_el3 |= SCR_EEL2_BIT;
206db3ae853SArtsem Artsemenka 	}
2070376e7c4SAchin Gupta 
20818f2efd6SDavid Cunado 	/*
20918f2efd6SDavid Cunado 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
21018f2efd6SDavid Cunado 	 * execution state setting all fields rather than relying of the hw.
21118f2efd6SDavid Cunado 	 * Some fields have architecturally UNKNOWN reset values and these are
21218f2efd6SDavid Cunado 	 * set to zero.
21318f2efd6SDavid Cunado 	 *
21418f2efd6SDavid Cunado 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
21518f2efd6SDavid Cunado 	 *
21618f2efd6SDavid Cunado 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
21718f2efd6SDavid Cunado 	 *  required by PSCI specification)
21818f2efd6SDavid Cunado 	 */
219a0fee747SAntonio Nino Diaz 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
22018f2efd6SDavid Cunado 	if (GET_RW(ep->spsr) == MODE_RW_64)
22118f2efd6SDavid Cunado 		sctlr_elx |= SCTLR_EL1_RES1;
22218f2efd6SDavid Cunado 	else {
22318f2efd6SDavid Cunado 		/*
22418f2efd6SDavid Cunado 		 * If the target execution state is AArch32 then the following
22518f2efd6SDavid Cunado 		 * fields need to be set.
22618f2efd6SDavid Cunado 		 *
22718f2efd6SDavid Cunado 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
22818f2efd6SDavid Cunado 		 *  instructions are not trapped to EL1.
22918f2efd6SDavid Cunado 		 *
23018f2efd6SDavid Cunado 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
23118f2efd6SDavid Cunado 		 *  instructions are not trapped to EL1.
23218f2efd6SDavid Cunado 		 *
23318f2efd6SDavid Cunado 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
23418f2efd6SDavid Cunado 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
23518f2efd6SDavid Cunado 		 */
23618f2efd6SDavid Cunado 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
23718f2efd6SDavid Cunado 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
23818f2efd6SDavid Cunado 	}
23918f2efd6SDavid Cunado 
2405f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
2415f5d1ed7SLouis Mayencourt 	/*
2425f5d1ed7SLouis Mayencourt 	 * If workaround of errata 764081 for Cortex-A75 is used then set
2435f5d1ed7SLouis Mayencourt 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
2445f5d1ed7SLouis Mayencourt 	 */
2455f5d1ed7SLouis Mayencourt 	sctlr_elx |= SCTLR_IESB_BIT;
2465f5d1ed7SLouis Mayencourt #endif
2475f5d1ed7SLouis Mayencourt 
2486cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
2496cac724dSjohpow01 	if (is_armv8_6_twed_present()) {
2506cac724dSjohpow01 		uint32_t delay = plat_arm_set_twedel_scr_el3();
2516cac724dSjohpow01 
2526cac724dSjohpow01 		if (delay != TWED_DISABLED) {
2536cac724dSjohpow01 			/* Make sure delay value fits */
2546cac724dSjohpow01 			assert((delay & ~SCR_TWEDEL_MASK) == 0U);
2556cac724dSjohpow01 
2566cac724dSjohpow01 			/* Set delay in SCR_EL3 */
2576cac724dSjohpow01 			scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
2586cac724dSjohpow01 			scr_el3 |= ((delay & SCR_TWEDEL_MASK)
2596cac724dSjohpow01 					<< SCR_TWEDEL_SHIFT);
2606cac724dSjohpow01 
2616cac724dSjohpow01 			/* Enable WFE delay */
2626cac724dSjohpow01 			scr_el3 |= SCR_TWEDEn_BIT;
2636cac724dSjohpow01 		}
2646cac724dSjohpow01 	}
2656cac724dSjohpow01 
26618f2efd6SDavid Cunado 	/*
26718f2efd6SDavid Cunado 	 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
2688aabea33SPaul Beesley 	 * and other EL2 registers are set up by cm_prepare_ns_entry() as they
26918f2efd6SDavid Cunado 	 * are not part of the stored cpu_context.
27018f2efd6SDavid Cunado 	 */
2712825946eSMax Shvetsov 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
27218f2efd6SDavid Cunado 
2732ab9617eSVarun Wadekar 	/*
2742ab9617eSVarun Wadekar 	 * Base the context ACTLR_EL1 on the current value, as it is
2752ab9617eSVarun Wadekar 	 * implementation defined. The context restore process will write
2762ab9617eSVarun Wadekar 	 * the value from the context to the actual register and can cause
2772ab9617eSVarun Wadekar 	 * problems for processor cores that don't expect certain bits to
2782ab9617eSVarun Wadekar 	 * be zero.
2792ab9617eSVarun Wadekar 	 */
2802ab9617eSVarun Wadekar 	actlr_elx = read_actlr_el1();
2812825946eSMax Shvetsov 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
2822ab9617eSVarun Wadekar 
2833e61b2b5SDavid Cunado 	/*
284e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
285e290a8fcSAlexei Fedorov 	 * before doing ERET
2863e61b2b5SDavid Cunado 	 */
287532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
288532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
289532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
290532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
291532ed618SSoby Mathew 
292532ed618SSoby Mathew 	/*
293532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
294532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
295532ed618SSoby Mathew 	 */
296532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
297532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
298532ed618SSoby Mathew }
299532ed618SSoby Mathew 
300532ed618SSoby Mathew /*******************************************************************************
3010fd0f222SDimitris Papastamos  * Enable architecture extensions on first entry to Non-secure world.
3020fd0f222SDimitris Papastamos  * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
3030fd0f222SDimitris Papastamos  * it is zero.
3040fd0f222SDimitris Papastamos  ******************************************************************************/
30540daecc1SAntonio Nino Diaz static void enable_extensions_nonsecure(bool el2_unused)
3060fd0f222SDimitris Papastamos {
3070fd0f222SDimitris Papastamos #if IMAGE_BL31
308281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS
309281a08ccSDimitris Papastamos 	spe_enable(el2_unused);
310281a08ccSDimitris Papastamos #endif
311380559c1SDimitris Papastamos 
312380559c1SDimitris Papastamos #if ENABLE_AMU
313380559c1SDimitris Papastamos 	amu_enable(el2_unused);
314380559c1SDimitris Papastamos #endif
3151a853370SDavid Cunado 
3161a853370SDavid Cunado #if ENABLE_SVE_FOR_NS
3171a853370SDavid Cunado 	sve_enable(el2_unused);
3181a853370SDavid Cunado #endif
3195f835918SJeenu Viswambharan 
3205f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS
3215f835918SJeenu Viswambharan 	mpam_enable(el2_unused);
3225f835918SJeenu Viswambharan #endif
3230fd0f222SDimitris Papastamos #endif
3240fd0f222SDimitris Papastamos }
3250fd0f222SDimitris Papastamos 
3260fd0f222SDimitris Papastamos /*******************************************************************************
327532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
328532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
329532ed618SSoby Mathew  * specified by the entry_point_info structure.
330532ed618SSoby Mathew  ******************************************************************************/
331532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
332532ed618SSoby Mathew 			      const entry_point_info_t *ep)
333532ed618SSoby Mathew {
334532ed618SSoby Mathew 	cpu_context_t *ctx;
335532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
3361634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
337532ed618SSoby Mathew }
338532ed618SSoby Mathew 
339532ed618SSoby Mathew /*******************************************************************************
340532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
341532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
342532ed618SSoby Mathew  * entry_point_info structure.
343532ed618SSoby Mathew  ******************************************************************************/
344532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
345532ed618SSoby Mathew {
346532ed618SSoby Mathew 	cpu_context_t *ctx;
347532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
3481634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
349532ed618SSoby Mathew }
350532ed618SSoby Mathew 
351532ed618SSoby Mathew /*******************************************************************************
352532ed618SSoby Mathew  * Prepare the CPU system registers for first entry into secure or normal world
353532ed618SSoby Mathew  *
354532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
355532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
356532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
357532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
358532ed618SSoby Mathew  ******************************************************************************/
359532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
360532ed618SSoby Mathew {
361f1be00daSLouis Mayencourt 	u_register_t sctlr_elx, scr_el3, mdcr_el2;
362532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
36340daecc1SAntonio Nino Diaz 	bool el2_unused = false;
364a0fee747SAntonio Nino Diaz 	uint64_t hcr_el2 = 0U;
365532ed618SSoby Mathew 
366a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
367532ed618SSoby Mathew 
368532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
369f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
370a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
371a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
372532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
3732825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
374532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
3752e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
376532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
3775f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
3785f5d1ed7SLouis Mayencourt 			/*
3795f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
3805f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
3815f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
3825f5d1ed7SLouis Mayencourt 			 */
3835f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
3845f5d1ed7SLouis Mayencourt #endif
385532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
386a0fee747SAntonio Nino Diaz 		} else if (el_implemented(2) != EL_IMPL_NONE) {
38740daecc1SAntonio Nino Diaz 			el2_unused = true;
3880fd0f222SDimitris Papastamos 
38918f2efd6SDavid Cunado 			/*
39018f2efd6SDavid Cunado 			 * EL2 present but unused, need to disable safely.
39118f2efd6SDavid Cunado 			 * SCTLR_EL2 can be ignored in this case.
39218f2efd6SDavid Cunado 			 *
3933ff4aaacSJeenu Viswambharan 			 * Set EL2 register width appropriately: Set HCR_EL2
3943ff4aaacSJeenu Viswambharan 			 * field to match SCR_EL3.RW.
39518f2efd6SDavid Cunado 			 */
396a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_RW_BIT) != 0U)
3973ff4aaacSJeenu Viswambharan 				hcr_el2 |= HCR_RW_BIT;
3983ff4aaacSJeenu Viswambharan 
3993ff4aaacSJeenu Viswambharan 			/*
4003ff4aaacSJeenu Viswambharan 			 * For Armv8.3 pointer authentication feature, disable
4013ff4aaacSJeenu Viswambharan 			 * traps to EL2 when accessing key registers or using
4023ff4aaacSJeenu Viswambharan 			 * pointer authentication instructions from lower ELs.
4033ff4aaacSJeenu Viswambharan 			 */
4043ff4aaacSJeenu Viswambharan 			hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
4053ff4aaacSJeenu Viswambharan 
4063ff4aaacSJeenu Viswambharan 			write_hcr_el2(hcr_el2);
407532ed618SSoby Mathew 
40818f2efd6SDavid Cunado 			/*
40918f2efd6SDavid Cunado 			 * Initialise CPTR_EL2 setting all fields rather than
41018f2efd6SDavid Cunado 			 * relying on the hw. All fields have architecturally
41118f2efd6SDavid Cunado 			 * UNKNOWN reset values.
41218f2efd6SDavid Cunado 			 *
41318f2efd6SDavid Cunado 			 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
41418f2efd6SDavid Cunado 			 *  accesses to the CPACR_EL1 or CPACR from both
41518f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
41618f2efd6SDavid Cunado 			 *
41718f2efd6SDavid Cunado 			 * CPTR_EL2.TTA: Set to zero so that Non-secure System
41818f2efd6SDavid Cunado 			 *  register accesses to the trace registers from both
41918f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
42018f2efd6SDavid Cunado 			 *
42118f2efd6SDavid Cunado 			 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
42218f2efd6SDavid Cunado 			 *  to SIMD and floating-point functionality from both
42318f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
42418f2efd6SDavid Cunado 			 */
42518f2efd6SDavid Cunado 			write_cptr_el2(CPTR_EL2_RESET_VAL &
42618f2efd6SDavid Cunado 					~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
42718f2efd6SDavid Cunado 					| CPTR_EL2_TFP_BIT));
428532ed618SSoby Mathew 
42918f2efd6SDavid Cunado 			/*
4308aabea33SPaul Beesley 			 * Initialise CNTHCTL_EL2. All fields are
43118f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset and are set to zero
43218f2efd6SDavid Cunado 			 * except for field(s) listed below.
43318f2efd6SDavid Cunado 			 *
43418f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
43518f2efd6SDavid Cunado 			 *  Hyp mode of Non-secure EL0 and EL1 accesses to the
43618f2efd6SDavid Cunado 			 *  physical timer registers.
43718f2efd6SDavid Cunado 			 *
43818f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
43918f2efd6SDavid Cunado 			 *  Hyp mode of  Non-secure EL0 and EL1 accesses to the
44018f2efd6SDavid Cunado 			 *  physical counter registers.
44118f2efd6SDavid Cunado 			 */
44218f2efd6SDavid Cunado 			write_cnthctl_el2(CNTHCTL_RESET_VAL |
44318f2efd6SDavid Cunado 						EL1PCEN_BIT | EL1PCTEN_BIT);
444532ed618SSoby Mathew 
44518f2efd6SDavid Cunado 			/*
44618f2efd6SDavid Cunado 			 * Initialise CNTVOFF_EL2 to zero as it resets to an
44718f2efd6SDavid Cunado 			 * architecturally UNKNOWN value.
44818f2efd6SDavid Cunado 			 */
449532ed618SSoby Mathew 			write_cntvoff_el2(0);
450532ed618SSoby Mathew 
45118f2efd6SDavid Cunado 			/*
45218f2efd6SDavid Cunado 			 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
45318f2efd6SDavid Cunado 			 * MPIDR_EL1 respectively.
45418f2efd6SDavid Cunado 			 */
455532ed618SSoby Mathew 			write_vpidr_el2(read_midr_el1());
456532ed618SSoby Mathew 			write_vmpidr_el2(read_mpidr_el1());
457532ed618SSoby Mathew 
458532ed618SSoby Mathew 			/*
45918f2efd6SDavid Cunado 			 * Initialise VTTBR_EL2. All fields are architecturally
46018f2efd6SDavid Cunado 			 * UNKNOWN on reset.
46118f2efd6SDavid Cunado 			 *
46218f2efd6SDavid Cunado 			 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
46318f2efd6SDavid Cunado 			 *  2 address translation is disabled, cache maintenance
46418f2efd6SDavid Cunado 			 *  operations depend on the VMID.
46518f2efd6SDavid Cunado 			 *
46618f2efd6SDavid Cunado 			 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
46718f2efd6SDavid Cunado 			 *  translation is disabled.
468532ed618SSoby Mathew 			 */
46918f2efd6SDavid Cunado 			write_vttbr_el2(VTTBR_RESET_VAL &
47018f2efd6SDavid Cunado 				~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
47118f2efd6SDavid Cunado 				| (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
47218f2efd6SDavid Cunado 
473495f3d3cSDavid Cunado 			/*
47418f2efd6SDavid Cunado 			 * Initialise MDCR_EL2, setting all fields rather than
47518f2efd6SDavid Cunado 			 * relying on hw. Some fields are architecturally
47618f2efd6SDavid Cunado 			 * UNKNOWN on reset.
47718f2efd6SDavid Cunado 			 *
478e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HLP: Set to one so that event counter
479e290a8fcSAlexei Fedorov 			 *  overflow, that is recorded in PMOVSCLR_EL0[0-30],
480e290a8fcSAlexei Fedorov 			 *  occurs on the increment that changes
481e290a8fcSAlexei Fedorov 			 *  PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
482e290a8fcSAlexei Fedorov 			 *  implemented. This bit is RES0 in versions of the
483e290a8fcSAlexei Fedorov 			 *  architecture earlier than ARMv8.5, setting it to 1
484e290a8fcSAlexei Fedorov 			 *  doesn't have any effect on them.
485e290a8fcSAlexei Fedorov 			 *
486e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TTRF: Set to zero so that access to Trace
487e290a8fcSAlexei Fedorov 			 *  Filter Control register TRFCR_EL1 at EL1 is not
488e290a8fcSAlexei Fedorov 			 *  trapped to EL2. This bit is RES0 in versions of
489e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.4.
490e290a8fcSAlexei Fedorov 			 *
491e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HPMD: Set to one so that event counting is
492e290a8fcSAlexei Fedorov 			 *  prohibited at EL2. This bit is RES0 in versions of
493e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.1, setting it
494e290a8fcSAlexei Fedorov 			 *  to 1 doesn't have any effect on them.
495e290a8fcSAlexei Fedorov 			 *
496e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TPMS: Set to zero so that accesses to
497e290a8fcSAlexei Fedorov 			 *  Statistical Profiling control registers from EL1
498e290a8fcSAlexei Fedorov 			 *  do not trap to EL2. This bit is RES0 when SPE is
499e290a8fcSAlexei Fedorov 			 *  not implemented.
500e290a8fcSAlexei Fedorov 			 *
50118f2efd6SDavid Cunado 			 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
50218f2efd6SDavid Cunado 			 *  EL1 System register accesses to the Debug ROM
50318f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
50418f2efd6SDavid Cunado 			 *
50518f2efd6SDavid Cunado 			 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
50618f2efd6SDavid Cunado 			 *  System register accesses to the powerdown debug
50718f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
50818f2efd6SDavid Cunado 			 *
50918f2efd6SDavid Cunado 			 * MDCR_EL2.TDA: Set to zero so that System register
51018f2efd6SDavid Cunado 			 *  accesses to the debug registers do not trap to EL2.
51118f2efd6SDavid Cunado 			 *
51218f2efd6SDavid Cunado 			 * MDCR_EL2.TDE: Set to zero so that debug exceptions
51318f2efd6SDavid Cunado 			 *  are not routed to EL2.
51418f2efd6SDavid Cunado 			 *
51518f2efd6SDavid Cunado 			 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
51618f2efd6SDavid Cunado 			 *  Monitors.
51718f2efd6SDavid Cunado 			 *
51818f2efd6SDavid Cunado 			 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
51918f2efd6SDavid Cunado 			 *  EL1 accesses to all Performance Monitors registers
52018f2efd6SDavid Cunado 			 *  are not trapped to EL2.
52118f2efd6SDavid Cunado 			 *
52218f2efd6SDavid Cunado 			 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
52318f2efd6SDavid Cunado 			 *  and EL1 accesses to the PMCR_EL0 or PMCR are not
52418f2efd6SDavid Cunado 			 *  trapped to EL2.
52518f2efd6SDavid Cunado 			 *
52618f2efd6SDavid Cunado 			 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
52718f2efd6SDavid Cunado 			 *  architecturally-defined reset value.
528495f3d3cSDavid Cunado 			 */
529e290a8fcSAlexei Fedorov 			mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
530e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPMD) |
53118f2efd6SDavid Cunado 				   ((read_pmcr_el0() & PMCR_EL0_N_BITS)
53218f2efd6SDavid Cunado 				   >> PMCR_EL0_N_SHIFT)) &
533e290a8fcSAlexei Fedorov 				   ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
534e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
535e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
536e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
537e290a8fcSAlexei Fedorov 				     MDCR_EL2_TPMCR_BIT);
538d832aee9Sdp-arm 
539d832aee9Sdp-arm 			write_mdcr_el2(mdcr_el2);
540d832aee9Sdp-arm 
541939f66d6SDavid Cunado 			/*
54218f2efd6SDavid Cunado 			 * Initialise HSTR_EL2. All fields are architecturally
54318f2efd6SDavid Cunado 			 * UNKNOWN on reset.
54418f2efd6SDavid Cunado 			 *
54518f2efd6SDavid Cunado 			 * HSTR_EL2.T<n>: Set all these fields to zero so that
54618f2efd6SDavid Cunado 			 *  Non-secure EL0 or EL1 accesses to System registers
54718f2efd6SDavid Cunado 			 *  do not trap to EL2.
548939f66d6SDavid Cunado 			 */
54918f2efd6SDavid Cunado 			write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
550939f66d6SDavid Cunado 			/*
55118f2efd6SDavid Cunado 			 * Initialise CNTHP_CTL_EL2. All fields are
55218f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset.
55318f2efd6SDavid Cunado 			 *
55418f2efd6SDavid Cunado 			 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
55518f2efd6SDavid Cunado 			 *  physical timer and prevent timer interrupts.
556939f66d6SDavid Cunado 			 */
55718f2efd6SDavid Cunado 			write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
55818f2efd6SDavid Cunado 						~(CNTHP_CTL_ENABLE_BIT));
559532ed618SSoby Mathew 		}
5600fd0f222SDimitris Papastamos 		enable_extensions_nonsecure(el2_unused);
561532ed618SSoby Mathew 	}
562532ed618SSoby Mathew 
56317b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
56417b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
565532ed618SSoby Mathew }
566532ed618SSoby Mathew 
56728f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
56828f39f02SMax Shvetsov /*******************************************************************************
56928f39f02SMax Shvetsov  * Save EL2 sysreg context
57028f39f02SMax Shvetsov  ******************************************************************************/
57128f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
57228f39f02SMax Shvetsov {
57328f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
57428f39f02SMax Shvetsov 
57528f39f02SMax Shvetsov 	/*
57628f39f02SMax Shvetsov 	 * Always save the non-secure EL2 context, only save the
57728f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
57828f39f02SMax Shvetsov 	 */
57928f39f02SMax Shvetsov 	if ((security_state == NON_SECURE) ||
58028f39f02SMax Shvetsov 	    ((scr_el3 & SCR_EEL2_BIT) != 0U)) {
58128f39f02SMax Shvetsov 		cpu_context_t *ctx;
58228f39f02SMax Shvetsov 
58328f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
58428f39f02SMax Shvetsov 		assert(ctx != NULL);
58528f39f02SMax Shvetsov 
5862825946eSMax Shvetsov 		el2_sysregs_context_save(get_el2_sysregs_ctx(ctx));
58728f39f02SMax Shvetsov 	}
58828f39f02SMax Shvetsov }
58928f39f02SMax Shvetsov 
59028f39f02SMax Shvetsov /*******************************************************************************
59128f39f02SMax Shvetsov  * Restore EL2 sysreg context
59228f39f02SMax Shvetsov  ******************************************************************************/
59328f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
59428f39f02SMax Shvetsov {
59528f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
59628f39f02SMax Shvetsov 
59728f39f02SMax Shvetsov 	/*
59828f39f02SMax Shvetsov 	 * Always restore the non-secure EL2 context, only restore the
59928f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
60028f39f02SMax Shvetsov 	 */
60128f39f02SMax Shvetsov 	if ((security_state == NON_SECURE) ||
60228f39f02SMax Shvetsov 	    ((scr_el3 & SCR_EEL2_BIT) != 0U)) {
60328f39f02SMax Shvetsov 		cpu_context_t *ctx;
60428f39f02SMax Shvetsov 
60528f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
60628f39f02SMax Shvetsov 		assert(ctx != NULL);
60728f39f02SMax Shvetsov 
6082825946eSMax Shvetsov 		el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx));
60928f39f02SMax Shvetsov 	}
61028f39f02SMax Shvetsov }
61128f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
61228f39f02SMax Shvetsov 
613532ed618SSoby Mathew /*******************************************************************************
614532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
615532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
616532ed618SSoby Mathew  * state.
617532ed618SSoby Mathew  ******************************************************************************/
618532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
619532ed618SSoby Mathew {
620532ed618SSoby Mathew 	cpu_context_t *ctx;
621532ed618SSoby Mathew 
622532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
623a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
624532ed618SSoby Mathew 
6252825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
62617b4c0ddSDimitris Papastamos 
62717b4c0ddSDimitris Papastamos #if IMAGE_BL31
62817b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
62917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
63017b4c0ddSDimitris Papastamos 	else
63117b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
63217b4c0ddSDimitris Papastamos #endif
633532ed618SSoby Mathew }
634532ed618SSoby Mathew 
635532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
636532ed618SSoby Mathew {
637532ed618SSoby Mathew 	cpu_context_t *ctx;
638532ed618SSoby Mathew 
639532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
640a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
641532ed618SSoby Mathew 
6422825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
64317b4c0ddSDimitris Papastamos 
64417b4c0ddSDimitris Papastamos #if IMAGE_BL31
64517b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
64617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
64717b4c0ddSDimitris Papastamos 	else
64817b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
64917b4c0ddSDimitris Papastamos #endif
650532ed618SSoby Mathew }
651532ed618SSoby Mathew 
652532ed618SSoby Mathew /*******************************************************************************
653532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
654532ed618SSoby Mathew  * given security state with the given entrypoint
655532ed618SSoby Mathew  ******************************************************************************/
656532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
657532ed618SSoby Mathew {
658532ed618SSoby Mathew 	cpu_context_t *ctx;
659532ed618SSoby Mathew 	el3_state_t *state;
660532ed618SSoby Mathew 
661532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
662a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
663532ed618SSoby Mathew 
664532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
665532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
666532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
667532ed618SSoby Mathew }
668532ed618SSoby Mathew 
669532ed618SSoby Mathew /*******************************************************************************
670532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
671532ed618SSoby Mathew  * pertaining to the given security state
672532ed618SSoby Mathew  ******************************************************************************/
673532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
674532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
675532ed618SSoby Mathew {
676532ed618SSoby Mathew 	cpu_context_t *ctx;
677532ed618SSoby Mathew 	el3_state_t *state;
678532ed618SSoby Mathew 
679532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
680a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
681532ed618SSoby Mathew 
682532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
683532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
684532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
685532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
686532ed618SSoby Mathew }
687532ed618SSoby Mathew 
688532ed618SSoby Mathew /*******************************************************************************
689532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
690532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
691532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
692532ed618SSoby Mathew  ******************************************************************************/
693532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
694532ed618SSoby Mathew 			  uint32_t bit_pos,
695532ed618SSoby Mathew 			  uint32_t value)
696532ed618SSoby Mathew {
697532ed618SSoby Mathew 	cpu_context_t *ctx;
698532ed618SSoby Mathew 	el3_state_t *state;
699f1be00daSLouis Mayencourt 	u_register_t scr_el3;
700532ed618SSoby Mathew 
701532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
702a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
703532ed618SSoby Mathew 
704532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
705a0fee747SAntonio Nino Diaz 	assert(((1U << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
706532ed618SSoby Mathew 
707532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
708a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
709532ed618SSoby Mathew 
710532ed618SSoby Mathew 	/*
711532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
712532ed618SSoby Mathew 	 * and set it to its new value.
713532ed618SSoby Mathew 	 */
714532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
715f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
716a0fee747SAntonio Nino Diaz 	scr_el3 &= ~(1U << bit_pos);
717f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
718532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
719532ed618SSoby Mathew }
720532ed618SSoby Mathew 
721532ed618SSoby Mathew /*******************************************************************************
722532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
723532ed618SSoby Mathew  * given security state.
724532ed618SSoby Mathew  ******************************************************************************/
725f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
726532ed618SSoby Mathew {
727532ed618SSoby Mathew 	cpu_context_t *ctx;
728532ed618SSoby Mathew 	el3_state_t *state;
729532ed618SSoby Mathew 
730532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
731a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
732532ed618SSoby Mathew 
733532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
734532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
735f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
736532ed618SSoby Mathew }
737532ed618SSoby Mathew 
738532ed618SSoby Mathew /*******************************************************************************
739532ed618SSoby Mathew  * This function is used to program the context that's used for exception
740532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
741532ed618SSoby Mathew  * the required security state
742532ed618SSoby Mathew  ******************************************************************************/
743532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
744532ed618SSoby Mathew {
745532ed618SSoby Mathew 	cpu_context_t *ctx;
746532ed618SSoby Mathew 
747532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
748a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
749532ed618SSoby Mathew 
750532ed618SSoby Mathew 	cm_set_next_context(ctx);
751532ed618SSoby Mathew }
752