1532ed618SSoby Mathew /* 232f0d3c6SDouglas Raillard * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew #include <arch.h> 8532ed618SSoby Mathew #include <arch_helpers.h> 9532ed618SSoby Mathew #include <assert.h> 10532ed618SSoby Mathew #include <bl_common.h> 11532ed618SSoby Mathew #include <context.h> 12532ed618SSoby Mathew #include <context_mgmt.h> 13532ed618SSoby Mathew #include <interrupt_mgmt.h> 14532ed618SSoby Mathew #include <platform.h> 15532ed618SSoby Mathew #include <platform_def.h> 16532ed618SSoby Mathew #include <smcc_helpers.h> 17532ed618SSoby Mathew #include <string.h> 1832f0d3c6SDouglas Raillard #include <utils.h> 19532ed618SSoby Mathew 20532ed618SSoby Mathew 21532ed618SSoby Mathew /******************************************************************************* 22532ed618SSoby Mathew * Context management library initialisation routine. This library is used by 23532ed618SSoby Mathew * runtime services to share pointers to 'cpu_context' structures for the secure 24532ed618SSoby Mathew * and non-secure states. Management of the structures and their associated 25532ed618SSoby Mathew * memory is not done by the context management library e.g. the PSCI service 26532ed618SSoby Mathew * manages the cpu context used for entry from and exit to the non-secure state. 27532ed618SSoby Mathew * The Secure payload dispatcher service manages the context(s) corresponding to 28532ed618SSoby Mathew * the secure state. It also uses this library to get access to the non-secure 29532ed618SSoby Mathew * state cpu context pointers. 30532ed618SSoby Mathew * Lastly, this library provides the api to make SP_EL3 point to the cpu context 31532ed618SSoby Mathew * which will used for programming an entry into a lower EL. The same context 32532ed618SSoby Mathew * will used to save state upon exception entry from that EL. 33532ed618SSoby Mathew ******************************************************************************/ 34532ed618SSoby Mathew void cm_init(void) 35532ed618SSoby Mathew { 36532ed618SSoby Mathew /* 37532ed618SSoby Mathew * The context management library has only global data to intialize, but 38532ed618SSoby Mathew * that will be done when the BSS is zeroed out 39532ed618SSoby Mathew */ 40532ed618SSoby Mathew } 41532ed618SSoby Mathew 42532ed618SSoby Mathew /******************************************************************************* 43532ed618SSoby Mathew * The following function initializes the cpu_context 'ctx' for 44532ed618SSoby Mathew * first use, and sets the initial entrypoint state as specified by the 45532ed618SSoby Mathew * entry_point_info structure. 46532ed618SSoby Mathew * 47532ed618SSoby Mathew * The security state to initialize is determined by the SECURE attribute 48532ed618SSoby Mathew * of the entry_point_info. The function returns a pointer to the initialized 49532ed618SSoby Mathew * context and sets this as the next context to return to. 50532ed618SSoby Mathew * 51532ed618SSoby Mathew * The EE and ST attributes are used to configure the endianess and secure 52532ed618SSoby Mathew * timer availability for the new execution context. 53532ed618SSoby Mathew * 54532ed618SSoby Mathew * To prepare the register state for entry call cm_prepare_el3_exit() and 55532ed618SSoby Mathew * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to 56532ed618SSoby Mathew * cm_e1_sysreg_context_restore(). 57532ed618SSoby Mathew ******************************************************************************/ 58532ed618SSoby Mathew static void cm_init_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 59532ed618SSoby Mathew { 60532ed618SSoby Mathew unsigned int security_state; 61532ed618SSoby Mathew uint32_t scr_el3; 62532ed618SSoby Mathew el3_state_t *state; 63532ed618SSoby Mathew gp_regs_t *gp_regs; 64532ed618SSoby Mathew unsigned long sctlr_elx; 65532ed618SSoby Mathew 66532ed618SSoby Mathew assert(ctx); 67532ed618SSoby Mathew 68532ed618SSoby Mathew security_state = GET_SECURITY_STATE(ep->h.attr); 69532ed618SSoby Mathew 70532ed618SSoby Mathew /* Clear any residual register values from the context */ 7132f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 72532ed618SSoby Mathew 73532ed618SSoby Mathew /* 74*18f2efd6SDavid Cunado * SCR_EL3 was initialised during reset sequence in macro 75*18f2efd6SDavid Cunado * el3_arch_init_common. This code modifies the SCR_EL3 fields that 76*18f2efd6SDavid Cunado * affect the next EL. 77*18f2efd6SDavid Cunado * 78*18f2efd6SDavid Cunado * The following fields are initially set to zero and then updated to 79*18f2efd6SDavid Cunado * the required value depending on the state of the SPSR_EL3 and the 80*18f2efd6SDavid Cunado * Security state and entrypoint attributes of the next EL. 81532ed618SSoby Mathew */ 82532ed618SSoby Mathew scr_el3 = read_scr(); 83532ed618SSoby Mathew scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT | 84532ed618SSoby Mathew SCR_ST_BIT | SCR_HCE_BIT); 85*18f2efd6SDavid Cunado /* 86*18f2efd6SDavid Cunado * SCR_NS: Set the security state of the next EL. 87*18f2efd6SDavid Cunado */ 88532ed618SSoby Mathew if (security_state != SECURE) 89532ed618SSoby Mathew scr_el3 |= SCR_NS_BIT; 90*18f2efd6SDavid Cunado /* 91*18f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 92*18f2efd6SDavid Cunado * Exception level as specified by SPSR. 93*18f2efd6SDavid Cunado */ 94532ed618SSoby Mathew if (GET_RW(ep->spsr) == MODE_RW_64) 95532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 96*18f2efd6SDavid Cunado /* 97*18f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 98*18f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 99*18f2efd6SDavid Cunado * by the entrypoint attributes. 100*18f2efd6SDavid Cunado */ 101532ed618SSoby Mathew if (EP_GET_ST(ep->h.attr)) 102532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 103532ed618SSoby Mathew 104532ed618SSoby Mathew #ifndef HANDLE_EA_EL3_FIRST 105*18f2efd6SDavid Cunado /* 106*18f2efd6SDavid Cunado * SCR_EL3.EA: Do not route External Abort and SError Interrupt External 107*18f2efd6SDavid Cunado * to EL3 when executing at a lower EL. When executing at EL3, External 108*18f2efd6SDavid Cunado * Aborts are taken to EL3. 109*18f2efd6SDavid Cunado */ 110532ed618SSoby Mathew scr_el3 &= ~SCR_EA_BIT; 111532ed618SSoby Mathew #endif 112532ed618SSoby Mathew 1133d8256b2SMasahiro Yamada #ifdef IMAGE_BL31 114532ed618SSoby Mathew /* 115*18f2efd6SDavid Cunado * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ rounting as 116*18f2efd6SDavid Cunado * indicated by the interrupt routing model for BL31. 117532ed618SSoby Mathew */ 118532ed618SSoby Mathew scr_el3 |= get_scr_el3_from_routing_model(security_state); 119532ed618SSoby Mathew #endif 120532ed618SSoby Mathew 121532ed618SSoby Mathew /* 122*18f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 123*18f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 124*18f2efd6SDavid Cunado * next mode is Hyp. 125532ed618SSoby Mathew */ 126532ed618SSoby Mathew if ((GET_RW(ep->spsr) == MODE_RW_64 127532ed618SSoby Mathew && GET_EL(ep->spsr) == MODE_EL2) 128532ed618SSoby Mathew || (GET_RW(ep->spsr) != MODE_RW_64 129532ed618SSoby Mathew && GET_M32(ep->spsr) == MODE32_hyp)) { 130532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 131532ed618SSoby Mathew } 132532ed618SSoby Mathew 133*18f2efd6SDavid Cunado /* 134*18f2efd6SDavid Cunado * Initialise SCTLR_EL1 to the reset value corresponding to the target 135*18f2efd6SDavid Cunado * execution state setting all fields rather than relying of the hw. 136*18f2efd6SDavid Cunado * Some fields have architecturally UNKNOWN reset values and these are 137*18f2efd6SDavid Cunado * set to zero. 138*18f2efd6SDavid Cunado * 139*18f2efd6SDavid Cunado * SCTLR.EE: Endianness is taken from the entrypoint attributes. 140*18f2efd6SDavid Cunado * 141*18f2efd6SDavid Cunado * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 142*18f2efd6SDavid Cunado * required by PSCI specification) 143*18f2efd6SDavid Cunado */ 144*18f2efd6SDavid Cunado sctlr_elx = EP_GET_EE(ep->h.attr) ? SCTLR_EE_BIT : 0; 145*18f2efd6SDavid Cunado if (GET_RW(ep->spsr) == MODE_RW_64) 146*18f2efd6SDavid Cunado sctlr_elx |= SCTLR_EL1_RES1; 147*18f2efd6SDavid Cunado else { 148*18f2efd6SDavid Cunado /* 149*18f2efd6SDavid Cunado * If the target execution state is AArch32 then the following 150*18f2efd6SDavid Cunado * fields need to be set. 151*18f2efd6SDavid Cunado * 152*18f2efd6SDavid Cunado * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 153*18f2efd6SDavid Cunado * instructions are not trapped to EL1. 154*18f2efd6SDavid Cunado * 155*18f2efd6SDavid Cunado * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 156*18f2efd6SDavid Cunado * instructions are not trapped to EL1. 157*18f2efd6SDavid Cunado * 158*18f2efd6SDavid Cunado * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 159*18f2efd6SDavid Cunado * CP15DMB, CP15DSB, and CP15ISB instructions. 160*18f2efd6SDavid Cunado */ 161*18f2efd6SDavid Cunado sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 162*18f2efd6SDavid Cunado | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 163*18f2efd6SDavid Cunado } 164*18f2efd6SDavid Cunado 165*18f2efd6SDavid Cunado /* 166*18f2efd6SDavid Cunado * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2 167*18f2efd6SDavid Cunado * and other EL2 resgisters are set up by cm_preapre_ns_entry() as they 168*18f2efd6SDavid Cunado * are not part of the stored cpu_context. 169*18f2efd6SDavid Cunado */ 170*18f2efd6SDavid Cunado write_ctx_reg(get_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 171*18f2efd6SDavid Cunado 172532ed618SSoby Mathew /* Populate EL3 state so that we've the right context before doing ERET */ 173532ed618SSoby Mathew state = get_el3state_ctx(ctx); 174532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 175532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 176532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 177532ed618SSoby Mathew 178532ed618SSoby Mathew /* 179532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 180532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 181532ed618SSoby Mathew */ 182532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 183532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 184532ed618SSoby Mathew } 185532ed618SSoby Mathew 186532ed618SSoby Mathew /******************************************************************************* 187532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 188532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 189532ed618SSoby Mathew * specified by the entry_point_info structure. 190532ed618SSoby Mathew ******************************************************************************/ 191532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 192532ed618SSoby Mathew const entry_point_info_t *ep) 193532ed618SSoby Mathew { 194532ed618SSoby Mathew cpu_context_t *ctx; 195532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 196532ed618SSoby Mathew cm_init_context_common(ctx, ep); 197532ed618SSoby Mathew } 198532ed618SSoby Mathew 199532ed618SSoby Mathew /******************************************************************************* 200532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 201532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 202532ed618SSoby Mathew * entry_point_info structure. 203532ed618SSoby Mathew ******************************************************************************/ 204532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 205532ed618SSoby Mathew { 206532ed618SSoby Mathew cpu_context_t *ctx; 207532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 208532ed618SSoby Mathew cm_init_context_common(ctx, ep); 209532ed618SSoby Mathew } 210532ed618SSoby Mathew 211532ed618SSoby Mathew /******************************************************************************* 212532ed618SSoby Mathew * Prepare the CPU system registers for first entry into secure or normal world 213532ed618SSoby Mathew * 214532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 215532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 216532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 217532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 218532ed618SSoby Mathew ******************************************************************************/ 219532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 220532ed618SSoby Mathew { 221*18f2efd6SDavid Cunado uint32_t sctlr_elx, scr_el3; 222532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 223532ed618SSoby Mathew 224532ed618SSoby Mathew assert(ctx); 225532ed618SSoby Mathew 226532ed618SSoby Mathew if (security_state == NON_SECURE) { 227532ed618SSoby Mathew scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 228532ed618SSoby Mathew if (scr_el3 & SCR_HCE_BIT) { 229532ed618SSoby Mathew /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ 230532ed618SSoby Mathew sctlr_elx = read_ctx_reg(get_sysregs_ctx(ctx), 231532ed618SSoby Mathew CTX_SCTLR_EL1); 232532ed618SSoby Mathew sctlr_elx &= ~SCTLR_EE_BIT; 233532ed618SSoby Mathew sctlr_elx |= SCTLR_EL2_RES1; 234532ed618SSoby Mathew write_sctlr_el2(sctlr_elx); 235f4c8aa90SJeenu Viswambharan } else if (EL_IMPLEMENTED(2)) { 236*18f2efd6SDavid Cunado /* 237*18f2efd6SDavid Cunado * EL2 present but unused, need to disable safely. 238*18f2efd6SDavid Cunado * SCTLR_EL2 can be ignored in this case. 239*18f2efd6SDavid Cunado * 240*18f2efd6SDavid Cunado * Initialise all fields in HCR_EL2, except HCR_EL2.RW, 241*18f2efd6SDavid Cunado * to zero so that Non-secure operations do not trap to 242*18f2efd6SDavid Cunado * EL2. 243*18f2efd6SDavid Cunado * 244*18f2efd6SDavid Cunado * HCR_EL2.RW: Set this field to match SCR_EL3.RW 245*18f2efd6SDavid Cunado */ 246532ed618SSoby Mathew write_hcr_el2((scr_el3 & SCR_RW_BIT) ? HCR_RW_BIT : 0); 247532ed618SSoby Mathew 248*18f2efd6SDavid Cunado /* 249*18f2efd6SDavid Cunado * Initialise CPTR_EL2 setting all fields rather than 250*18f2efd6SDavid Cunado * relying on the hw. All fields have architecturally 251*18f2efd6SDavid Cunado * UNKNOWN reset values. 252*18f2efd6SDavid Cunado * 253*18f2efd6SDavid Cunado * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1 254*18f2efd6SDavid Cunado * accesses to the CPACR_EL1 or CPACR from both 255*18f2efd6SDavid Cunado * Execution states do not trap to EL2. 256*18f2efd6SDavid Cunado * 257*18f2efd6SDavid Cunado * CPTR_EL2.TTA: Set to zero so that Non-secure System 258*18f2efd6SDavid Cunado * register accesses to the trace registers from both 259*18f2efd6SDavid Cunado * Execution states do not trap to EL2. 260*18f2efd6SDavid Cunado * 261*18f2efd6SDavid Cunado * CPTR_EL2.TFP: Set to zero so that Non-secure accesses 262*18f2efd6SDavid Cunado * to SIMD and floating-point functionality from both 263*18f2efd6SDavid Cunado * Execution states do not trap to EL2. 264*18f2efd6SDavid Cunado */ 265*18f2efd6SDavid Cunado write_cptr_el2(CPTR_EL2_RESET_VAL & 266*18f2efd6SDavid Cunado ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT 267*18f2efd6SDavid Cunado | CPTR_EL2_TFP_BIT)); 268532ed618SSoby Mathew 269*18f2efd6SDavid Cunado /* 270*18f2efd6SDavid Cunado * Initiliase CNTHCTL_EL2. All fields are 271*18f2efd6SDavid Cunado * architecturally UNKNOWN on reset and are set to zero 272*18f2efd6SDavid Cunado * except for field(s) listed below. 273*18f2efd6SDavid Cunado * 274*18f2efd6SDavid Cunado * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to 275*18f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 276*18f2efd6SDavid Cunado * physical timer registers. 277*18f2efd6SDavid Cunado * 278*18f2efd6SDavid Cunado * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to 279*18f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 280*18f2efd6SDavid Cunado * physical counter registers. 281*18f2efd6SDavid Cunado */ 282*18f2efd6SDavid Cunado write_cnthctl_el2(CNTHCTL_RESET_VAL | 283*18f2efd6SDavid Cunado EL1PCEN_BIT | EL1PCTEN_BIT); 284532ed618SSoby Mathew 285*18f2efd6SDavid Cunado /* 286*18f2efd6SDavid Cunado * Initialise CNTVOFF_EL2 to zero as it resets to an 287*18f2efd6SDavid Cunado * architecturally UNKNOWN value. 288*18f2efd6SDavid Cunado */ 289532ed618SSoby Mathew write_cntvoff_el2(0); 290532ed618SSoby Mathew 291*18f2efd6SDavid Cunado /* 292*18f2efd6SDavid Cunado * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and 293*18f2efd6SDavid Cunado * MPIDR_EL1 respectively. 294*18f2efd6SDavid Cunado */ 295532ed618SSoby Mathew write_vpidr_el2(read_midr_el1()); 296532ed618SSoby Mathew write_vmpidr_el2(read_mpidr_el1()); 297532ed618SSoby Mathew 298532ed618SSoby Mathew /* 299*18f2efd6SDavid Cunado * Initialise VTTBR_EL2. All fields are architecturally 300*18f2efd6SDavid Cunado * UNKNOWN on reset. 301*18f2efd6SDavid Cunado * 302*18f2efd6SDavid Cunado * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 303*18f2efd6SDavid Cunado * 2 address translation is disabled, cache maintenance 304*18f2efd6SDavid Cunado * operations depend on the VMID. 305*18f2efd6SDavid Cunado * 306*18f2efd6SDavid Cunado * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address 307*18f2efd6SDavid Cunado * translation is disabled. 308532ed618SSoby Mathew */ 309*18f2efd6SDavid Cunado write_vttbr_el2(VTTBR_RESET_VAL & 310*18f2efd6SDavid Cunado ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) 311*18f2efd6SDavid Cunado | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 312*18f2efd6SDavid Cunado 313495f3d3cSDavid Cunado /* 314*18f2efd6SDavid Cunado * Initialise MDCR_EL2, setting all fields rather than 315*18f2efd6SDavid Cunado * relying on hw. Some fields are architecturally 316*18f2efd6SDavid Cunado * UNKNOWN on reset. 317*18f2efd6SDavid Cunado * 318*18f2efd6SDavid Cunado * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and 319*18f2efd6SDavid Cunado * EL1 System register accesses to the Debug ROM 320*18f2efd6SDavid Cunado * registers are not trapped to EL2. 321*18f2efd6SDavid Cunado * 322*18f2efd6SDavid Cunado * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 323*18f2efd6SDavid Cunado * System register accesses to the powerdown debug 324*18f2efd6SDavid Cunado * registers are not trapped to EL2. 325*18f2efd6SDavid Cunado * 326*18f2efd6SDavid Cunado * MDCR_EL2.TDA: Set to zero so that System register 327*18f2efd6SDavid Cunado * accesses to the debug registers do not trap to EL2. 328*18f2efd6SDavid Cunado * 329*18f2efd6SDavid Cunado * MDCR_EL2.TDE: Set to zero so that debug exceptions 330*18f2efd6SDavid Cunado * are not routed to EL2. 331*18f2efd6SDavid Cunado * 332*18f2efd6SDavid Cunado * MDCR_EL2.HPME: Set to zero to disable EL2 Performance 333*18f2efd6SDavid Cunado * Monitors. 334*18f2efd6SDavid Cunado * 335*18f2efd6SDavid Cunado * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and 336*18f2efd6SDavid Cunado * EL1 accesses to all Performance Monitors registers 337*18f2efd6SDavid Cunado * are not trapped to EL2. 338*18f2efd6SDavid Cunado * 339*18f2efd6SDavid Cunado * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0 340*18f2efd6SDavid Cunado * and EL1 accesses to the PMCR_EL0 or PMCR are not 341*18f2efd6SDavid Cunado * trapped to EL2. 342*18f2efd6SDavid Cunado * 343*18f2efd6SDavid Cunado * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the 344*18f2efd6SDavid Cunado * architecturally-defined reset value. 345495f3d3cSDavid Cunado */ 346*18f2efd6SDavid Cunado write_mdcr_el2((MDCR_EL2_RESET_VAL | 347*18f2efd6SDavid Cunado ((read_pmcr_el0() & PMCR_EL0_N_BITS) 348*18f2efd6SDavid Cunado >> PMCR_EL0_N_SHIFT)) & 349*18f2efd6SDavid Cunado ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT 350*18f2efd6SDavid Cunado | MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT 351*18f2efd6SDavid Cunado | MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT 352*18f2efd6SDavid Cunado | MDCR_EL2_TPMCR_BIT)); 353939f66d6SDavid Cunado /* 354*18f2efd6SDavid Cunado * Initialise HSTR_EL2. All fields are architecturally 355*18f2efd6SDavid Cunado * UNKNOWN on reset. 356*18f2efd6SDavid Cunado * 357*18f2efd6SDavid Cunado * HSTR_EL2.T<n>: Set all these fields to zero so that 358*18f2efd6SDavid Cunado * Non-secure EL0 or EL1 accesses to System registers 359*18f2efd6SDavid Cunado * do not trap to EL2. 360939f66d6SDavid Cunado */ 361*18f2efd6SDavid Cunado write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 362939f66d6SDavid Cunado /* 363*18f2efd6SDavid Cunado * Initialise CNTHP_CTL_EL2. All fields are 364*18f2efd6SDavid Cunado * architecturally UNKNOWN on reset. 365*18f2efd6SDavid Cunado * 366*18f2efd6SDavid Cunado * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 367*18f2efd6SDavid Cunado * physical timer and prevent timer interrupts. 368939f66d6SDavid Cunado */ 369*18f2efd6SDavid Cunado write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & 370*18f2efd6SDavid Cunado ~(CNTHP_CTL_ENABLE_BIT)); 371532ed618SSoby Mathew } 372532ed618SSoby Mathew } 373532ed618SSoby Mathew 374532ed618SSoby Mathew el1_sysregs_context_restore(get_sysregs_ctx(ctx)); 375532ed618SSoby Mathew 376532ed618SSoby Mathew cm_set_next_context(ctx); 377532ed618SSoby Mathew } 378532ed618SSoby Mathew 379532ed618SSoby Mathew /******************************************************************************* 380532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 381532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 382532ed618SSoby Mathew * state. 383532ed618SSoby Mathew ******************************************************************************/ 384532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 385532ed618SSoby Mathew { 386532ed618SSoby Mathew cpu_context_t *ctx; 387532ed618SSoby Mathew 388532ed618SSoby Mathew ctx = cm_get_context(security_state); 389532ed618SSoby Mathew assert(ctx); 390532ed618SSoby Mathew 391532ed618SSoby Mathew el1_sysregs_context_save(get_sysregs_ctx(ctx)); 392532ed618SSoby Mathew } 393532ed618SSoby Mathew 394532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 395532ed618SSoby Mathew { 396532ed618SSoby Mathew cpu_context_t *ctx; 397532ed618SSoby Mathew 398532ed618SSoby Mathew ctx = cm_get_context(security_state); 399532ed618SSoby Mathew assert(ctx); 400532ed618SSoby Mathew 401532ed618SSoby Mathew el1_sysregs_context_restore(get_sysregs_ctx(ctx)); 402532ed618SSoby Mathew } 403532ed618SSoby Mathew 404532ed618SSoby Mathew /******************************************************************************* 405532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 406532ed618SSoby Mathew * given security state with the given entrypoint 407532ed618SSoby Mathew ******************************************************************************/ 408532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 409532ed618SSoby Mathew { 410532ed618SSoby Mathew cpu_context_t *ctx; 411532ed618SSoby Mathew el3_state_t *state; 412532ed618SSoby Mathew 413532ed618SSoby Mathew ctx = cm_get_context(security_state); 414532ed618SSoby Mathew assert(ctx); 415532ed618SSoby Mathew 416532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 417532ed618SSoby Mathew state = get_el3state_ctx(ctx); 418532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 419532ed618SSoby Mathew } 420532ed618SSoby Mathew 421532ed618SSoby Mathew /******************************************************************************* 422532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 423532ed618SSoby Mathew * pertaining to the given security state 424532ed618SSoby Mathew ******************************************************************************/ 425532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 426532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 427532ed618SSoby Mathew { 428532ed618SSoby Mathew cpu_context_t *ctx; 429532ed618SSoby Mathew el3_state_t *state; 430532ed618SSoby Mathew 431532ed618SSoby Mathew ctx = cm_get_context(security_state); 432532ed618SSoby Mathew assert(ctx); 433532ed618SSoby Mathew 434532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 435532ed618SSoby Mathew state = get_el3state_ctx(ctx); 436532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 437532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 438532ed618SSoby Mathew } 439532ed618SSoby Mathew 440532ed618SSoby Mathew /******************************************************************************* 441532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 442532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 443532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 444532ed618SSoby Mathew ******************************************************************************/ 445532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 446532ed618SSoby Mathew uint32_t bit_pos, 447532ed618SSoby Mathew uint32_t value) 448532ed618SSoby Mathew { 449532ed618SSoby Mathew cpu_context_t *ctx; 450532ed618SSoby Mathew el3_state_t *state; 451532ed618SSoby Mathew uint32_t scr_el3; 452532ed618SSoby Mathew 453532ed618SSoby Mathew ctx = cm_get_context(security_state); 454532ed618SSoby Mathew assert(ctx); 455532ed618SSoby Mathew 456532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 457532ed618SSoby Mathew assert((1 << bit_pos) & SCR_VALID_BIT_MASK); 458532ed618SSoby Mathew 459532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 460532ed618SSoby Mathew assert(value <= 1); 461532ed618SSoby Mathew 462532ed618SSoby Mathew /* 463532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 464532ed618SSoby Mathew * and set it to its new value. 465532ed618SSoby Mathew */ 466532ed618SSoby Mathew state = get_el3state_ctx(ctx); 467532ed618SSoby Mathew scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 468532ed618SSoby Mathew scr_el3 &= ~(1 << bit_pos); 469532ed618SSoby Mathew scr_el3 |= value << bit_pos; 470532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 471532ed618SSoby Mathew } 472532ed618SSoby Mathew 473532ed618SSoby Mathew /******************************************************************************* 474532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 475532ed618SSoby Mathew * given security state. 476532ed618SSoby Mathew ******************************************************************************/ 477532ed618SSoby Mathew uint32_t cm_get_scr_el3(uint32_t security_state) 478532ed618SSoby Mathew { 479532ed618SSoby Mathew cpu_context_t *ctx; 480532ed618SSoby Mathew el3_state_t *state; 481532ed618SSoby Mathew 482532ed618SSoby Mathew ctx = cm_get_context(security_state); 483532ed618SSoby Mathew assert(ctx); 484532ed618SSoby Mathew 485532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 486532ed618SSoby Mathew state = get_el3state_ctx(ctx); 487532ed618SSoby Mathew return read_ctx_reg(state, CTX_SCR_EL3); 488532ed618SSoby Mathew } 489532ed618SSoby Mathew 490532ed618SSoby Mathew /******************************************************************************* 491532ed618SSoby Mathew * This function is used to program the context that's used for exception 492532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 493532ed618SSoby Mathew * the required security state 494532ed618SSoby Mathew ******************************************************************************/ 495532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 496532ed618SSoby Mathew { 497532ed618SSoby Mathew cpu_context_t *ctx; 498532ed618SSoby Mathew 499532ed618SSoby Mathew ctx = cm_get_context(security_state); 500532ed618SSoby Mathew assert(ctx); 501532ed618SSoby Mathew 502532ed618SSoby Mathew cm_set_next_context(ctx); 503532ed618SSoby Mathew } 504