1532ed618SSoby Mathew /*
27455cd17SGovindraj Raja * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew *
582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew */
7532ed618SSoby Mathew
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h>
23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
28744ad974Sjohpow01 #include <lib/extensions/brbe.h>
29a1032bebSJohn Powell #include <lib/extensions/cpa2.h>
3083271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h>
3133e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h>
32*f396aec8SArvind Ram Prakash #include <lib/extensions/idte3.h>
3309d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
34f8138056SBoyan Karatotev #include <lib/extensions/pauth.h>
35c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
36dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3709d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3809d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
3930655136SGovindraj Raja #include <lib/extensions/sysreg128.h>
40d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
41f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h>
42813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
438fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
4409d40e0eSAntonio Nino Diaz #include <lib/utils.h>
45532ed618SSoby Mathew
46781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
47781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
48781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
49781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
50532ed618SSoby Mathew
5134a22a02SBoyan Karatotev per_world_context_t per_world_context[CPU_CONTEXT_NUM];
52461c0a5dSElizabeth Ho
5324a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
54781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
55b515f541SZelalem Aweke
56a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
setup_el1_context(cpu_context_t * ctx,const struct entry_point_info * ep)57b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58b515f541SZelalem Aweke {
59b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx;
60b515f541SZelalem Aweke
61b515f541SZelalem Aweke /*
62b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target
63b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw.
64b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are
65b515f541SZelalem Aweke * set to zero.
66b515f541SZelalem Aweke *
67b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68b515f541SZelalem Aweke *
69b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70b515f541SZelalem Aweke * required by PSCI specification)
71b515f541SZelalem Aweke */
72b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) {
74b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1;
75b515f541SZelalem Aweke } else {
76b515f541SZelalem Aweke /*
77b515f541SZelalem Aweke * If the target execution state is AArch32 then the following
78b515f541SZelalem Aweke * fields need to be set.
79b515f541SZelalem Aweke *
80b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81b515f541SZelalem Aweke * instructions are not trapped to EL1.
82b515f541SZelalem Aweke *
83b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84b515f541SZelalem Aweke * instructions are not trapped to EL1.
85b515f541SZelalem Aweke *
86b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions.
88b515f541SZelalem Aweke */
89b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91b515f541SZelalem Aweke }
92b515f541SZelalem Aweke
93b515f541SZelalem Aweke /*
94b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set
95b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96b515f541SZelalem Aweke */
977f152ea6SSona Mathew if (errata_a75_764081_applies()) {
98b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT;
997f152ea6SSona Mathew }
10059b7c0a0SJayanth Dodderi Chidanand
101b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */
102a0d9a973SJayanth Dodderi Chidanand write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
103b515f541SZelalem Aweke
104b515f541SZelalem Aweke /*
105b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is
106b515f541SZelalem Aweke * implementation defined. The context restore process will write
107b515f541SZelalem Aweke * the value from the context to the actual register and can cause
108b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to
109b515f541SZelalem Aweke * be zero.
110b515f541SZelalem Aweke */
111b515f541SZelalem Aweke actlr_elx = read_actlr_el1();
11242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
113b515f541SZelalem Aweke }
114a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
115b515f541SZelalem Aweke
1162bbad1d1SZelalem Aweke /******************************************************************************
1172bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state
1182bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'.
1192bbad1d1SZelalem Aweke *****************************************************************************/
setup_secure_context(cpu_context_t * ctx,const struct entry_point_info * ep)1202bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
121532ed618SSoby Mathew {
1222bbad1d1SZelalem Aweke u_register_t scr_el3;
1232bbad1d1SZelalem Aweke el3_state_t *state;
1242bbad1d1SZelalem Aweke
1252bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx);
1262bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1272bbad1d1SZelalem Aweke
1282bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
129532ed618SSoby Mathew /*
1302bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1312bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31.
132532ed618SSoby Mathew */
1332bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1342bbad1d1SZelalem Aweke #endif
1352bbad1d1SZelalem Aweke
136ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) {
1382bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT;
1392bbad1d1SZelalem Aweke }
1402bbad1d1SZelalem Aweke
1412bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1422bbad1d1SZelalem Aweke
143b515f541SZelalem Aweke /*
144b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running
145b515f541SZelalem Aweke * at S-EL2.
146b515f541SZelalem Aweke */
147780c9f09SBoyan Karatotev #if !CTX_INCLUDE_EL2_REGS || IMAGE_BL1
148b515f541SZelalem Aweke setup_el1_context(ctx, ep);
149b515f541SZelalem Aweke #endif
150b515f541SZelalem Aweke
1512bbad1d1SZelalem Aweke manage_extensions_secure(ctx);
1522bbad1d1SZelalem Aweke }
1532bbad1d1SZelalem Aweke
154284c01c6SBoyan Karatotev #if ENABLE_RME && IMAGE_BL31
1552bbad1d1SZelalem Aweke /******************************************************************************
1562bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state
1572bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'.
158284c01c6SBoyan Karatotev *
159284c01c6SBoyan Karatotev * NOTE: any changes to this function must be verified by an RMMD maintainer.
1602bbad1d1SZelalem Aweke *****************************************************************************/
setup_realm_context(cpu_context_t * ctx,const struct entry_point_info * ep)1612bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1622bbad1d1SZelalem Aweke {
1632bbad1d1SZelalem Aweke u_register_t scr_el3;
1642bbad1d1SZelalem Aweke el3_state_t *state;
165284c01c6SBoyan Karatotev el2_sysregs_t *el2_ctx;
1662bbad1d1SZelalem Aweke
1672bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx);
1682bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
169284c01c6SBoyan Karatotev el2_ctx = get_el2_sysregs_ctx(ctx);
1702bbad1d1SZelalem Aweke
17101cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
17201cf14ddSMaksims Svecovs
173284c01c6SBoyan Karatotev write_el2_ctx_common(el2_ctx, spsr_el2, SPSR_EL2_REALM);
174284c01c6SBoyan Karatotev
17530019d86SSona Mathew /* CSV2 version 2 and above */
1767db710f0SAndre Przywara if (is_feat_csv2_2_supported()) {
17701cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */
17801cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT;
1797db710f0SAndre Przywara }
1802bbad1d1SZelalem Aweke
181b17fecd6SJavier Almansa Sobrino if (is_feat_sctlr2_supported()) {
182b17fecd6SJavier Almansa Sobrino /* Set the SCTLR2En bit in SCR_EL3 to enable access to
183b17fecd6SJavier Almansa Sobrino * SCTLR2_ELx registers.
184b17fecd6SJavier Almansa Sobrino */
185b17fecd6SJavier Almansa Sobrino scr_el3 |= SCR_SCTLR2En_BIT;
186b17fecd6SJavier Almansa Sobrino }
187b17fecd6SJavier Almansa Sobrino
188a3effe0aSJavier Almansa Sobrino if (is_feat_d128_supported()) {
189a3effe0aSJavier Almansa Sobrino /*
190a3effe0aSJavier Almansa Sobrino * Set the D128En bit in SCR_EL3 to enable access to 128-bit
191a3effe0aSJavier Almansa Sobrino * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
192a3effe0aSJavier Almansa Sobrino * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
193a3effe0aSJavier Almansa Sobrino */
194a3effe0aSJavier Almansa Sobrino scr_el3 |= SCR_D128En_BIT;
195a3effe0aSJavier Almansa Sobrino }
196a3effe0aSJavier Almansa Sobrino
1972bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1988c52ca8cSSona Mathew
1998c52ca8cSSona Mathew if (is_feat_fgt2_supported()) {
2008c52ca8cSSona Mathew fgt2_enable(ctx);
2018c52ca8cSSona Mathew }
2028c52ca8cSSona Mathew
2038c52ca8cSSona Mathew if (is_feat_debugv8p9_supported()) {
2048c52ca8cSSona Mathew debugv8p9_extended_bp_wp_enable(ctx);
2058c52ca8cSSona Mathew }
2068c52ca8cSSona Mathew
20741ae0473SSona Mathew if (is_feat_brbe_supported()) {
20841ae0473SSona Mathew brbe_enable(ctx);
20941ae0473SSona Mathew }
2108c52ca8cSSona Mathew
211284c01c6SBoyan Karatotev /*
212284c01c6SBoyan Karatotev * Enable access to TPIDR2_EL0 if SME/SME2 is enabled for Non Secure world.
213284c01c6SBoyan Karatotev */
214284c01c6SBoyan Karatotev if (is_feat_sme_supported()) {
215284c01c6SBoyan Karatotev sme_enable(ctx);
2162bbad1d1SZelalem Aweke }
217284c01c6SBoyan Karatotev
218284c01c6SBoyan Karatotev if (is_feat_spe_supported()) {
219985b6a6bSBoyan Karatotev spe_disable_realm(ctx);
220284c01c6SBoyan Karatotev }
221284c01c6SBoyan Karatotev
222284c01c6SBoyan Karatotev if (is_feat_trbe_supported()) {
223985b6a6bSBoyan Karatotev trbe_disable_realm(ctx);
224284c01c6SBoyan Karatotev }
225284c01c6SBoyan Karatotev }
226284c01c6SBoyan Karatotev #endif /* ENABLE_RME && IMAGE_BL31 */
2272bbad1d1SZelalem Aweke
2282bbad1d1SZelalem Aweke /******************************************************************************
2292bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state
2302bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'.
2312bbad1d1SZelalem Aweke *****************************************************************************/
setup_ns_context(cpu_context_t * ctx,const struct entry_point_info * ep)2322bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
2332bbad1d1SZelalem Aweke {
2342bbad1d1SZelalem Aweke u_register_t scr_el3;
2352bbad1d1SZelalem Aweke el3_state_t *state;
2362bbad1d1SZelalem Aweke
2372bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx);
2382bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2392bbad1d1SZelalem Aweke
2402bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */
2412bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT;
2422bbad1d1SZelalem Aweke
243ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
244ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) {
2452bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT;
246ef0d0e54SGovindraj Raja }
2472bbad1d1SZelalem Aweke
248f0c96a2eSBoyan Karatotev /*
249b0b7609eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by
250b0b7609eSBoyan Karatotev * default for Non secure lower exception levels. We do not have an
251b0b7609eSBoyan Karatotev * explicit flag to set it. To prevent the leakage between the worlds
252b0b7609eSBoyan Karatotev * during world switch, we enable it only for the non-secure world.
253b0b7609eSBoyan Karatotev *
254f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
255f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds.
256f0c96a2eSBoyan Karatotev *
257f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication,
258f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
259f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts.
260f0c96a2eSBoyan Karatotev *
261f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
262f0c96a2eSBoyan Karatotev * other than EL3
263f0c96a2eSBoyan Karatotev *
264f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
265f0c96a2eSBoyan Karatotev * than EL3
266f0c96a2eSBoyan Karatotev */
267b0b7609eSBoyan Karatotev if (!is_ctx_pauth_supported()) {
268f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
26979c0c7faSBoyan Karatotev }
270f0c96a2eSBoyan Karatotev
27146cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
27246cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
27346cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT;
27446cc41d5SManish Pandey #endif
27546cc41d5SManish Pandey
27600e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
27700e8f79cSManish Pandey /*
27800e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
27900e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state)
28000e8f79cSManish Pandey * are trapped to EL3.
28100e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2
28200e8f79cSManish Pandey */
28300e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT;
28400e8f79cSManish Pandey #endif
28500e8f79cSManish Pandey
28630019d86SSona Mathew /* CSV2 version 2 and above */
2877db710f0SAndre Przywara if (is_feat_csv2_2_supported()) {
28801cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */
28901cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT;
2907db710f0SAndre Przywara }
29101cf14ddSMaksims Svecovs
2922bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2932bbad1d1SZelalem Aweke /*
2942bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2952bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31.
2962bbad1d1SZelalem Aweke */
2972bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2982bbad1d1SZelalem Aweke #endif
2996d0433f0SJayanth Dodderi Chidanand
3006d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) {
3016d0433f0SJayanth Dodderi Chidanand /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
3026d0433f0SJayanth Dodderi Chidanand * RCWMASK_EL1 and RCWSMASK_EL1 registers.
3036d0433f0SJayanth Dodderi Chidanand */
3046d0433f0SJayanth Dodderi Chidanand scr_el3 |= SCR_RCWMASKEn_BIT;
3056d0433f0SJayanth Dodderi Chidanand }
3066d0433f0SJayanth Dodderi Chidanand
3074ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) {
3084ec4e545SJayanth Dodderi Chidanand /* Set the SCTLR2En bit in SCR_EL3 to enable access to
3094ec4e545SJayanth Dodderi Chidanand * SCTLR2_ELx registers.
3104ec4e545SJayanth Dodderi Chidanand */
3114ec4e545SJayanth Dodderi Chidanand scr_el3 |= SCR_SCTLR2En_BIT;
3124ec4e545SJayanth Dodderi Chidanand }
3134ec4e545SJayanth Dodderi Chidanand
31430655136SGovindraj Raja if (is_feat_d128_supported()) {
31530655136SGovindraj Raja /* Set the D128En bit in SCR_EL3 to enable access to 128-bit
31630655136SGovindraj Raja * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
31730655136SGovindraj Raja * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
31830655136SGovindraj Raja */
31930655136SGovindraj Raja scr_el3 |= SCR_D128En_BIT;
32030655136SGovindraj Raja }
32130655136SGovindraj Raja
322a57e18e4SArvind Ram Prakash if (is_feat_fpmr_supported()) {
323a57e18e4SArvind Ram Prakash /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
324a57e18e4SArvind Ram Prakash * register.
325a57e18e4SArvind Ram Prakash */
326a57e18e4SArvind Ram Prakash scr_el3 |= SCR_EnFPM_BIT;
327a57e18e4SArvind Ram Prakash }
328a57e18e4SArvind Ram Prakash
329cc2523bbSAndre Przywara if (is_feat_aie_supported()) {
330cc2523bbSAndre Przywara /* Set the AIEn bit in SCR_EL3 to enable access to (A)MAIR2
331cc2523bbSAndre Przywara * system registers from NS world.
332cc2523bbSAndre Przywara */
333cc2523bbSAndre Przywara scr_el3 |= SCR_AIEn_BIT;
334cc2523bbSAndre Przywara }
335cc2523bbSAndre Przywara
336b3bcfd12SAndre Przywara if (is_feat_pfar_supported()) {
337b3bcfd12SAndre Przywara /* Set the PFAREn bit in SCR_EL3 to enable access to the PFAR
338b3bcfd12SAndre Przywara * system registers from NS world.
339b3bcfd12SAndre Przywara */
340b3bcfd12SAndre Przywara scr_el3 |= SCR_PFAREn_BIT;
341b3bcfd12SAndre Przywara }
342b3bcfd12SAndre Przywara
3432bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
3448b95e848SZelalem Aweke
3458b95e848SZelalem Aweke /* Initialize EL2 context registers */
346a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
347ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) {
348ddb615b4SJuan Pablo Conde /*
349ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value.
350ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
351ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower
352ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of
353ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when
354ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps.
355ddb615b4SJuan Pablo Conde */
356d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
357ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL);
358ddb615b4SJuan Pablo Conde }
3594a530b4cSJuan Pablo Conde
3604a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) {
3614a530b4cSJuan Pablo Conde /*
3624a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy
3634a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack
3644a530b4cSJuan Pablo Conde * of initialization for this feature.
3654a530b4cSJuan Pablo Conde */
366d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
3674a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL);
368d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
3694a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL);
370d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
3714a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL);
3724a530b4cSJuan Pablo Conde }
373a0674ab0SJayanth Dodderi Chidanand #else
374a0674ab0SJayanth Dodderi Chidanand /* Initialize EL1 context registers */
375a0674ab0SJayanth Dodderi Chidanand setup_el1_context(ctx, ep);
376a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
37724a70738SBoyan Karatotev
37824a70738SBoyan Karatotev manage_extensions_nonsecure(ctx);
379532ed618SSoby Mathew }
380532ed618SSoby Mathew
381532ed618SSoby Mathew /*******************************************************************************
3822bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx'
3832bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the
3842bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure.
385532ed618SSoby Mathew *
3868aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure
387532ed618SSoby Mathew * timer availability for the new execution context.
388532ed618SSoby Mathew ******************************************************************************/
setup_context_common(cpu_context_t * ctx,const entry_point_info_t * ep)3892bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
390532ed618SSoby Mathew {
391f1be00daSLouis Mayencourt u_register_t scr_el3;
392123002f9SJayanth Dodderi Chidanand u_register_t mdcr_el3;
393532ed618SSoby Mathew el3_state_t *state;
394532ed618SSoby Mathew gp_regs_t *gp_regs;
395532ed618SSoby Mathew
396f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx);
397f0c96a2eSBoyan Karatotev
398532ed618SSoby Mathew /* Clear any residual register values from the context */
39932f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx));
400532ed618SSoby Mathew
401532ed618SSoby Mathew /*
4025e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world.
4035e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it
4045e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this
4055e8cc727SBoyan Karatotev * is not true and some values need to be recreated.
4065e8cc727SBoyan Karatotev */
407a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
4085e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
4095e8cc727SBoyan Karatotev
4105e8cc727SBoyan Karatotev /*
4115e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the
4125e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them.
4135e8cc727SBoyan Karatotev */
414d6af2344SJayanth Dodderi Chidanand u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
4155e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
416d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
4170aa3284aSJagdish Gediya
4180aa3284aSJagdish Gediya /*
4190aa3284aSJagdish Gediya * The actlr_el2 register can be initialized in platform's reset handler
4200aa3284aSJagdish Gediya * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
4210aa3284aSJagdish Gediya */
4220aa3284aSJagdish Gediya write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
423a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
4245e8cc727SBoyan Karatotev
4255c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */
4265c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL;
427c5ea4f8aSZelalem Aweke
42818f2efd6SDavid Cunado /*
429f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
430f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3.
431f0c96a2eSBoyan Karatotev *
432f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
433f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3.
434f0c96a2eSBoyan Karatotev *
435f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
436f0c96a2eSBoyan Karatotev * both Security states and both Execution states.
437f0c96a2eSBoyan Karatotev *
438f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from
439f0c96a2eSBoyan Karatotev * Non-secure memory.
440f0c96a2eSBoyan Karatotev */
441f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
442f0c96a2eSBoyan Karatotev
443f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT;
444f0c96a2eSBoyan Karatotev
445f0c96a2eSBoyan Karatotev /*
44618f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
44718f2efd6SDavid Cunado * Exception level as specified by SPSR.
44818f2efd6SDavid Cunado */
449c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) {
450532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT;
451c5ea4f8aSZelalem Aweke }
4522bbad1d1SZelalem Aweke
45318f2efd6SDavid Cunado /*
45418f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
45518f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified
456b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST
457b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access
458b515f541SZelalem Aweke * is not trapped)
45918f2efd6SDavid Cunado */
460c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) {
461532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT;
462c5ea4f8aSZelalem Aweke }
463532ed618SSoby Mathew
464cb4ec47bSjohpow01 /*
465cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
466cb4ec47bSjohpow01 * SCR_EL3.HXEn.
467cb4ec47bSjohpow01 */
468c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) {
469cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT;
470c5a3ebbdSAndre Przywara }
471cb4ec47bSjohpow01
472ff86e0b4SJuan Pablo Conde /*
47319d52a83SAndre Przywara * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
47419d52a83SAndre Przywara * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
47519d52a83SAndre Przywara * SCR_EL3.EnAS0.
47619d52a83SAndre Przywara */
47719d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) {
47819d52a83SAndre Przywara scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
47919d52a83SAndre Przywara }
48019d52a83SAndre Przywara
48119d52a83SAndre Przywara /*
482ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
483ff86e0b4SJuan Pablo Conde * registers are trapped to EL3.
484ff86e0b4SJuan Pablo Conde */
48579c0c7faSBoyan Karatotev if (is_feat_rng_trap_supported()) {
486ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT;
48779c0c7faSBoyan Karatotev }
488ff86e0b4SJuan Pablo Conde
4891a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4901a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */
4911a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT;
4921a7c1cfeSJeenu Viswambharan #endif
4931a7c1cfeSJeenu Viswambharan
494f0c96a2eSBoyan Karatotev /*
495f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds.
496f0c96a2eSBoyan Karatotev *
497f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
498f0c96a2eSBoyan Karatotev * other than EL3
499f0c96a2eSBoyan Karatotev *
500f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
501f0c96a2eSBoyan Karatotev * than EL3
502f0c96a2eSBoyan Karatotev */
503b0b7609eSBoyan Karatotev if (is_ctx_pauth_supported()) {
504f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
50579c0c7faSBoyan Karatotev }
506f0c96a2eSBoyan Karatotev
5075283962eSAntonio Nino Diaz /*
508062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay
509062b6c6bSMark Brown * registers for AArch64 if present.
510062b6c6bSMark Brown */
511062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
512062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT;
513062b6c6bSMark Brown }
514062b6c6bSMark Brown
515062b6c6bSMark Brown /*
516688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
517688ab57bSMark Brown */
518688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
519688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT;
520688ab57bSMark Brown }
521688ab57bSMark Brown
522688ab57bSMark Brown /*
52318f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is
52418f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and
52518f2efd6SDavid Cunado * next mode is Hyp.
526110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
527110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports
528110ee433SJimmy Brisson * ARMv8.6-FGT.
52929d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
53029d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions
53129d0ee54SJimmy Brisson * and when the processor supports ECV.
532532ed618SSoby Mathew */
533a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
534a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64)
535a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) {
536532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT;
537110ee433SJimmy Brisson
538ce485955SAndre Przywara if (is_feat_fgt_supported()) {
539110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT;
540110ee433SJimmy Brisson }
54129d0ee54SJimmy Brisson
542b8f03d29SAndre Przywara if (is_feat_ecv_supported()) {
54329d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT;
54429d0ee54SJimmy Brisson }
545532ed618SSoby Mathew }
546532ed618SSoby Mathew
5476cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
5481223d2a0SAndre Przywara if (is_feat_twed_supported()) {
5496cac724dSjohpow01 /* Set delay in SCR_EL3 */
5506cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
551781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
5526cac724dSjohpow01 << SCR_TWEDEL_SHIFT);
5536cac724dSjohpow01
5546cac724dSjohpow01 /* Enable WFE delay */
5556cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT;
5561223d2a0SAndre Przywara }
5576cac724dSjohpow01
5589f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
5599f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
5609f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) {
5619f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT;
5629f4b6259SJayanth Dodderi Chidanand }
5639f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
5649f4b6259SJayanth Dodderi Chidanand
5657e84f3cfSTushar Khandelwal if (is_feat_mec_supported()) {
5667e84f3cfSTushar Khandelwal scr_el3 |= SCR_MECEn_BIT;
5677e84f3cfSTushar Khandelwal }
5687e84f3cfSTushar Khandelwal
56918f2efd6SDavid Cunado /*
570e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context
571e290a8fcSAlexei Fedorov * before doing ERET
5723e61b2b5SDavid Cunado */
573532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
574532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
575532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
576532ed618SSoby Mathew
577123002f9SJayanth Dodderi Chidanand /* Start with a clean MDCR_EL3 copy as all relevant values are set */
578123002f9SJayanth Dodderi Chidanand mdcr_el3 = MDCR_EL3_RESET_VAL;
579123002f9SJayanth Dodderi Chidanand
580123002f9SJayanth Dodderi Chidanand /* ---------------------------------------------------------------------
581123002f9SJayanth Dodderi Chidanand * Initialise MDCR_EL3, setting all fields rather than relying on hw.
582123002f9SJayanth Dodderi Chidanand * Some fields are architecturally UNKNOWN on reset.
583123002f9SJayanth Dodderi Chidanand *
584123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
585123002f9SJayanth Dodderi Chidanand * Debug exceptions, other than Breakpoint Instruction exceptions, are
586123002f9SJayanth Dodderi Chidanand * disabled from all ELs in Secure state.
587123002f9SJayanth Dodderi Chidanand *
588123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
589123002f9SJayanth Dodderi Chidanand * privileged debug from S-EL1.
590123002f9SJayanth Dodderi Chidanand *
591123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
592123002f9SJayanth Dodderi Chidanand * access to the powerdown debug registers do not trap to EL3.
593123002f9SJayanth Dodderi Chidanand *
594123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
595123002f9SJayanth Dodderi Chidanand * debug registers, other than those registers that are controlled by
596123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA.
597123002f9SJayanth Dodderi Chidanand */
598123002f9SJayanth Dodderi Chidanand mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
599123002f9SJayanth Dodderi Chidanand & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
600123002f9SJayanth Dodderi Chidanand write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
601123002f9SJayanth Dodderi Chidanand
60279c0c7faSBoyan Karatotev #if IMAGE_BL31
60379c0c7faSBoyan Karatotev /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
60479c0c7faSBoyan Karatotev if (is_feat_trf_supported()) {
60579c0c7faSBoyan Karatotev trf_enable(ctx);
60679c0c7faSBoyan Karatotev }
607c95aa2ebSMateusz Sulimowicz
608ef738d19SManish Pandey if (is_feat_tcr2_supported()) {
609ef738d19SManish Pandey tcr2_enable(ctx);
610ef738d19SManish Pandey }
611ef738d19SManish Pandey
612c95aa2ebSMateusz Sulimowicz pmuv3_enable(ctx);
613284c01c6SBoyan Karatotev
614*f396aec8SArvind Ram Prakash if (is_feat_idte3_supported()) {
615*f396aec8SArvind Ram Prakash idte3_enable(ctx);
616*f396aec8SArvind Ram Prakash }
617*f396aec8SArvind Ram Prakash
618780c9f09SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS && IMAGE_BL31
619284c01c6SBoyan Karatotev /*
620284c01c6SBoyan Karatotev * Initialize SCTLR_EL2 context register with reset value.
621284c01c6SBoyan Karatotev */
622284c01c6SBoyan Karatotev write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
623284c01c6SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */
62479c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */
625123002f9SJayanth Dodderi Chidanand
626532ed618SSoby Mathew /*
627532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context
628532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures
629532ed618SSoby Mathew */
630532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx);
631ea5a4e98SSaivardhan Thatikonda memcpy((void *)gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
632532ed618SSoby Mathew }
633532ed618SSoby Mathew
634532ed618SSoby Mathew /*******************************************************************************
6352bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by
6362bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure
6372bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated
6382bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service
6392bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state.
6402bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to
6412bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure
6422bbad1d1SZelalem Aweke * state cpu context pointers.
6432bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context
6442bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context
6452bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL.
6462bbad1d1SZelalem Aweke ******************************************************************************/
cm_init(void)6472bbad1d1SZelalem Aweke void __init cm_init(void)
6482bbad1d1SZelalem Aweke {
6492bbad1d1SZelalem Aweke /*
6501b491eeaSElyes Haouas * The context management library has only global data to initialize, but
6512bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out.
6522bbad1d1SZelalem Aweke */
6532bbad1d1SZelalem Aweke }
6542bbad1d1SZelalem Aweke
6552bbad1d1SZelalem Aweke /*******************************************************************************
6562bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for
6572bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states
6582bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep'
6592bbad1d1SZelalem Aweke ******************************************************************************/
cm_setup_context(cpu_context_t * ctx,const entry_point_info_t * ep)6602bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
6612bbad1d1SZelalem Aweke {
662f05b4894SMaheedhar Bollapalli size_t security_state;
6632bbad1d1SZelalem Aweke
6642bbad1d1SZelalem Aweke assert(ctx != NULL);
6652bbad1d1SZelalem Aweke
6662bbad1d1SZelalem Aweke /*
6672bbad1d1SZelalem Aweke * Perform initializations that are common
6682bbad1d1SZelalem Aweke * to all security states
6692bbad1d1SZelalem Aweke */
6702bbad1d1SZelalem Aweke setup_context_common(ctx, ep);
6712bbad1d1SZelalem Aweke
6722bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr);
6732bbad1d1SZelalem Aweke
6742bbad1d1SZelalem Aweke /* Perform security state specific initializations */
6752bbad1d1SZelalem Aweke switch (security_state) {
6762bbad1d1SZelalem Aweke case SECURE:
6772bbad1d1SZelalem Aweke setup_secure_context(ctx, ep);
6782bbad1d1SZelalem Aweke break;
679284c01c6SBoyan Karatotev #if ENABLE_RME && IMAGE_BL31
6802bbad1d1SZelalem Aweke case REALM:
6812bbad1d1SZelalem Aweke setup_realm_context(ctx, ep);
6822bbad1d1SZelalem Aweke break;
6832bbad1d1SZelalem Aweke #endif
6842bbad1d1SZelalem Aweke case NON_SECURE:
6852bbad1d1SZelalem Aweke setup_ns_context(ctx, ep);
6862bbad1d1SZelalem Aweke break;
6872bbad1d1SZelalem Aweke default:
6882bbad1d1SZelalem Aweke ERROR("Invalid security state\n");
6892bbad1d1SZelalem Aweke panic();
6902bbad1d1SZelalem Aweke break;
6912bbad1d1SZelalem Aweke }
6922bbad1d1SZelalem Aweke }
6932bbad1d1SZelalem Aweke
6942bbad1d1SZelalem Aweke /*******************************************************************************
69524a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates
69624a70738SBoyan Karatotev * registers in-place which are expected to either never change or be
69783ec7e45SBoyan Karatotev * overwritten by el3_exit. Expects the core_pos of the current core as argument.
69824a70738SBoyan Karatotev ******************************************************************************/
cm_manage_extensions_el3(unsigned int my_idx)69963900851SBoyan Karatotev void __no_pauth cm_manage_extensions_el3(unsigned int my_idx)
70024a70738SBoyan Karatotev {
70163900851SBoyan Karatotev if (is_feat_pauth_supported()) {
70263900851SBoyan Karatotev pauth_init_enable_el3();
70363900851SBoyan Karatotev }
70463900851SBoyan Karatotev
705a873d26fSBoyan Karatotev #if IMAGE_BL31
7060a580b51SBoyan Karatotev if (is_feat_sve_supported()) {
7070a580b51SBoyan Karatotev sve_init_el3();
7080a580b51SBoyan Karatotev }
7090a580b51SBoyan Karatotev
7104085a02cSBoyan Karatotev if (is_feat_amu_supported()) {
71183ec7e45SBoyan Karatotev amu_init_el3(my_idx);
7124085a02cSBoyan Karatotev }
7134085a02cSBoyan Karatotev
71460d330dcSBoyan Karatotev if (is_feat_sme_supported()) {
71560d330dcSBoyan Karatotev sme_init_el3();
71660d330dcSBoyan Karatotev }
71760d330dcSBoyan Karatotev
7184274b526SArvind Ram Prakash if (is_feat_fgwte3_supported()) {
7194274b526SArvind Ram Prakash write_fgwte3_el3(FGWTE3_EL3_EARLY_INIT_VAL);
7204274b526SArvind Ram Prakash }
721c42aefd3SArvind Ram Prakash
722c42aefd3SArvind Ram Prakash if (is_feat_mpam_supported()) {
723c42aefd3SArvind Ram Prakash mpam_init_el3();
724c42aefd3SArvind Ram Prakash }
725c42aefd3SArvind Ram Prakash
726a1032bebSJohn Powell if (is_feat_cpa2_supported()) {
727a1032bebSJohn Powell cpa2_enable_el3();
728a1032bebSJohn Powell }
729a1032bebSJohn Powell
73060d330dcSBoyan Karatotev pmuv3_init_el3();
731a873d26fSBoyan Karatotev #endif /* IMAGE_BL31 */
73224a70738SBoyan Karatotev }
73324a70738SBoyan Karatotev
7344087ed6cSJayanth Dodderi Chidanand /******************************************************************************
7354087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context
7364087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world.
7374087ed6cSJayanth Dodderi Chidanand ******************************************************************************/
cm_el3_arch_init_per_world(per_world_context_t * per_world_ctx)7386eafc060SBoyan Karatotev static void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
7394087ed6cSJayanth Dodderi Chidanand {
740a873d26fSBoyan Karatotev per_world_ctx->ctx_cptr_el3 = CPTR_EL3_RESET_VAL;
741ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
7424087ed6cSJayanth Dodderi Chidanand }
7434087ed6cSJayanth Dodderi Chidanand
74424a70738SBoyan Karatotev /*******************************************************************************
745461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world.
746461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value
747461c0a5dSElizabeth Ho * across the cores for the non-secure world.
748461c0a5dSElizabeth Ho ******************************************************************************/
manage_extensions_nonsecure_per_world(void)7496eafc060SBoyan Karatotev static void manage_extensions_nonsecure_per_world(void)
750461c0a5dSElizabeth Ho {
7514087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
7524087ed6cSJayanth Dodderi Chidanand
753a873d26fSBoyan Karatotev #if IMAGE_BL31
754461c0a5dSElizabeth Ho if (is_feat_sme_supported()) {
755461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
756461c0a5dSElizabeth Ho }
757461c0a5dSElizabeth Ho
758461c0a5dSElizabeth Ho if (is_feat_sve_supported()) {
759461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
760461c0a5dSElizabeth Ho }
761461c0a5dSElizabeth Ho
762461c0a5dSElizabeth Ho if (is_feat_amu_supported()) {
763461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
764461c0a5dSElizabeth Ho }
765461c0a5dSElizabeth Ho
766461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) {
767461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
768461c0a5dSElizabeth Ho }
769ac4f6aafSArvind Ram Prakash
770ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) {
771ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
772ac4f6aafSArvind Ram Prakash }
773*f396aec8SArvind Ram Prakash
774*f396aec8SArvind Ram Prakash if (is_feat_idte3_supported()) {
775*f396aec8SArvind Ram Prakash idte3_init_cached_idregs_per_world(CPU_CONTEXT_NS);
776*f396aec8SArvind Ram Prakash }
777a873d26fSBoyan Karatotev #endif /* IMAGE_BL31 */
778461c0a5dSElizabeth Ho }
779461c0a5dSElizabeth Ho
780461c0a5dSElizabeth Ho /*******************************************************************************
781461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world.
782461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value
783461c0a5dSElizabeth Ho * across the cores for the secure world.
784461c0a5dSElizabeth Ho ******************************************************************************/
manage_extensions_secure_per_world(void)785461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
786461c0a5dSElizabeth Ho {
7874087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
7884087ed6cSJayanth Dodderi Chidanand
789a873d26fSBoyan Karatotev #if IMAGE_BL31
790461c0a5dSElizabeth Ho if (is_feat_sme_supported()) {
791461c0a5dSElizabeth Ho
792461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) {
793461c0a5dSElizabeth Ho /*
794461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
795461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed.
796461c0a5dSElizabeth Ho */
797461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
798461c0a5dSElizabeth Ho } else {
799461c0a5dSElizabeth Ho /*
800461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure
801461c0a5dSElizabeth Ho * world can safely use the associated registers.
802461c0a5dSElizabeth Ho */
803461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
804461c0a5dSElizabeth Ho }
805461c0a5dSElizabeth Ho }
806461c0a5dSElizabeth Ho if (is_feat_sve_supported()) {
807461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) {
808461c0a5dSElizabeth Ho /*
809461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure
810461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed.
811461c0a5dSElizabeth Ho */
812461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
813461c0a5dSElizabeth Ho } else {
814461c0a5dSElizabeth Ho /*
815461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world
816461c0a5dSElizabeth Ho * can safely use them.
817461c0a5dSElizabeth Ho */
818461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
819461c0a5dSElizabeth Ho }
820461c0a5dSElizabeth Ho }
821461c0a5dSElizabeth Ho
822461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */
823461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) {
824461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
825461c0a5dSElizabeth Ho }
826*f396aec8SArvind Ram Prakash
827*f396aec8SArvind Ram Prakash if (is_feat_idte3_supported()) {
828*f396aec8SArvind Ram Prakash idte3_init_cached_idregs_per_world(CPU_CONTEXT_SECURE);
829*f396aec8SArvind Ram Prakash }
830a873d26fSBoyan Karatotev #endif /* IMAGE_BL31 */
831461c0a5dSElizabeth Ho }
832461c0a5dSElizabeth Ho
manage_extensions_realm_per_world(void)8336eafc060SBoyan Karatotev static void manage_extensions_realm_per_world(void)
8346eafc060SBoyan Karatotev {
835a873d26fSBoyan Karatotev #if ENABLE_RME && IMAGE_BL31
8366eafc060SBoyan Karatotev cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8376eafc060SBoyan Karatotev
8386eafc060SBoyan Karatotev if (is_feat_sve_supported()) {
8396eafc060SBoyan Karatotev /*
8406eafc060SBoyan Karatotev * Enable SVE and FPU in realm context when it is enabled for NS.
8416eafc060SBoyan Karatotev * Realm manager must ensure that the SVE and FPU register
8426eafc060SBoyan Karatotev * contexts are properly managed.
8436eafc060SBoyan Karatotev */
8446eafc060SBoyan Karatotev sve_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8456eafc060SBoyan Karatotev }
8466eafc060SBoyan Karatotev
8476eafc060SBoyan Karatotev /* NS can access this but Realm shouldn't */
8486eafc060SBoyan Karatotev if (is_feat_sys_reg_trace_supported()) {
8496eafc060SBoyan Karatotev sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8506eafc060SBoyan Karatotev }
8516eafc060SBoyan Karatotev
8526eafc060SBoyan Karatotev /*
8536eafc060SBoyan Karatotev * If SME/SME2 is supported and enabled for NS world, then disable trapping
8546eafc060SBoyan Karatotev * of SME instructions for Realm world. RMM will save/restore required
8556eafc060SBoyan Karatotev * registers that are shared with SVE/FPU so that Realm can use FPU or SVE.
8566eafc060SBoyan Karatotev */
8576eafc060SBoyan Karatotev if (is_feat_sme_supported()) {
8586eafc060SBoyan Karatotev sme_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8596eafc060SBoyan Karatotev }
8606eafc060SBoyan Karatotev
8616eafc060SBoyan Karatotev /*
8626eafc060SBoyan Karatotev * If FEAT_MPAM is supported and enabled, then disable trapping access
8636eafc060SBoyan Karatotev * to the MPAM registers for Realm world. Instead, RMM will configure
8646eafc060SBoyan Karatotev * the access to be trapped by itself so it can inject undefined aborts
8656eafc060SBoyan Karatotev * back to the Realm.
8666eafc060SBoyan Karatotev */
8676eafc060SBoyan Karatotev if (is_feat_mpam_supported()) {
8686eafc060SBoyan Karatotev mpam_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8696eafc060SBoyan Karatotev }
870*f396aec8SArvind Ram Prakash
871*f396aec8SArvind Ram Prakash if (is_feat_idte3_supported()) {
872*f396aec8SArvind Ram Prakash idte3_init_cached_idregs_per_world(CPU_CONTEXT_REALM);
873*f396aec8SArvind Ram Prakash }
874a873d26fSBoyan Karatotev #endif /* ENABLE_RME && IMAGE_BL31 */
8756eafc060SBoyan Karatotev }
8766eafc060SBoyan Karatotev
cm_manage_extensions_per_world(void)8776eafc060SBoyan Karatotev void cm_manage_extensions_per_world(void)
8786eafc060SBoyan Karatotev {
8796eafc060SBoyan Karatotev manage_extensions_nonsecure_per_world();
8806eafc060SBoyan Karatotev manage_extensions_secure_per_world();
8816eafc060SBoyan Karatotev manage_extensions_realm_per_world();
8826eafc060SBoyan Karatotev }
8836eafc060SBoyan Karatotev
cm_init_percpu_once_regs(void)884*f396aec8SArvind Ram Prakash void cm_init_percpu_once_regs(void)
885*f396aec8SArvind Ram Prakash {
886*f396aec8SArvind Ram Prakash #if IMAGE_BL31
887*f396aec8SArvind Ram Prakash if (is_feat_idte3_supported()) {
888*f396aec8SArvind Ram Prakash idte3_init_percpu_once_regs(CPU_CONTEXT_NS);
889*f396aec8SArvind Ram Prakash idte3_init_percpu_once_regs(CPU_CONTEXT_SECURE);
890*f396aec8SArvind Ram Prakash #if ENABLE_RME
891*f396aec8SArvind Ram Prakash idte3_init_percpu_once_regs(CPU_CONTEXT_REALM);
892*f396aec8SArvind Ram Prakash #endif /* ENABLE_RME */
893*f396aec8SArvind Ram Prakash }
894*f396aec8SArvind Ram Prakash #endif /* IMAGE_BL31 */
895*f396aec8SArvind Ram Prakash }
896*f396aec8SArvind Ram Prakash
897461c0a5dSElizabeth Ho /*******************************************************************************
89824a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world.
89924a70738SBoyan Karatotev ******************************************************************************/
manage_extensions_nonsecure(cpu_context_t * ctx)90024a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
90124a70738SBoyan Karatotev {
90224a70738SBoyan Karatotev #if IMAGE_BL31
90383ec7e45SBoyan Karatotev /* NOTE: registers are not context switched */
9044085a02cSBoyan Karatotev if (is_feat_amu_supported()) {
9054085a02cSBoyan Karatotev amu_enable(ctx);
9064085a02cSBoyan Karatotev }
9074085a02cSBoyan Karatotev
90860d330dcSBoyan Karatotev if (is_feat_sme_supported()) {
90960d330dcSBoyan Karatotev sme_enable(ctx);
91060d330dcSBoyan Karatotev }
91160d330dcSBoyan Karatotev
91233e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) {
91333e6aaacSArvind Ram Prakash fgt2_enable(ctx);
91433e6aaacSArvind Ram Prakash }
91533e6aaacSArvind Ram Prakash
91683271d5aSArvind Ram Prakash if (is_feat_debugv8p9_supported()) {
91783271d5aSArvind Ram Prakash debugv8p9_extended_bp_wp_enable(ctx);
91883271d5aSArvind Ram Prakash }
91983271d5aSArvind Ram Prakash
92079c0c7faSBoyan Karatotev if (is_feat_spe_supported()) {
921985b6a6bSBoyan Karatotev spe_enable_ns(ctx);
92279c0c7faSBoyan Karatotev }
92379c0c7faSBoyan Karatotev
92479c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) {
925985b6a6bSBoyan Karatotev if (check_if_trbe_disable_affected_core()) {
926985b6a6bSBoyan Karatotev trbe_disable_ns(ctx);
927985b6a6bSBoyan Karatotev } else {
928985b6a6bSBoyan Karatotev trbe_enable_ns(ctx);
92979c0c7faSBoyan Karatotev }
930ef738d19SManish Pandey }
93179c0c7faSBoyan Karatotev
9329890eab5SBoyan Karatotev if (is_feat_brbe_supported()) {
9339890eab5SBoyan Karatotev brbe_enable(ctx);
9349890eab5SBoyan Karatotev }
93524a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
93624a70738SBoyan Karatotev }
93724a70738SBoyan Karatotev
938183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
93924a70738SBoyan Karatotev /*******************************************************************************
94024a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure
94124a70738SBoyan Karatotev * world when EL2 is empty and unused.
94224a70738SBoyan Karatotev ******************************************************************************/
manage_extensions_nonsecure_el2_unused(void)94324a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
94424a70738SBoyan Karatotev {
94524a70738SBoyan Karatotev #if IMAGE_BL31
94660d330dcSBoyan Karatotev if (is_feat_spe_supported()) {
94760d330dcSBoyan Karatotev spe_init_el2_unused();
94860d330dcSBoyan Karatotev }
94960d330dcSBoyan Karatotev
9504085a02cSBoyan Karatotev if (is_feat_amu_supported()) {
9514085a02cSBoyan Karatotev amu_init_el2_unused();
9524085a02cSBoyan Karatotev }
9534085a02cSBoyan Karatotev
95460d330dcSBoyan Karatotev if (is_feat_mpam_supported()) {
95560d330dcSBoyan Karatotev mpam_init_el2_unused();
95660d330dcSBoyan Karatotev }
95760d330dcSBoyan Karatotev
95860d330dcSBoyan Karatotev if (is_feat_trbe_supported()) {
95960d330dcSBoyan Karatotev trbe_init_el2_unused();
96060d330dcSBoyan Karatotev }
96160d330dcSBoyan Karatotev
96260d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) {
96360d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused();
96460d330dcSBoyan Karatotev }
96560d330dcSBoyan Karatotev
96660d330dcSBoyan Karatotev if (is_feat_trf_supported()) {
96760d330dcSBoyan Karatotev trf_init_el2_unused();
96860d330dcSBoyan Karatotev }
96960d330dcSBoyan Karatotev
970c73686a1SBoyan Karatotev pmuv3_init_el2_unused();
97160d330dcSBoyan Karatotev
97260d330dcSBoyan Karatotev if (is_feat_sve_supported()) {
97360d330dcSBoyan Karatotev sve_init_el2_unused();
97460d330dcSBoyan Karatotev }
97560d330dcSBoyan Karatotev
97660d330dcSBoyan Karatotev if (is_feat_sme_supported()) {
97760d330dcSBoyan Karatotev sme_init_el2_unused();
97860d330dcSBoyan Karatotev }
979b48bd790SBoyan Karatotev
980484befbfSArvind Ram Prakash if (is_feat_mops_supported() && is_feat_hcx_supported()) {
9816b8df7b9SArvind Ram Prakash write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
9826b8df7b9SArvind Ram Prakash }
9836b8df7b9SArvind Ram Prakash
984f8138056SBoyan Karatotev if (is_feat_pauth_supported()) {
985f8138056SBoyan Karatotev pauth_enable_el2();
986f8138056SBoyan Karatotev }
98724a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
98824a70738SBoyan Karatotev }
989183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
99024a70738SBoyan Karatotev
99124a70738SBoyan Karatotev /*******************************************************************************
99268ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world.
99368ac5ed0SArunachalam Ganapathy ******************************************************************************/
manage_extensions_secure(cpu_context_t * ctx)994dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
99568ac5ed0SArunachalam Ganapathy {
99668ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
9970d122947SBoyan Karatotev if (is_feat_sme_supported()) {
9980d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) {
9990d122947SBoyan Karatotev /*
10000d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager
10010d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed.
10020d122947SBoyan Karatotev */
100360d330dcSBoyan Karatotev sme_init_el3();
10040d122947SBoyan Karatotev sme_enable(ctx);
10050d122947SBoyan Karatotev } else {
10060d122947SBoyan Karatotev /*
10070d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure
10080d122947SBoyan Karatotev * world can safely use the associated registers.
10090d122947SBoyan Karatotev */
10100d122947SBoyan Karatotev sme_disable(ctx);
10110d122947SBoyan Karatotev }
10120d122947SBoyan Karatotev }
101379c0c7faSBoyan Karatotev
101479c0c7faSBoyan Karatotev if (is_feat_spe_supported()) {
1015985b6a6bSBoyan Karatotev spe_disable_secure(ctx);
101679c0c7faSBoyan Karatotev }
101779c0c7faSBoyan Karatotev
101879c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) {
1019985b6a6bSBoyan Karatotev trbe_disable_secure(ctx);
102079c0c7faSBoyan Karatotev }
1021dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
102268ac5ed0SArunachalam Ganapathy }
102368ac5ed0SArunachalam Ganapathy
1024532ed618SSoby Mathew /*******************************************************************************
1025532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU
1026532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the
1027532ed618SSoby Mathew * entry_point_info structure.
1028532ed618SSoby Mathew ******************************************************************************/
cm_init_my_context(const entry_point_info_t * ep)1029532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
1030532ed618SSoby Mathew {
1031532ed618SSoby Mathew cpu_context_t *ctx;
1032532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
10331634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep);
1034532ed618SSoby Mathew }
1035532ed618SSoby Mathew
1036b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
init_nonsecure_el2_unused(cpu_context_t * ctx)1037183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
1038b48bd790SBoyan Karatotev {
1039183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
1040b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL;
1041b48bd790SBoyan Karatotev u_register_t mdcr_el2;
1042b48bd790SBoyan Karatotev u_register_t scr_el3;
1043b48bd790SBoyan Karatotev
1044b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1045b48bd790SBoyan Karatotev
1046b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
1047b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) {
1048b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT;
1049b48bd790SBoyan Karatotev }
1050b48bd790SBoyan Karatotev
1051b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2);
1052b48bd790SBoyan Karatotev
1053b48bd790SBoyan Karatotev /*
1054b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
1055b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values.
1056b48bd790SBoyan Karatotev */
1057b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL);
1058b48bd790SBoyan Karatotev
1059b48bd790SBoyan Karatotev /*
1060b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
1061b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below.
1062b48bd790SBoyan Karatotev *
1063b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
1064b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers.
1065b48bd790SBoyan Karatotev *
1066b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
1067b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers.
1068b48bd790SBoyan Karatotev */
1069b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
1070b48bd790SBoyan Karatotev
1071b48bd790SBoyan Karatotev /*
1072b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1073b48bd790SBoyan Karatotev * UNKNOWN value.
1074b48bd790SBoyan Karatotev */
1075b48bd790SBoyan Karatotev write_cntvoff_el2(0);
1076b48bd790SBoyan Karatotev
1077b48bd790SBoyan Karatotev /*
1078b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1079b48bd790SBoyan Karatotev * respectively.
1080b48bd790SBoyan Karatotev */
1081b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1());
1082b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1());
1083b48bd790SBoyan Karatotev
1084b48bd790SBoyan Karatotev /*
1085b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1086b48bd790SBoyan Karatotev *
1087b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1088b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the
1089b48bd790SBoyan Karatotev * VMID.
1090b48bd790SBoyan Karatotev *
1091b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1092b48bd790SBoyan Karatotev * disabled.
1093b48bd790SBoyan Karatotev */
1094b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL &
1095b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1096b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1097b48bd790SBoyan Karatotev
1098b48bd790SBoyan Karatotev /*
1099b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1100b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset.
1101b48bd790SBoyan Karatotev *
1102b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1103b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2.
1104b48bd790SBoyan Karatotev *
1105b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1106b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2.
1107b48bd790SBoyan Karatotev *
1108b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1109b48bd790SBoyan Karatotev * debug registers do not trap to EL2.
1110b48bd790SBoyan Karatotev *
1111b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1112b48bd790SBoyan Karatotev * EL2.
1113b48bd790SBoyan Karatotev */
1114b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL &
1115b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1116b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT);
1117b48bd790SBoyan Karatotev
1118b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2);
1119b48bd790SBoyan Karatotev
1120b48bd790SBoyan Karatotev /*
1121b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1122b48bd790SBoyan Karatotev *
1123b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1124b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2.
1125b48bd790SBoyan Karatotev */
1126b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1127b48bd790SBoyan Karatotev
1128b48bd790SBoyan Karatotev /*
1129b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1130b48bd790SBoyan Karatotev * reset.
1131b48bd790SBoyan Karatotev *
1132b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1133b48bd790SBoyan Karatotev * and prevent timer interrupts.
1134b48bd790SBoyan Karatotev */
1135b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1136b48bd790SBoyan Karatotev
1137b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused();
1138183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
1139b48bd790SBoyan Karatotev }
1140b48bd790SBoyan Karatotev
1141532ed618SSoby Mathew /*******************************************************************************
1142c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or
1143c5ea4f8aSZelalem Aweke * normal world.
1144532ed618SSoby Mathew *
1145532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1146532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1147532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1148532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context
1149532ed618SSoby Mathew ******************************************************************************/
cm_prepare_el3_exit(size_t security_state)1150f05b4894SMaheedhar Bollapalli void cm_prepare_el3_exit(size_t security_state)
1151532ed618SSoby Mathew {
1152da1a4591SJayanth Dodderi Chidanand u_register_t sctlr_el2, scr_el3;
1153532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state);
1154532ed618SSoby Mathew
1155a0fee747SAntonio Nino Diaz assert(ctx != NULL);
1156532ed618SSoby Mathew
1157532ed618SSoby Mathew if (security_state == NON_SECURE) {
1158ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2);
1159ddb615b4SJuan Pablo Conde
1160f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1161a0fee747SAntonio Nino Diaz CTX_SCR_EL3);
1162ddb615b4SJuan Pablo Conde
1163d39b1236SJayanth Dodderi Chidanand if (el2_implemented != EL_IMPL_NONE) {
1164d39b1236SJayanth Dodderi Chidanand
1165ddb615b4SJuan Pablo Conde /*
1166ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize
1167ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here.
1168ddb615b4SJuan Pablo Conde */
1169ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) {
1170ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL);
1171ddb615b4SJuan Pablo Conde }
11724a530b4cSJuan Pablo Conde
11734a530b4cSJuan Pablo Conde /*
11744a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced
11754a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when
11764a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired
11774a530b4cSJuan Pablo Conde * behavior.
11784a530b4cSJuan Pablo Conde */
11794a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) {
11804a530b4cSJuan Pablo Conde /*
11814a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default
11824a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT
11834a530b4cSJuan Pablo Conde * do not get trapped due to their lack of
11844a530b4cSJuan Pablo Conde * initialization for this feature.
11854a530b4cSJuan Pablo Conde */
11864a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
11874a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
11884a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1189ddb615b4SJuan Pablo Conde }
11904a530b4cSJuan Pablo Conde
1191d39b1236SJayanth Dodderi Chidanand /* Condition to ensure EL2 is being used. */
1192a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1193da1a4591SJayanth Dodderi Chidanand /* Initialize SCTLR_EL2 register with reset value. */
1194da1a4591SJayanth Dodderi Chidanand sctlr_el2 = SCTLR_EL2_RES1;
11957f152ea6SSona Mathew
11965f5d1ed7SLouis Mayencourt /*
1197d39b1236SJayanth Dodderi Chidanand * If workaround of errata 764081 for Cortex-A75
1198d39b1236SJayanth Dodderi Chidanand * is used then set SCTLR_EL2.IESB to enable
1199d39b1236SJayanth Dodderi Chidanand * Implicit Error Synchronization Barrier.
12005f5d1ed7SLouis Mayencourt */
12017f152ea6SSona Mathew if (errata_a75_764081_applies()) {
1202da1a4591SJayanth Dodderi Chidanand sctlr_el2 |= SCTLR_IESB_BIT;
12037f152ea6SSona Mathew }
12047f152ea6SSona Mathew
1205da1a4591SJayanth Dodderi Chidanand write_sctlr_el2(sctlr_el2);
1206d39b1236SJayanth Dodderi Chidanand } else {
1207d39b1236SJayanth Dodderi Chidanand /*
1208d39b1236SJayanth Dodderi Chidanand * (scr_el3 & SCR_HCE_BIT==0)
1209d39b1236SJayanth Dodderi Chidanand * EL2 implemented but unused.
1210d39b1236SJayanth Dodderi Chidanand */
1211b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx);
1212532ed618SSoby Mathew }
1213532ed618SSoby Mathew }
12144274b526SArvind Ram Prakash
12154274b526SArvind Ram Prakash if (is_feat_fgwte3_supported()) {
12164274b526SArvind Ram Prakash /*
12174274b526SArvind Ram Prakash * TCR_EL3 and ACTLR_EL3 could be overwritten
12184274b526SArvind Ram Prakash * by platforms and hence is locked a bit late.
12194274b526SArvind Ram Prakash */
12204274b526SArvind Ram Prakash write_fgwte3_el3(FGWTE3_EL3_LATE_INIT_VAL);
12214274b526SArvind Ram Prakash }
1222d39b1236SJayanth Dodderi Chidanand }
1223780c9f09SBoyan Karatotev #if !CTX_INCLUDE_EL2_REGS || IMAGE_BL1
1224a0674ab0SJayanth Dodderi Chidanand /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
122517b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state);
1226a0674ab0SJayanth Dodderi Chidanand #endif
122717b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state);
1228532ed618SSoby Mathew }
1229532ed618SSoby Mathew
1230a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
1231bb7b85a3SAndre Przywara
el2_sysregs_context_save_fgt(el2_sysregs_t * ctx)1232bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1233bb7b85a3SAndre Przywara {
1234d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1235bb7b85a3SAndre Przywara if (is_feat_amu_supported()) {
1236d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1237bb7b85a3SAndre Przywara }
1238d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1239d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1240d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1241d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1242bb7b85a3SAndre Przywara }
1243bb7b85a3SAndre Przywara
el2_sysregs_context_restore_fgt(el2_sysregs_t * ctx)1244bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1245bb7b85a3SAndre Przywara {
1246d6af2344SJayanth Dodderi Chidanand write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1247bb7b85a3SAndre Przywara if (is_feat_amu_supported()) {
1248d6af2344SJayanth Dodderi Chidanand write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1249bb7b85a3SAndre Przywara }
1250d6af2344SJayanth Dodderi Chidanand write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1251d6af2344SJayanth Dodderi Chidanand write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1252d6af2344SJayanth Dodderi Chidanand write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1253d6af2344SJayanth Dodderi Chidanand write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1254bb7b85a3SAndre Przywara }
1255bb7b85a3SAndre Przywara
el2_sysregs_context_save_fgt2(el2_sysregs_t * ctx)125633e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
125733e6aaacSArvind Ram Prakash {
125833e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
125933e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
126033e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
126133e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
126233e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
126333e6aaacSArvind Ram Prakash }
126433e6aaacSArvind Ram Prakash
el2_sysregs_context_restore_fgt2(el2_sysregs_t * ctx)126533e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
126633e6aaacSArvind Ram Prakash {
126733e6aaacSArvind Ram Prakash write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
126833e6aaacSArvind Ram Prakash write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
126933e6aaacSArvind Ram Prakash write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
127033e6aaacSArvind Ram Prakash write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
127133e6aaacSArvind Ram Prakash write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
127233e6aaacSArvind Ram Prakash }
127333e6aaacSArvind Ram Prakash
el2_sysregs_context_save_mpam(el2_sysregs_t * ctx)12747d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
12759448f2b8SAndre Przywara {
12769448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1();
12779448f2b8SAndre Przywara
12787d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
12799448f2b8SAndre Przywara
12809448f2b8SAndre Przywara /*
12819448f2b8SAndre Przywara * The context registers that we intend to save would be part of the
12829448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
12839448f2b8SAndre Przywara */
12849448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12859448f2b8SAndre Przywara return;
12869448f2b8SAndre Przywara }
12879448f2b8SAndre Przywara
12889448f2b8SAndre Przywara /*
12899448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
12909448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1.
12919448f2b8SAndre Przywara */
12927d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
12937d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
12947d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
12959448f2b8SAndre Przywara
12969448f2b8SAndre Przywara /*
12979448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their
12989448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register.
12999448f2b8SAndre Przywara */
13009448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
13019448f2b8SAndre Przywara case 7:
13027d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
13039448f2b8SAndre Przywara __fallthrough;
13049448f2b8SAndre Przywara case 6:
13057d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
13069448f2b8SAndre Przywara __fallthrough;
13079448f2b8SAndre Przywara case 5:
13087d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
13099448f2b8SAndre Przywara __fallthrough;
13109448f2b8SAndre Przywara case 4:
13117d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
13129448f2b8SAndre Przywara __fallthrough;
13139448f2b8SAndre Przywara case 3:
13147d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
13159448f2b8SAndre Przywara __fallthrough;
13169448f2b8SAndre Przywara case 2:
13177d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
13189448f2b8SAndre Przywara __fallthrough;
13199448f2b8SAndre Przywara case 1:
13207d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
13219448f2b8SAndre Przywara break;
13229448f2b8SAndre Przywara }
13239448f2b8SAndre Przywara }
13249448f2b8SAndre Przywara
el2_sysregs_context_restore_mpam(el2_sysregs_t * ctx)13257d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
13269448f2b8SAndre Przywara {
13279448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1();
13289448f2b8SAndre Przywara
13297d930c7eSJayanth Dodderi Chidanand write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
13309448f2b8SAndre Przywara
13319448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
13329448f2b8SAndre Przywara return;
13339448f2b8SAndre Przywara }
13349448f2b8SAndre Przywara
13357d930c7eSJayanth Dodderi Chidanand write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
13367d930c7eSJayanth Dodderi Chidanand write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
13377d930c7eSJayanth Dodderi Chidanand write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
13389448f2b8SAndre Przywara
13399448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
13409448f2b8SAndre Przywara case 7:
13417d930c7eSJayanth Dodderi Chidanand write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
13429448f2b8SAndre Przywara __fallthrough;
13439448f2b8SAndre Przywara case 6:
13447d930c7eSJayanth Dodderi Chidanand write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
13459448f2b8SAndre Przywara __fallthrough;
13469448f2b8SAndre Przywara case 5:
13477d930c7eSJayanth Dodderi Chidanand write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
13489448f2b8SAndre Przywara __fallthrough;
13499448f2b8SAndre Przywara case 4:
13507d930c7eSJayanth Dodderi Chidanand write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
13519448f2b8SAndre Przywara __fallthrough;
13529448f2b8SAndre Przywara case 3:
13537d930c7eSJayanth Dodderi Chidanand write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
13549448f2b8SAndre Przywara __fallthrough;
13559448f2b8SAndre Przywara case 2:
13567d930c7eSJayanth Dodderi Chidanand write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
13579448f2b8SAndre Przywara __fallthrough;
13589448f2b8SAndre Przywara case 1:
13597d930c7eSJayanth Dodderi Chidanand write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
13609448f2b8SAndre Przywara break;
13619448f2b8SAndre Przywara }
13629448f2b8SAndre Przywara }
13639448f2b8SAndre Przywara
1364937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1365937d6fdbSManish Pandey * The following registers are not added:
1366937d6fdbSManish Pandey * ICH_AP0R<n>_EL2
1367937d6fdbSManish Pandey * ICH_AP1R<n>_EL2
1368937d6fdbSManish Pandey * ICH_LR<n>_EL2
1369937d6fdbSManish Pandey *
1370937d6fdbSManish Pandey * NOTE: For a system with S-EL2 present but not enabled, accessing
1371937d6fdbSManish Pandey * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1372937d6fdbSManish Pandey * SCR_EL3.NS = 1 before accessing this register.
1373937d6fdbSManish Pandey * ---------------------------------------------------------------------------
1374937d6fdbSManish Pandey */
el2_sysregs_context_save_gic(el2_sysregs_t * ctx,uint32_t security_state)13757455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
1376937d6fdbSManish Pandey {
13777455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3();
13787455cd17SGovindraj Raja
1379937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1380d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1381937d6fdbSManish Pandey #else
1382937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT);
1383937d6fdbSManish Pandey isb();
1384937d6fdbSManish Pandey
1385d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1386937d6fdbSManish Pandey
1387937d6fdbSManish Pandey write_scr_el3(scr_el3);
1388937d6fdbSManish Pandey isb();
1389937d6fdbSManish Pandey #endif
1390d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
13917455cd17SGovindraj Raja
13927455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) {
13937455cd17SGovindraj Raja if (security_state == SECURE) {
13947455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT);
13957455cd17SGovindraj Raja } else {
13967455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT);
13977455cd17SGovindraj Raja }
13987455cd17SGovindraj Raja isb();
1399937d6fdbSManish Pandey }
1400937d6fdbSManish Pandey
14017455cd17SGovindraj Raja write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
14027455cd17SGovindraj Raja
14037455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) {
14047455cd17SGovindraj Raja write_scr_el3(scr_el3);
14057455cd17SGovindraj Raja isb();
14067455cd17SGovindraj Raja }
14077455cd17SGovindraj Raja }
14087455cd17SGovindraj Raja
el2_sysregs_context_restore_gic(el2_sysregs_t * ctx,uint32_t security_state)14097455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
1410937d6fdbSManish Pandey {
14117455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3();
14127455cd17SGovindraj Raja
1413937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1414d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1415937d6fdbSManish Pandey #else
1416937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT);
1417937d6fdbSManish Pandey isb();
1418937d6fdbSManish Pandey
1419d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1420937d6fdbSManish Pandey
1421937d6fdbSManish Pandey write_scr_el3(scr_el3);
1422937d6fdbSManish Pandey isb();
1423937d6fdbSManish Pandey #endif
1424d6af2344SJayanth Dodderi Chidanand write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
14257455cd17SGovindraj Raja
14267455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) {
14277455cd17SGovindraj Raja if (security_state == SECURE) {
14287455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT);
14297455cd17SGovindraj Raja } else {
14307455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT);
14317455cd17SGovindraj Raja }
14327455cd17SGovindraj Raja isb();
14337455cd17SGovindraj Raja }
14347455cd17SGovindraj Raja
1435d6af2344SJayanth Dodderi Chidanand write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
14367455cd17SGovindraj Raja
14377455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) {
14387455cd17SGovindraj Raja write_scr_el3(scr_el3);
14397455cd17SGovindraj Raja isb();
14407455cd17SGovindraj Raja }
1441937d6fdbSManish Pandey }
1442937d6fdbSManish Pandey
1443ac58e574SBoyan Karatotev /* -----------------------------------------------------
1444ac58e574SBoyan Karatotev * The following registers are not added:
1445ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2
1446ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2
1447ac58e574SBoyan Karatotev * -----------------------------------------------------
1448ac58e574SBoyan Karatotev */
el2_sysregs_context_save_common(el2_sysregs_t * ctx)1449ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1450ac58e574SBoyan Karatotev {
1451d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1452d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1453d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1454d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1455d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1456d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1457d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1458ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) {
1459d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1460ac58e574SBoyan Karatotev }
1461d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1462d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1463d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, far_el2, read_far_el2());
1464d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1465d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1466d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1467d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1468d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1469d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1470d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1471d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1472d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1473d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1474d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1475d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1476d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1477d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1478d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
147930655136SGovindraj Raja
14806595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
14816595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
1482ac58e574SBoyan Karatotev }
1483ac58e574SBoyan Karatotev
el2_sysregs_context_restore_common(el2_sysregs_t * ctx)1484ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1485ac58e574SBoyan Karatotev {
1486d6af2344SJayanth Dodderi Chidanand write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1487d6af2344SJayanth Dodderi Chidanand write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1488d6af2344SJayanth Dodderi Chidanand write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1489d6af2344SJayanth Dodderi Chidanand write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1490d6af2344SJayanth Dodderi Chidanand write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1491d6af2344SJayanth Dodderi Chidanand write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1492d6af2344SJayanth Dodderi Chidanand write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1493ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) {
1494d6af2344SJayanth Dodderi Chidanand write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1495ac58e574SBoyan Karatotev }
1496d6af2344SJayanth Dodderi Chidanand write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1497d6af2344SJayanth Dodderi Chidanand write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1498d6af2344SJayanth Dodderi Chidanand write_far_el2(read_el2_ctx_common(ctx, far_el2));
1499d6af2344SJayanth Dodderi Chidanand write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1500d6af2344SJayanth Dodderi Chidanand write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1501d6af2344SJayanth Dodderi Chidanand write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1502d6af2344SJayanth Dodderi Chidanand write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1503d6af2344SJayanth Dodderi Chidanand write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1504d6af2344SJayanth Dodderi Chidanand write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1505d6af2344SJayanth Dodderi Chidanand write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1506d6af2344SJayanth Dodderi Chidanand write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1507d6af2344SJayanth Dodderi Chidanand write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1508d6af2344SJayanth Dodderi Chidanand write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1509d6af2344SJayanth Dodderi Chidanand write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1510d6af2344SJayanth Dodderi Chidanand write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1511d6af2344SJayanth Dodderi Chidanand write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1512d6af2344SJayanth Dodderi Chidanand write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1513d6af2344SJayanth Dodderi Chidanand write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1514d6af2344SJayanth Dodderi Chidanand write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1515d6af2344SJayanth Dodderi Chidanand write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1516ac58e574SBoyan Karatotev }
1517ac58e574SBoyan Karatotev
151828f39f02SMax Shvetsov /*******************************************************************************
151928f39f02SMax Shvetsov * Save EL2 sysreg context
152028f39f02SMax Shvetsov ******************************************************************************/
cm_el2_sysregs_context_save(uint32_t security_state)152128f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
152228f39f02SMax Shvetsov {
152328f39f02SMax Shvetsov cpu_context_t *ctx;
1524d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx;
152528f39f02SMax Shvetsov
152628f39f02SMax Shvetsov ctx = cm_get_context(security_state);
152728f39f02SMax Shvetsov assert(ctx != NULL);
152828f39f02SMax Shvetsov
1529d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1530d20052f3SZelalem Aweke
1531d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx);
15327455cd17SGovindraj Raja el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
15330a33adc0SGovindraj Raja
1534c282384dSGovindraj Raja if (is_feat_mte2_supported()) {
1535a796d5aaSJayanth Dodderi Chidanand write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
15360a33adc0SGovindraj Raja }
15379acff28aSArvind Ram Prakash
15389448f2b8SAndre Przywara if (is_feat_mpam_supported()) {
15397d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_save_mpam(el2_sysregs_ctx);
15409448f2b8SAndre Przywara }
1541bb7b85a3SAndre Przywara
1542de8c4892SAndre Przywara if (is_feat_fgt_supported()) {
1543d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1544de8c4892SAndre Przywara }
1545bb7b85a3SAndre Przywara
154633e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) {
154733e6aaacSArvind Ram Prakash el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
154833e6aaacSArvind Ram Prakash }
154933e6aaacSArvind Ram Prakash
1550b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) {
1551d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1552b8f03d29SAndre Przywara }
1553b8f03d29SAndre Przywara
1554ea735bf5SAndre Przywara if (is_feat_vhe_supported()) {
1555d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1556d6af2344SJayanth Dodderi Chidanand read_contextidr_el2());
155730655136SGovindraj Raja write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1558ea735bf5SAndre Przywara }
15596503ff29SAndre Przywara
15606503ff29SAndre Przywara if (is_feat_ras_supported()) {
1561d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1562d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
15636503ff29SAndre Przywara }
1564d5384b69SAndre Przywara
1565d5384b69SAndre Przywara if (is_feat_nv2_supported()) {
1566d6af2344SJayanth Dodderi Chidanand write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1567d5384b69SAndre Przywara }
1568d5384b69SAndre Przywara
1569fc8d2d39SAndre Przywara if (is_feat_trf_supported()) {
1570d6af2344SJayanth Dodderi Chidanand write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1571fc8d2d39SAndre Przywara }
15727db710f0SAndre Przywara
15737db710f0SAndre Przywara if (is_feat_csv2_2_supported()) {
1574d6af2344SJayanth Dodderi Chidanand write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1575d6af2344SJayanth Dodderi Chidanand read_scxtnum_el2());
15767db710f0SAndre Przywara }
15777db710f0SAndre Przywara
1578c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) {
1579d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1580c5a3ebbdSAndre Przywara }
1581d6af2344SJayanth Dodderi Chidanand
1582d3331603SMark Brown if (is_feat_tcr2_supported()) {
1583d6af2344SJayanth Dodderi Chidanand write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1584d3331603SMark Brown }
1585d6af2344SJayanth Dodderi Chidanand
1586f77d7132SAgathiyan Bragadeesh if (is_feat_s1pie_supported()) {
1587d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1588d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1589062b6c6bSMark Brown }
1590d6af2344SJayanth Dodderi Chidanand
1591f77d7132SAgathiyan Bragadeesh if (is_feat_s1poe_supported()) {
1592d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1593062b6c6bSMark Brown }
1594d6af2344SJayanth Dodderi Chidanand
159541ae0473SSona Mathew if (is_feat_brbe_supported()) {
159641ae0473SSona Mathew write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2());
159741ae0473SSona Mathew }
159841ae0473SSona Mathew
1599d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) {
1600d6af2344SJayanth Dodderi Chidanand write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1601d6af2344SJayanth Dodderi Chidanand }
1602d6af2344SJayanth Dodderi Chidanand
1603688ab57bSMark Brown if (is_feat_gcs_supported()) {
16046aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
16056aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1606688ab57bSMark Brown }
16074ec4e545SJayanth Dodderi Chidanand
16084ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) {
16094ec4e545SJayanth Dodderi Chidanand write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
16104ec4e545SJayanth Dodderi Chidanand }
161128f39f02SMax Shvetsov }
161228f39f02SMax Shvetsov
161328f39f02SMax Shvetsov /*******************************************************************************
161428f39f02SMax Shvetsov * Restore EL2 sysreg context
161528f39f02SMax Shvetsov ******************************************************************************/
cm_el2_sysregs_context_restore(uint32_t security_state)161628f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
161728f39f02SMax Shvetsov {
161828f39f02SMax Shvetsov cpu_context_t *ctx;
1619d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx;
162028f39f02SMax Shvetsov
162128f39f02SMax Shvetsov ctx = cm_get_context(security_state);
162228f39f02SMax Shvetsov assert(ctx != NULL);
162328f39f02SMax Shvetsov
1624d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1625d20052f3SZelalem Aweke
1626d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx);
16277455cd17SGovindraj Raja el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
162830788a84SGovindraj Raja
1629c282384dSGovindraj Raja if (is_feat_mte2_supported()) {
1630a796d5aaSJayanth Dodderi Chidanand write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
163130788a84SGovindraj Raja }
16329acff28aSArvind Ram Prakash
16339448f2b8SAndre Przywara if (is_feat_mpam_supported()) {
16347d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
16359448f2b8SAndre Przywara }
1636bb7b85a3SAndre Przywara
1637de8c4892SAndre Przywara if (is_feat_fgt_supported()) {
1638d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1639de8c4892SAndre Przywara }
1640bb7b85a3SAndre Przywara
164133e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) {
164233e6aaacSArvind Ram Prakash el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
164333e6aaacSArvind Ram Prakash }
164433e6aaacSArvind Ram Prakash
1645b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) {
1646d6af2344SJayanth Dodderi Chidanand write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1647b8f03d29SAndre Przywara }
1648b8f03d29SAndre Przywara
1649ea735bf5SAndre Przywara if (is_feat_vhe_supported()) {
1650d6af2344SJayanth Dodderi Chidanand write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1651d6af2344SJayanth Dodderi Chidanand contextidr_el2));
1652d6af2344SJayanth Dodderi Chidanand write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1653ea735bf5SAndre Przywara }
16546503ff29SAndre Przywara
16556503ff29SAndre Przywara if (is_feat_ras_supported()) {
1656d6af2344SJayanth Dodderi Chidanand write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1657d6af2344SJayanth Dodderi Chidanand write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
16586503ff29SAndre Przywara }
1659d5384b69SAndre Przywara
1660d5384b69SAndre Przywara if (is_feat_nv2_supported()) {
1661d6af2344SJayanth Dodderi Chidanand write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1662fc8d2d39SAndre Przywara }
16637db710f0SAndre Przywara
1664d6af2344SJayanth Dodderi Chidanand if (is_feat_trf_supported()) {
1665d6af2344SJayanth Dodderi Chidanand write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1666d6af2344SJayanth Dodderi Chidanand }
1667d6af2344SJayanth Dodderi Chidanand
16687db710f0SAndre Przywara if (is_feat_csv2_2_supported()) {
1669d6af2344SJayanth Dodderi Chidanand write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1670d6af2344SJayanth Dodderi Chidanand scxtnum_el2));
16717db710f0SAndre Przywara }
16727db710f0SAndre Przywara
1673c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) {
1674d6af2344SJayanth Dodderi Chidanand write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1675c5a3ebbdSAndre Przywara }
1676d6af2344SJayanth Dodderi Chidanand
1677d3331603SMark Brown if (is_feat_tcr2_supported()) {
1678d6af2344SJayanth Dodderi Chidanand write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1679d3331603SMark Brown }
1680d6af2344SJayanth Dodderi Chidanand
1681f77d7132SAgathiyan Bragadeesh if (is_feat_s1pie_supported()) {
1682d6af2344SJayanth Dodderi Chidanand write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1683d6af2344SJayanth Dodderi Chidanand write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1684062b6c6bSMark Brown }
1685d6af2344SJayanth Dodderi Chidanand
1686f77d7132SAgathiyan Bragadeesh if (is_feat_s1poe_supported()) {
1687d6af2344SJayanth Dodderi Chidanand write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1688062b6c6bSMark Brown }
1689d6af2344SJayanth Dodderi Chidanand
1690d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) {
1691d6af2344SJayanth Dodderi Chidanand write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1692d6af2344SJayanth Dodderi Chidanand }
1693d6af2344SJayanth Dodderi Chidanand
1694688ab57bSMark Brown if (is_feat_gcs_supported()) {
1695d6af2344SJayanth Dodderi Chidanand write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1696d6af2344SJayanth Dodderi Chidanand write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1697688ab57bSMark Brown }
16984ec4e545SJayanth Dodderi Chidanand
16994ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) {
17004ec4e545SJayanth Dodderi Chidanand write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
17014ec4e545SJayanth Dodderi Chidanand }
170241ae0473SSona Mathew
170341ae0473SSona Mathew if (is_feat_brbe_supported()) {
170441ae0473SSona Mathew write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2));
170541ae0473SSona Mathew }
170628f39f02SMax Shvetsov }
1707a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
170828f39f02SMax Shvetsov
1709532ed618SSoby Mathew /*******************************************************************************
17108b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
17118b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
17128b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic
17138b95e848SZelalem Aweke * cm_prepare_el3_exit function.
17148b95e848SZelalem Aweke ******************************************************************************/
cm_prepare_el3_exit_ns(void)17158b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
17168b95e848SZelalem Aweke {
1717a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
17184085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
17198b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE);
17208b95e848SZelalem Aweke assert(ctx != NULL);
17218b95e848SZelalem Aweke
1722b515f541SZelalem Aweke /* Assert that EL2 is used. */
17234085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1724b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1725b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE));
17264085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
17278b95e848SZelalem Aweke
1728a0674ab0SJayanth Dodderi Chidanand /* Restore EL2 sysreg contexts */
17298b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE);
17308b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE);
17318b95e848SZelalem Aweke #else
17328b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE);
1733a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
17348b95e848SZelalem Aweke }
17358b95e848SZelalem Aweke
1736a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1737a0674ab0SJayanth Dodderi Chidanand /*******************************************************************************
1738a0674ab0SJayanth Dodderi Chidanand * The next set of six functions are used by runtime services to save and restore
1739a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state.
1740a0674ab0SJayanth Dodderi Chidanand ******************************************************************************/
el1_sysregs_context_save(el1_sysregs_t * ctx)174159f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
174259f8882bSJayanth Dodderi Chidanand {
174342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
174442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
174559f8882bSJayanth Dodderi Chidanand
174659b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
174742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
174842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
174959f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
175059f8882bSJayanth Dodderi Chidanand
175142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
175242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
175342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
175442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
175542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
175642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
175742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
175842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
175942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
176042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
176142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, far_el1, read_far_el1());
176242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
176342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
176442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
176542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
176642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
176742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
176859f8882bSJayanth Dodderi Chidanand
17696595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
17706595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
17716595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
17726595f4cbSIgor Podgainõi
177342e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) {
177442e35d2fSJayanth Dodderi Chidanand /* Save Aarch32 registers */
177542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
177642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
177742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
177842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
177942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
178042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
178142e35d2fSJayanth Dodderi Chidanand }
178259f8882bSJayanth Dodderi Chidanand
1783ccf67965SSumit Garg /* Save counter-timer kernel control register */
1784ccf67965SSumit Garg write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1785ccf67965SSumit Garg #if NS_TIMER_SWITCH
178642e35d2fSJayanth Dodderi Chidanand /* Save NS Timer registers */
178742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
178842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
178942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
179042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1791ccf67965SSumit Garg #endif
179259f8882bSJayanth Dodderi Chidanand
179342e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) {
179442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
179542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
179642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
179742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
179842e35d2fSJayanth Dodderi Chidanand }
179959f8882bSJayanth Dodderi Chidanand
1800ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) {
180142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
1802ed9bb824SMadhukar Pappireddy }
1803ed9bb824SMadhukar Pappireddy
1804ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) {
180542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
180642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
1807ed9bb824SMadhukar Pappireddy }
1808ed9bb824SMadhukar Pappireddy
1809ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) {
181042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
1811ed9bb824SMadhukar Pappireddy }
1812ed9bb824SMadhukar Pappireddy
1813ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) {
181442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
1815ed9bb824SMadhukar Pappireddy }
1816ed9bb824SMadhukar Pappireddy
1817ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) {
181842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
1819ed9bb824SMadhukar Pappireddy }
1820d6c76e6cSMadhukar Pappireddy
1821d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) {
182242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
1823d6c76e6cSMadhukar Pappireddy }
1824d6c76e6cSMadhukar Pappireddy
1825d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) {
182642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
182742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
1828d6c76e6cSMadhukar Pappireddy }
1829d6c76e6cSMadhukar Pappireddy
1830d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) {
183142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
183242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
183342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
183442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
1835d6c76e6cSMadhukar Pappireddy }
18366d0433f0SJayanth Dodderi Chidanand
18376d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) {
18386595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
18396595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
18406d0433f0SJayanth Dodderi Chidanand }
18416d0433f0SJayanth Dodderi Chidanand
18424ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) {
18434ec4e545SJayanth Dodderi Chidanand write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
18444ec4e545SJayanth Dodderi Chidanand }
18454ec4e545SJayanth Dodderi Chidanand
184619d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) {
184719d52a83SAndre Przywara write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
184819d52a83SAndre Przywara }
184959f8882bSJayanth Dodderi Chidanand }
185059f8882bSJayanth Dodderi Chidanand
el1_sysregs_context_restore(el1_sysregs_t * ctx)185159f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
185259f8882bSJayanth Dodderi Chidanand {
185342e35d2fSJayanth Dodderi Chidanand write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
185442e35d2fSJayanth Dodderi Chidanand write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
185559f8882bSJayanth Dodderi Chidanand
185659b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
185742e35d2fSJayanth Dodderi Chidanand write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
185842e35d2fSJayanth Dodderi Chidanand write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
185959f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
186059f8882bSJayanth Dodderi Chidanand
186142e35d2fSJayanth Dodderi Chidanand write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
186242e35d2fSJayanth Dodderi Chidanand write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
186342e35d2fSJayanth Dodderi Chidanand write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
186442e35d2fSJayanth Dodderi Chidanand write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
186542e35d2fSJayanth Dodderi Chidanand write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
186642e35d2fSJayanth Dodderi Chidanand write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
186742e35d2fSJayanth Dodderi Chidanand write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
186842e35d2fSJayanth Dodderi Chidanand write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
186942e35d2fSJayanth Dodderi Chidanand write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
187042e35d2fSJayanth Dodderi Chidanand write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
187142e35d2fSJayanth Dodderi Chidanand write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
187242e35d2fSJayanth Dodderi Chidanand write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
187342e35d2fSJayanth Dodderi Chidanand write_par_el1(read_el1_ctx_common(ctx, par_el1));
187442e35d2fSJayanth Dodderi Chidanand write_far_el1(read_el1_ctx_common(ctx, far_el1));
187542e35d2fSJayanth Dodderi Chidanand write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
187642e35d2fSJayanth Dodderi Chidanand write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
187742e35d2fSJayanth Dodderi Chidanand write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
187842e35d2fSJayanth Dodderi Chidanand write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
187942e35d2fSJayanth Dodderi Chidanand write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
188042e35d2fSJayanth Dodderi Chidanand write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
188159f8882bSJayanth Dodderi Chidanand
188242e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) {
188342e35d2fSJayanth Dodderi Chidanand /* Restore Aarch32 registers */
188442e35d2fSJayanth Dodderi Chidanand write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
188542e35d2fSJayanth Dodderi Chidanand write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
188642e35d2fSJayanth Dodderi Chidanand write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
188742e35d2fSJayanth Dodderi Chidanand write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
188842e35d2fSJayanth Dodderi Chidanand write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
188942e35d2fSJayanth Dodderi Chidanand write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
189042e35d2fSJayanth Dodderi Chidanand }
189159f8882bSJayanth Dodderi Chidanand
1892ccf67965SSumit Garg /* Restore counter-timer kernel control register */
1893ccf67965SSumit Garg write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1894ccf67965SSumit Garg #if NS_TIMER_SWITCH
189542e35d2fSJayanth Dodderi Chidanand /* Restore NS Timer registers */
189642e35d2fSJayanth Dodderi Chidanand write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
189742e35d2fSJayanth Dodderi Chidanand write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
189842e35d2fSJayanth Dodderi Chidanand write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
189942e35d2fSJayanth Dodderi Chidanand write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1900ccf67965SSumit Garg #endif
190159f8882bSJayanth Dodderi Chidanand
190242e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) {
190342e35d2fSJayanth Dodderi Chidanand write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
190442e35d2fSJayanth Dodderi Chidanand write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
190542e35d2fSJayanth Dodderi Chidanand write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
190642e35d2fSJayanth Dodderi Chidanand write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
190742e35d2fSJayanth Dodderi Chidanand }
190859f8882bSJayanth Dodderi Chidanand
1909ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) {
191042e35d2fSJayanth Dodderi Chidanand write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
1911ed9bb824SMadhukar Pappireddy }
1912ed9bb824SMadhukar Pappireddy
1913ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) {
191442e35d2fSJayanth Dodderi Chidanand write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
191542e35d2fSJayanth Dodderi Chidanand write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
1916ed9bb824SMadhukar Pappireddy }
1917ed9bb824SMadhukar Pappireddy
1918ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) {
191942e35d2fSJayanth Dodderi Chidanand write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
1920ed9bb824SMadhukar Pappireddy }
1921ed9bb824SMadhukar Pappireddy
1922ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) {
192342e35d2fSJayanth Dodderi Chidanand write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
1924ed9bb824SMadhukar Pappireddy }
1925ed9bb824SMadhukar Pappireddy
1926ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) {
192742e35d2fSJayanth Dodderi Chidanand write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
1928ed9bb824SMadhukar Pappireddy }
1929d6c76e6cSMadhukar Pappireddy
1930d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) {
193142e35d2fSJayanth Dodderi Chidanand write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
1932d6c76e6cSMadhukar Pappireddy }
1933d6c76e6cSMadhukar Pappireddy
1934d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) {
193542e35d2fSJayanth Dodderi Chidanand write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
193642e35d2fSJayanth Dodderi Chidanand write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
1937d6c76e6cSMadhukar Pappireddy }
1938d6c76e6cSMadhukar Pappireddy
1939d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) {
194042e35d2fSJayanth Dodderi Chidanand write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
194142e35d2fSJayanth Dodderi Chidanand write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
194242e35d2fSJayanth Dodderi Chidanand write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
194342e35d2fSJayanth Dodderi Chidanand write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
1944d6c76e6cSMadhukar Pappireddy }
19456d0433f0SJayanth Dodderi Chidanand
19466d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) {
19476d0433f0SJayanth Dodderi Chidanand write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
19486d0433f0SJayanth Dodderi Chidanand write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
19496d0433f0SJayanth Dodderi Chidanand }
19504ec4e545SJayanth Dodderi Chidanand
19514ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) {
19524ec4e545SJayanth Dodderi Chidanand write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
19534ec4e545SJayanth Dodderi Chidanand }
19544ec4e545SJayanth Dodderi Chidanand
195519d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) {
195619d52a83SAndre Przywara write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
195719d52a83SAndre Przywara }
195859f8882bSJayanth Dodderi Chidanand }
195959f8882bSJayanth Dodderi Chidanand
19608b95e848SZelalem Aweke /*******************************************************************************
1961a0674ab0SJayanth Dodderi Chidanand * The next couple of functions are used by runtime services to save and restore
1962a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state.
1963532ed618SSoby Mathew ******************************************************************************/
cm_el1_sysregs_context_save(uint32_t security_state)1964532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1965532ed618SSoby Mathew {
1966532ed618SSoby Mathew cpu_context_t *ctx;
1967532ed618SSoby Mathew
1968532ed618SSoby Mathew ctx = cm_get_context(security_state);
1969a0fee747SAntonio Nino Diaz assert(ctx != NULL);
1970532ed618SSoby Mathew
19712825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
197217b4c0ddSDimitris Papastamos
197317b4c0ddSDimitris Papastamos #if IMAGE_BL31
1974858dc35cSMaheedhar Bollapalli if (security_state == SECURE) {
197517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world);
1976858dc35cSMaheedhar Bollapalli } else {
197717b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world);
1978858dc35cSMaheedhar Bollapalli }
197917b4c0ddSDimitris Papastamos #endif
1980532ed618SSoby Mathew }
1981532ed618SSoby Mathew
cm_el1_sysregs_context_restore(uint32_t security_state)1982532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1983532ed618SSoby Mathew {
1984532ed618SSoby Mathew cpu_context_t *ctx;
1985532ed618SSoby Mathew
1986532ed618SSoby Mathew ctx = cm_get_context(security_state);
1987a0fee747SAntonio Nino Diaz assert(ctx != NULL);
1988532ed618SSoby Mathew
19892825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
199017b4c0ddSDimitris Papastamos
199117b4c0ddSDimitris Papastamos #if IMAGE_BL31
1992858dc35cSMaheedhar Bollapalli if (security_state == SECURE) {
199317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world);
1994858dc35cSMaheedhar Bollapalli } else {
199517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world);
1996858dc35cSMaheedhar Bollapalli }
199717b4c0ddSDimitris Papastamos #endif
1998532ed618SSoby Mathew }
1999532ed618SSoby Mathew
2000a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
2001a0674ab0SJayanth Dodderi Chidanand
2002532ed618SSoby Mathew /*******************************************************************************
2003532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
2004532ed618SSoby Mathew * given security state with the given entrypoint
2005532ed618SSoby Mathew ******************************************************************************/
cm_set_elr_el3(uint32_t security_state,uintptr_t entrypoint)2006532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
2007532ed618SSoby Mathew {
2008532ed618SSoby Mathew cpu_context_t *ctx;
2009532ed618SSoby Mathew el3_state_t *state;
2010532ed618SSoby Mathew
2011532ed618SSoby Mathew ctx = cm_get_context(security_state);
2012a0fee747SAntonio Nino Diaz assert(ctx != NULL);
2013532ed618SSoby Mathew
2014532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */
2015532ed618SSoby Mathew state = get_el3state_ctx(ctx);
2016532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
2017532ed618SSoby Mathew }
2018532ed618SSoby Mathew
2019532ed618SSoby Mathew /*******************************************************************************
2020532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
2021532ed618SSoby Mathew * pertaining to the given security state
2022532ed618SSoby Mathew ******************************************************************************/
cm_set_elr_spsr_el3(uint32_t security_state,uintptr_t entrypoint,uint32_t spsr)2023532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
2024532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr)
2025532ed618SSoby Mathew {
2026532ed618SSoby Mathew cpu_context_t *ctx;
2027532ed618SSoby Mathew el3_state_t *state;
2028532ed618SSoby Mathew
2029532ed618SSoby Mathew ctx = cm_get_context(security_state);
2030a0fee747SAntonio Nino Diaz assert(ctx != NULL);
2031532ed618SSoby Mathew
2032532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */
2033532ed618SSoby Mathew state = get_el3state_ctx(ctx);
2034532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
2035532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr);
2036532ed618SSoby Mathew }
2037532ed618SSoby Mathew
2038532ed618SSoby Mathew /*******************************************************************************
2039532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
2040532ed618SSoby Mathew * pertaining to the given security state using the value and bit position
2041532ed618SSoby Mathew * specified in the parameters. It preserves all other bits.
2042532ed618SSoby Mathew ******************************************************************************/
cm_write_scr_el3_bit(uint32_t security_state,uint32_t bit_pos,uint32_t value)2043532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
2044532ed618SSoby Mathew uint32_t bit_pos,
2045532ed618SSoby Mathew uint32_t value)
2046532ed618SSoby Mathew {
2047532ed618SSoby Mathew cpu_context_t *ctx;
2048532ed618SSoby Mathew el3_state_t *state;
2049f1be00daSLouis Mayencourt u_register_t scr_el3;
2050532ed618SSoby Mathew
2051532ed618SSoby Mathew ctx = cm_get_context(security_state);
2052a0fee747SAntonio Nino Diaz assert(ctx != NULL);
2053532ed618SSoby Mathew
2054532ed618SSoby Mathew /* Ensure that the bit position is a valid one */
2055d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
2056532ed618SSoby Mathew
2057532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */
2058a0fee747SAntonio Nino Diaz assert(value <= 1U);
2059532ed618SSoby Mathew
2060532ed618SSoby Mathew /*
2061532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit
2062532ed618SSoby Mathew * and set it to its new value.
2063532ed618SSoby Mathew */
2064532ed618SSoby Mathew state = get_el3state_ctx(ctx);
2065f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2066d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos);
2067f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos;
2068532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2069532ed618SSoby Mathew }
2070532ed618SSoby Mathew
2071532ed618SSoby Mathew /*******************************************************************************
2072532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2073532ed618SSoby Mathew * given security state.
2074532ed618SSoby Mathew ******************************************************************************/
cm_get_scr_el3(uint32_t security_state)2075f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
2076532ed618SSoby Mathew {
207754c9c68aSNithin G const cpu_context_t *ctx;
207854c9c68aSNithin G const el3_state_t *state;
2079532ed618SSoby Mathew
2080532ed618SSoby Mathew ctx = cm_get_context(security_state);
2081a0fee747SAntonio Nino Diaz assert(ctx != NULL);
2082532ed618SSoby Mathew
2083532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */
2084532ed618SSoby Mathew state = get_el3state_ctx(ctx);
2085f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3);
2086532ed618SSoby Mathew }
2087532ed618SSoby Mathew
2088532ed618SSoby Mathew /*******************************************************************************
2089532ed618SSoby Mathew * This function is used to program the context that's used for exception
2090532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2091532ed618SSoby Mathew * the required security state
2092532ed618SSoby Mathew ******************************************************************************/
cm_set_next_eret_context(uint32_t security_state)2093532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
2094532ed618SSoby Mathew {
2095532ed618SSoby Mathew cpu_context_t *ctx;
2096532ed618SSoby Mathew
2097532ed618SSoby Mathew ctx = cm_get_context(security_state);
2098a0fee747SAntonio Nino Diaz assert(ctx != NULL);
2099532ed618SSoby Mathew
2100532ed618SSoby Mathew cm_set_next_context(ctx);
2101532ed618SSoby Mathew }
2102