xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context.S (revision fe007b2e15ec7b569c07fedbd9bfccb5ed742eec)
1532ed618SSoby Mathew/*
2ef653d93SJeenu Viswambharan * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew */
6532ed618SSoby Mathew
7532ed618SSoby Mathew#include <arch.h>
8532ed618SSoby Mathew#include <asm_macros.S>
9532ed618SSoby Mathew#include <context.h>
10532ed618SSoby Mathew
11532ed618SSoby Mathew	.global	el1_sysregs_context_save
12532ed618SSoby Mathew	.global	el1_sysregs_context_restore
13532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS
14532ed618SSoby Mathew	.global	fpregs_context_save
15532ed618SSoby Mathew	.global	fpregs_context_restore
16532ed618SSoby Mathew#endif
17532ed618SSoby Mathew	.global	save_gp_registers
18ef653d93SJeenu Viswambharan	.global	restore_gp_registers
19532ed618SSoby Mathew	.global	restore_gp_registers_eret
20532ed618SSoby Mathew	.global	el3_exit
21532ed618SSoby Mathew
22532ed618SSoby Mathew/* -----------------------------------------------------
23532ed618SSoby Mathew * The following function strictly follows the AArch64
24532ed618SSoby Mathew * PCS to use x9-x17 (temporary caller-saved registers)
25532ed618SSoby Mathew * to save EL1 system register context. It assumes that
26532ed618SSoby Mathew * 'x0' is pointing to a 'el1_sys_regs' structure where
27532ed618SSoby Mathew * the register context will be saved.
28532ed618SSoby Mathew * -----------------------------------------------------
29532ed618SSoby Mathew */
30532ed618SSoby Mathewfunc el1_sysregs_context_save
31532ed618SSoby Mathew
32532ed618SSoby Mathew	mrs	x9, spsr_el1
33532ed618SSoby Mathew	mrs	x10, elr_el1
34532ed618SSoby Mathew	stp	x9, x10, [x0, #CTX_SPSR_EL1]
35532ed618SSoby Mathew
36532ed618SSoby Mathew	mrs	x15, sctlr_el1
37532ed618SSoby Mathew	mrs	x16, actlr_el1
38532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_SCTLR_EL1]
39532ed618SSoby Mathew
40532ed618SSoby Mathew	mrs	x17, cpacr_el1
41532ed618SSoby Mathew	mrs	x9, csselr_el1
42532ed618SSoby Mathew	stp	x17, x9, [x0, #CTX_CPACR_EL1]
43532ed618SSoby Mathew
44532ed618SSoby Mathew	mrs	x10, sp_el1
45532ed618SSoby Mathew	mrs	x11, esr_el1
46532ed618SSoby Mathew	stp	x10, x11, [x0, #CTX_SP_EL1]
47532ed618SSoby Mathew
48532ed618SSoby Mathew	mrs	x12, ttbr0_el1
49532ed618SSoby Mathew	mrs	x13, ttbr1_el1
50532ed618SSoby Mathew	stp	x12, x13, [x0, #CTX_TTBR0_EL1]
51532ed618SSoby Mathew
52532ed618SSoby Mathew	mrs	x14, mair_el1
53532ed618SSoby Mathew	mrs	x15, amair_el1
54532ed618SSoby Mathew	stp	x14, x15, [x0, #CTX_MAIR_EL1]
55532ed618SSoby Mathew
56532ed618SSoby Mathew	mrs	x16, tcr_el1
57532ed618SSoby Mathew	mrs	x17, tpidr_el1
58532ed618SSoby Mathew	stp	x16, x17, [x0, #CTX_TCR_EL1]
59532ed618SSoby Mathew
60532ed618SSoby Mathew	mrs	x9, tpidr_el0
61532ed618SSoby Mathew	mrs	x10, tpidrro_el0
62532ed618SSoby Mathew	stp	x9, x10, [x0, #CTX_TPIDR_EL0]
63532ed618SSoby Mathew
64532ed618SSoby Mathew	mrs	x13, par_el1
65532ed618SSoby Mathew	mrs	x14, far_el1
66532ed618SSoby Mathew	stp	x13, x14, [x0, #CTX_PAR_EL1]
67532ed618SSoby Mathew
68532ed618SSoby Mathew	mrs	x15, afsr0_el1
69532ed618SSoby Mathew	mrs	x16, afsr1_el1
70532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_AFSR0_EL1]
71532ed618SSoby Mathew
72532ed618SSoby Mathew	mrs	x17, contextidr_el1
73532ed618SSoby Mathew	mrs	x9, vbar_el1
74532ed618SSoby Mathew	stp	x17, x9, [x0, #CTX_CONTEXTIDR_EL1]
75532ed618SSoby Mathew
763e61b2b5SDavid Cunado	mrs	x10, pmcr_el0
773e61b2b5SDavid Cunado	str	x10, [x0, #CTX_PMCR_EL0]
783e61b2b5SDavid Cunado
79532ed618SSoby Mathew	/* Save AArch32 system registers if the build has instructed so */
80532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS
81532ed618SSoby Mathew	mrs	x11, spsr_abt
82532ed618SSoby Mathew	mrs	x12, spsr_und
83532ed618SSoby Mathew	stp	x11, x12, [x0, #CTX_SPSR_ABT]
84532ed618SSoby Mathew
85532ed618SSoby Mathew	mrs	x13, spsr_irq
86532ed618SSoby Mathew	mrs	x14, spsr_fiq
87532ed618SSoby Mathew	stp	x13, x14, [x0, #CTX_SPSR_IRQ]
88532ed618SSoby Mathew
89532ed618SSoby Mathew	mrs	x15, dacr32_el2
90532ed618SSoby Mathew	mrs	x16, ifsr32_el2
91532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_DACR32_EL2]
92532ed618SSoby Mathew#endif
93532ed618SSoby Mathew
94532ed618SSoby Mathew	/* Save NS timer registers if the build has instructed so */
95532ed618SSoby Mathew#if NS_TIMER_SWITCH
96532ed618SSoby Mathew	mrs	x10, cntp_ctl_el0
97532ed618SSoby Mathew	mrs	x11, cntp_cval_el0
98532ed618SSoby Mathew	stp	x10, x11, [x0, #CTX_CNTP_CTL_EL0]
99532ed618SSoby Mathew
100532ed618SSoby Mathew	mrs	x12, cntv_ctl_el0
101532ed618SSoby Mathew	mrs	x13, cntv_cval_el0
102532ed618SSoby Mathew	stp	x12, x13, [x0, #CTX_CNTV_CTL_EL0]
103532ed618SSoby Mathew
104532ed618SSoby Mathew	mrs	x14, cntkctl_el1
105532ed618SSoby Mathew	str	x14, [x0, #CTX_CNTKCTL_EL1]
106532ed618SSoby Mathew#endif
107532ed618SSoby Mathew
108532ed618SSoby Mathew	ret
109532ed618SSoby Mathewendfunc el1_sysregs_context_save
110532ed618SSoby Mathew
111532ed618SSoby Mathew/* -----------------------------------------------------
112532ed618SSoby Mathew * The following function strictly follows the AArch64
113532ed618SSoby Mathew * PCS to use x9-x17 (temporary caller-saved registers)
114532ed618SSoby Mathew * to restore EL1 system register context.  It assumes
115532ed618SSoby Mathew * that 'x0' is pointing to a 'el1_sys_regs' structure
116532ed618SSoby Mathew * from where the register context will be restored
117532ed618SSoby Mathew * -----------------------------------------------------
118532ed618SSoby Mathew */
119532ed618SSoby Mathewfunc el1_sysregs_context_restore
120532ed618SSoby Mathew
121532ed618SSoby Mathew	ldp	x9, x10, [x0, #CTX_SPSR_EL1]
122532ed618SSoby Mathew	msr	spsr_el1, x9
123532ed618SSoby Mathew	msr	elr_el1, x10
124532ed618SSoby Mathew
125532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_SCTLR_EL1]
126532ed618SSoby Mathew	msr	sctlr_el1, x15
127532ed618SSoby Mathew	msr	actlr_el1, x16
128532ed618SSoby Mathew
129532ed618SSoby Mathew	ldp	x17, x9, [x0, #CTX_CPACR_EL1]
130532ed618SSoby Mathew	msr	cpacr_el1, x17
131532ed618SSoby Mathew	msr	csselr_el1, x9
132532ed618SSoby Mathew
133532ed618SSoby Mathew	ldp	x10, x11, [x0, #CTX_SP_EL1]
134532ed618SSoby Mathew	msr	sp_el1, x10
135532ed618SSoby Mathew	msr	esr_el1, x11
136532ed618SSoby Mathew
137532ed618SSoby Mathew	ldp	x12, x13, [x0, #CTX_TTBR0_EL1]
138532ed618SSoby Mathew	msr	ttbr0_el1, x12
139532ed618SSoby Mathew	msr	ttbr1_el1, x13
140532ed618SSoby Mathew
141532ed618SSoby Mathew	ldp	x14, x15, [x0, #CTX_MAIR_EL1]
142532ed618SSoby Mathew	msr	mair_el1, x14
143532ed618SSoby Mathew	msr	amair_el1, x15
144532ed618SSoby Mathew
145532ed618SSoby Mathew	ldp	x16, x17, [x0, #CTX_TCR_EL1]
146532ed618SSoby Mathew	msr	tcr_el1, x16
147532ed618SSoby Mathew	msr	tpidr_el1, x17
148532ed618SSoby Mathew
149532ed618SSoby Mathew	ldp	x9, x10, [x0, #CTX_TPIDR_EL0]
150532ed618SSoby Mathew	msr	tpidr_el0, x9
151532ed618SSoby Mathew	msr	tpidrro_el0, x10
152532ed618SSoby Mathew
153532ed618SSoby Mathew	ldp	x13, x14, [x0, #CTX_PAR_EL1]
154532ed618SSoby Mathew	msr	par_el1, x13
155532ed618SSoby Mathew	msr	far_el1, x14
156532ed618SSoby Mathew
157532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_AFSR0_EL1]
158532ed618SSoby Mathew	msr	afsr0_el1, x15
159532ed618SSoby Mathew	msr	afsr1_el1, x16
160532ed618SSoby Mathew
161532ed618SSoby Mathew	ldp	x17, x9, [x0, #CTX_CONTEXTIDR_EL1]
162532ed618SSoby Mathew	msr	contextidr_el1, x17
163532ed618SSoby Mathew	msr	vbar_el1, x9
164532ed618SSoby Mathew
1653e61b2b5SDavid Cunado	ldr	x10, [x0, #CTX_PMCR_EL0]
1663e61b2b5SDavid Cunado	msr	pmcr_el0, x10
1673e61b2b5SDavid Cunado
168532ed618SSoby Mathew	/* Restore AArch32 system registers if the build has instructed so */
169532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS
170532ed618SSoby Mathew	ldp	x11, x12, [x0, #CTX_SPSR_ABT]
171532ed618SSoby Mathew	msr	spsr_abt, x11
172532ed618SSoby Mathew	msr	spsr_und, x12
173532ed618SSoby Mathew
174532ed618SSoby Mathew	ldp	x13, x14, [x0, #CTX_SPSR_IRQ]
175532ed618SSoby Mathew	msr	spsr_irq, x13
176532ed618SSoby Mathew	msr	spsr_fiq, x14
177532ed618SSoby Mathew
178532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_DACR32_EL2]
179532ed618SSoby Mathew	msr	dacr32_el2, x15
180532ed618SSoby Mathew	msr	ifsr32_el2, x16
181532ed618SSoby Mathew#endif
182532ed618SSoby Mathew	/* Restore NS timer registers if the build has instructed so */
183532ed618SSoby Mathew#if NS_TIMER_SWITCH
184532ed618SSoby Mathew	ldp	x10, x11, [x0, #CTX_CNTP_CTL_EL0]
185532ed618SSoby Mathew	msr	cntp_ctl_el0, x10
186532ed618SSoby Mathew	msr	cntp_cval_el0, x11
187532ed618SSoby Mathew
188532ed618SSoby Mathew	ldp	x12, x13, [x0, #CTX_CNTV_CTL_EL0]
189532ed618SSoby Mathew	msr	cntv_ctl_el0, x12
190532ed618SSoby Mathew	msr	cntv_cval_el0, x13
191532ed618SSoby Mathew
192532ed618SSoby Mathew	ldr	x14, [x0, #CTX_CNTKCTL_EL1]
193532ed618SSoby Mathew	msr	cntkctl_el1, x14
194532ed618SSoby Mathew#endif
195532ed618SSoby Mathew
196532ed618SSoby Mathew	/* No explict ISB required here as ERET covers it */
197532ed618SSoby Mathew	ret
198532ed618SSoby Mathewendfunc el1_sysregs_context_restore
199532ed618SSoby Mathew
200532ed618SSoby Mathew/* -----------------------------------------------------
201532ed618SSoby Mathew * The following function follows the aapcs_64 strictly
202532ed618SSoby Mathew * to use x9-x17 (temporary caller-saved registers
203532ed618SSoby Mathew * according to AArch64 PCS) to save floating point
204532ed618SSoby Mathew * register context. It assumes that 'x0' is pointing to
205532ed618SSoby Mathew * a 'fp_regs' structure where the register context will
206532ed618SSoby Mathew * be saved.
207532ed618SSoby Mathew *
208532ed618SSoby Mathew * Access to VFP registers will trap if CPTR_EL3.TFP is
209532ed618SSoby Mathew * set.  However currently we don't use VFP registers
210532ed618SSoby Mathew * nor set traps in Trusted Firmware, and assume it's
211532ed618SSoby Mathew * cleared
212532ed618SSoby Mathew *
213532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world
214532ed618SSoby Mathew * -----------------------------------------------------
215532ed618SSoby Mathew */
216532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS
217532ed618SSoby Mathewfunc fpregs_context_save
218532ed618SSoby Mathew	stp	q0, q1, [x0, #CTX_FP_Q0]
219532ed618SSoby Mathew	stp	q2, q3, [x0, #CTX_FP_Q2]
220532ed618SSoby Mathew	stp	q4, q5, [x0, #CTX_FP_Q4]
221532ed618SSoby Mathew	stp	q6, q7, [x0, #CTX_FP_Q6]
222532ed618SSoby Mathew	stp	q8, q9, [x0, #CTX_FP_Q8]
223532ed618SSoby Mathew	stp	q10, q11, [x0, #CTX_FP_Q10]
224532ed618SSoby Mathew	stp	q12, q13, [x0, #CTX_FP_Q12]
225532ed618SSoby Mathew	stp	q14, q15, [x0, #CTX_FP_Q14]
226532ed618SSoby Mathew	stp	q16, q17, [x0, #CTX_FP_Q16]
227532ed618SSoby Mathew	stp	q18, q19, [x0, #CTX_FP_Q18]
228532ed618SSoby Mathew	stp	q20, q21, [x0, #CTX_FP_Q20]
229532ed618SSoby Mathew	stp	q22, q23, [x0, #CTX_FP_Q22]
230532ed618SSoby Mathew	stp	q24, q25, [x0, #CTX_FP_Q24]
231532ed618SSoby Mathew	stp	q26, q27, [x0, #CTX_FP_Q26]
232532ed618SSoby Mathew	stp	q28, q29, [x0, #CTX_FP_Q28]
233532ed618SSoby Mathew	stp	q30, q31, [x0, #CTX_FP_Q30]
234532ed618SSoby Mathew
235532ed618SSoby Mathew	mrs	x9, fpsr
236532ed618SSoby Mathew	str	x9, [x0, #CTX_FP_FPSR]
237532ed618SSoby Mathew
238532ed618SSoby Mathew	mrs	x10, fpcr
239532ed618SSoby Mathew	str	x10, [x0, #CTX_FP_FPCR]
240532ed618SSoby Mathew
24191089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS
24291089f36SDavid Cunado	mrs	x11, fpexc32_el2
24391089f36SDavid Cunado	str	x11, [x0, #CTX_FP_FPEXC32_EL2]
24491089f36SDavid Cunado#endif
245532ed618SSoby Mathew	ret
246532ed618SSoby Mathewendfunc fpregs_context_save
247532ed618SSoby Mathew
248532ed618SSoby Mathew/* -----------------------------------------------------
249532ed618SSoby Mathew * The following function follows the aapcs_64 strictly
250532ed618SSoby Mathew * to use x9-x17 (temporary caller-saved registers
251532ed618SSoby Mathew * according to AArch64 PCS) to restore floating point
252532ed618SSoby Mathew * register context. It assumes that 'x0' is pointing to
253532ed618SSoby Mathew * a 'fp_regs' structure from where the register context
254532ed618SSoby Mathew * will be restored.
255532ed618SSoby Mathew *
256532ed618SSoby Mathew * Access to VFP registers will trap if CPTR_EL3.TFP is
257532ed618SSoby Mathew * set.  However currently we don't use VFP registers
258532ed618SSoby Mathew * nor set traps in Trusted Firmware, and assume it's
259532ed618SSoby Mathew * cleared
260532ed618SSoby Mathew *
261532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world
262532ed618SSoby Mathew * -----------------------------------------------------
263532ed618SSoby Mathew */
264532ed618SSoby Mathewfunc fpregs_context_restore
265532ed618SSoby Mathew	ldp	q0, q1, [x0, #CTX_FP_Q0]
266532ed618SSoby Mathew	ldp	q2, q3, [x0, #CTX_FP_Q2]
267532ed618SSoby Mathew	ldp	q4, q5, [x0, #CTX_FP_Q4]
268532ed618SSoby Mathew	ldp	q6, q7, [x0, #CTX_FP_Q6]
269532ed618SSoby Mathew	ldp	q8, q9, [x0, #CTX_FP_Q8]
270532ed618SSoby Mathew	ldp	q10, q11, [x0, #CTX_FP_Q10]
271532ed618SSoby Mathew	ldp	q12, q13, [x0, #CTX_FP_Q12]
272532ed618SSoby Mathew	ldp	q14, q15, [x0, #CTX_FP_Q14]
273532ed618SSoby Mathew	ldp	q16, q17, [x0, #CTX_FP_Q16]
274532ed618SSoby Mathew	ldp	q18, q19, [x0, #CTX_FP_Q18]
275532ed618SSoby Mathew	ldp	q20, q21, [x0, #CTX_FP_Q20]
276532ed618SSoby Mathew	ldp	q22, q23, [x0, #CTX_FP_Q22]
277532ed618SSoby Mathew	ldp	q24, q25, [x0, #CTX_FP_Q24]
278532ed618SSoby Mathew	ldp	q26, q27, [x0, #CTX_FP_Q26]
279532ed618SSoby Mathew	ldp	q28, q29, [x0, #CTX_FP_Q28]
280532ed618SSoby Mathew	ldp	q30, q31, [x0, #CTX_FP_Q30]
281532ed618SSoby Mathew
282532ed618SSoby Mathew	ldr	x9, [x0, #CTX_FP_FPSR]
283532ed618SSoby Mathew	msr	fpsr, x9
284532ed618SSoby Mathew
285532ed618SSoby Mathew	ldr	x10, [x0, #CTX_FP_FPCR]
286532ed618SSoby Mathew	msr	fpcr, x10
287532ed618SSoby Mathew
28891089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS
28991089f36SDavid Cunado	ldr	x11, [x0, #CTX_FP_FPEXC32_EL2]
29091089f36SDavid Cunado	msr	fpexc32_el2, x11
29191089f36SDavid Cunado#endif
292532ed618SSoby Mathew	/*
293532ed618SSoby Mathew	 * No explict ISB required here as ERET to
294532ed618SSoby Mathew	 * switch to secure EL1 or non-secure world
295532ed618SSoby Mathew	 * covers it
296532ed618SSoby Mathew	 */
297532ed618SSoby Mathew
298532ed618SSoby Mathew	ret
299532ed618SSoby Mathewendfunc fpregs_context_restore
300532ed618SSoby Mathew#endif /* CTX_INCLUDE_FPREGS */
301532ed618SSoby Mathew
302532ed618SSoby Mathew/* -----------------------------------------------------
303532ed618SSoby Mathew * The following functions are used to save and restore
304532ed618SSoby Mathew * all the general purpose registers. Ideally we would
305532ed618SSoby Mathew * only save and restore the callee saved registers when
306532ed618SSoby Mathew * a world switch occurs but that type of implementation
307532ed618SSoby Mathew * is more complex. So currently we will always save and
308532ed618SSoby Mathew * restore these registers on entry and exit of EL3.
309532ed618SSoby Mathew * These are not macros to ensure their invocation fits
310532ed618SSoby Mathew * within the 32 instructions per exception vector.
311532ed618SSoby Mathew * clobbers: x18
312532ed618SSoby Mathew * -----------------------------------------------------
313532ed618SSoby Mathew */
314532ed618SSoby Mathewfunc save_gp_registers
315532ed618SSoby Mathew	stp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
316532ed618SSoby Mathew	stp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
317532ed618SSoby Mathew	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
318532ed618SSoby Mathew	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
319532ed618SSoby Mathew	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
320532ed618SSoby Mathew	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
321532ed618SSoby Mathew	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
322532ed618SSoby Mathew	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
323532ed618SSoby Mathew	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
324532ed618SSoby Mathew	stp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
325532ed618SSoby Mathew	stp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
326532ed618SSoby Mathew	stp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
327532ed618SSoby Mathew	stp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
328532ed618SSoby Mathew	stp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
329532ed618SSoby Mathew	stp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
330532ed618SSoby Mathew	mrs	x18, sp_el0
331532ed618SSoby Mathew	str	x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
332532ed618SSoby Mathew	ret
333532ed618SSoby Mathewendfunc save_gp_registers
334532ed618SSoby Mathew
335ef653d93SJeenu Viswambharan/*
336ef653d93SJeenu Viswambharan * This function restores all general purpose registers except x30 from the
337ef653d93SJeenu Viswambharan * CPU context. x30 register must be explicitly restored by the caller.
338ef653d93SJeenu Viswambharan */
339ef653d93SJeenu Viswambharanfunc restore_gp_registers
340532ed618SSoby Mathew	ldp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
341532ed618SSoby Mathew	ldp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
342532ed618SSoby Mathew	ldp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
343532ed618SSoby Mathew	ldp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
344532ed618SSoby Mathew	ldp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
345532ed618SSoby Mathew	ldp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
346532ed618SSoby Mathew	ldp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
347532ed618SSoby Mathew	ldp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
348ef653d93SJeenu Viswambharan	ldp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
349532ed618SSoby Mathew	ldp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
350532ed618SSoby Mathew	ldp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
351532ed618SSoby Mathew	ldp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
352532ed618SSoby Mathew	ldp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
353532ed618SSoby Mathew	ldp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
354ef653d93SJeenu Viswambharan	ldr	x28, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
355ef653d93SJeenu Viswambharan	msr	sp_el0, x28
356532ed618SSoby Mathew	ldp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
357ef653d93SJeenu Viswambharan	ret
358ef653d93SJeenu Viswambharanendfunc restore_gp_registers
359ef653d93SJeenu Viswambharan
360ef653d93SJeenu Viswambharan/*
361ef653d93SJeenu Viswambharan * Restore general purpose registers (including x30), and exit EL3 via. ERET to
362ef653d93SJeenu Viswambharan * a lower exception level.
363ef653d93SJeenu Viswambharan */
364ef653d93SJeenu Viswambharanfunc restore_gp_registers_eret
365ef653d93SJeenu Viswambharan	bl	restore_gp_registers
366ef653d93SJeenu Viswambharan	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
36714c6016aSJeenu Viswambharan
36814c6016aSJeenu Viswambharan#if IMAGE_BL31 && RAS_EXTENSION
36914c6016aSJeenu Viswambharan	/*
37014c6016aSJeenu Viswambharan	 * Issue Error Synchronization Barrier to synchronize SErrors before
37114c6016aSJeenu Viswambharan	 * exiting EL3. We're running with EAs unmasked, so any synchronized
37214c6016aSJeenu Viswambharan	 * errors would be taken immediately; therefore no need to inspect
37314c6016aSJeenu Viswambharan	 * DISR_EL1 register.
37414c6016aSJeenu Viswambharan	 */
37514c6016aSJeenu Viswambharan	esb
37614c6016aSJeenu Viswambharan#endif
377532ed618SSoby Mathew	eret
378ef653d93SJeenu Viswambharanendfunc	restore_gp_registers_eret
379532ed618SSoby Mathew
380532ed618SSoby Mathew	/* -----------------------------------------------------
381532ed618SSoby Mathew	 * This routine assumes that the SP_EL3 is pointing to
382532ed618SSoby Mathew	 * a valid context structure from where the gp regs and
383532ed618SSoby Mathew	 * other special registers can be retrieved.
384532ed618SSoby Mathew	 * -----------------------------------------------------
385532ed618SSoby Mathew	 */
386532ed618SSoby Mathewfunc el3_exit
387532ed618SSoby Mathew	/* -----------------------------------------------------
388532ed618SSoby Mathew	 * Save the current SP_EL0 i.e. the EL3 runtime stack
389532ed618SSoby Mathew	 * which will be used for handling the next SMC. Then
390532ed618SSoby Mathew	 * switch to SP_EL3
391532ed618SSoby Mathew	 * -----------------------------------------------------
392532ed618SSoby Mathew	 */
393532ed618SSoby Mathew	mov	x17, sp
394532ed618SSoby Mathew	msr	spsel, #1
395532ed618SSoby Mathew	str	x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
396532ed618SSoby Mathew
397532ed618SSoby Mathew	/* -----------------------------------------------------
398532ed618SSoby Mathew	 * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET
399532ed618SSoby Mathew	 * -----------------------------------------------------
400532ed618SSoby Mathew	 */
401532ed618SSoby Mathew	ldr	x18, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
402532ed618SSoby Mathew	ldp	x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
403532ed618SSoby Mathew	msr	scr_el3, x18
404532ed618SSoby Mathew	msr	spsr_el3, x16
405532ed618SSoby Mathew	msr	elr_el3, x17
406532ed618SSoby Mathew
407*fe007b2eSDimitris Papastamos#if IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639
408*fe007b2eSDimitris Papastamos	/* Restore mitigation state as it was on entry to EL3 */
409*fe007b2eSDimitris Papastamos	ldr	x17, [sp, #CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_DISABLE]
410*fe007b2eSDimitris Papastamos	cmp	x17, xzr
411*fe007b2eSDimitris Papastamos	beq	1f
412*fe007b2eSDimitris Papastamos	blr	x17
413*fe007b2eSDimitris Papastamos#endif
414*fe007b2eSDimitris Papastamos
415*fe007b2eSDimitris Papastamos1:
416532ed618SSoby Mathew	/* Restore saved general purpose registers and return */
417532ed618SSoby Mathew	b	restore_gp_registers_eret
418532ed618SSoby Mathewendfunc el3_exit
419